

## SN74LVC821A 10-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

SCAS304J-MARCH 1993-REVISED FEBRUARY 2005

| FEATURES                                                                                                                                        | DB, DGV, DW, NS, OR PW PACKAGE                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| Operates From 1.65 V to 3.6 V                                                                                                                   | (TOP VIEW)                                                               |
| Inputs Accept Voltages to 5.5 V                                                                                                                 |                                                                          |
| <ul> <li>Max t<sub>pd</sub> of 7.3 ns at 3.3 V</li> </ul>                                                                                       | $\frac{\overline{OE}}{1} \stackrel{1}{\smile} 24 \stackrel{24}{} V_{CC}$ |
| <ul> <li>Typical V<sub>OLP</sub> (Output Ground Bounce)</li> <li>&lt;0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul>           | 1D 2 23 1Q<br>2D 3 22 2Q<br>3D 4 21 3Q                                   |
| <ul> <li>Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)</li> <li>&gt;2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C</li> </ul> | 4D [ 5 20 ] 4Q<br>5D [ 6 19 ] 5Q                                         |
| Supports Mixed-Mode Signal Operation on All                                                                                                     | 6D <b>]</b> 7 18 <b>]</b> 6Q                                             |
| Ports (5-V Input/Output Voltage With                                                                                                            | 7D 8 17 7Q                                                               |
| 3.3-V V <sub>CC</sub> )                                                                                                                         | 8D 9 16 8Q                                                               |
| <ul> <li>I<sub>off</sub> Supports Partial-Power-Down Mode</li> </ul>                                                                            | 9D 🛛 10 🛛 15 🔲 9Q                                                        |
| Operation                                                                                                                                       | 10DU11 14U10Q                                                            |
| Latch-Up Performance Exceeds 250 mA Per                                                                                                         | GND 12 13 CLK                                                            |

- Latch-Up Performance Exceeds 250 mA Pe JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)

### **DESCRIPTION/ORDERING INFORMATION**

This 10-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V  $V_{CC}$  operation.

The SN74LVC821A features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.

The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

| T <sub>A</sub> | P/          | ACKAGE <sup>(1)</sup> | ORDERABLE PART NUMBE | R TOP-SIDE MARKING |  |
|----------------|-------------|-----------------------|----------------------|--------------------|--|
|                | SOIC – DW   | Tube of 25            | SN74LVC821ADW        |                    |  |
|                | 5010 - 010  | Reel of 2000          | SN74LVC821ADWR       | LVC821A            |  |
|                | SOP – NS    | Reel of 2000          | SN74LVC821ANSR       | LVC821A            |  |
| 4000 to 0500   | SSOP – DB   | Reel of 2000          | SN74LVC821ADBR       | LC821A             |  |
| –40°C to 85°C  |             | Tube of 60            | SN74LVC821APW        |                    |  |
|                | TSSOP – PW  | Reel of 2000          | SN74LVC821APWR       | LC821A             |  |
|                |             | Reel of 250           | SN74LVC821APWT       |                    |  |
|                | TVSOP – DGV | Reel of 2000          | SN74LVC821ADGVR      | LC821A             |  |

#### **ORDERING INFORMATION**

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## SN74LVC821A 10-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

SCAS304J-MARCH 1993-REVISED FEBRUARY 2005



## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### FUNCTION TABLE (EACH FLIP-FLOP)

|    | INPUTS     |   | OUTPUT         |
|----|------------|---|----------------|
| OE | CLK        | D | Q              |
| L  | $\uparrow$ | Н | Н              |
| L  | $\uparrow$ | L | L              |
| L  | H or L     | Х | Q <sub>0</sub> |
| Н  | Х          | Х | Z              |



LOGIC DIAGRAM (POSITIVE LOGIC)

**To Nine Other Channels** 

SCAS304J-MARCH 1993-REVISED FEBRUARY 2005

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                                                  | MIN  | MAX                   | UNIT |  |
|------------------|---------------------------------------------------|--------------------------------------------------|------|-----------------------|------|--|
| V <sub>CC</sub>  | Supply voltage range                              |                                                  | -0.5 | 6.5                   | V    |  |
| VI               | Input voltage range <sup>(2)</sup>                |                                                  | -0.5 | 6.5                   | V    |  |
| Vo               | Voltage range applied to any output in the I      | high-impedance or power-off state <sup>(2)</sup> | -0.5 | 6.5                   | V    |  |
| Vo               | Voltage range applied to any output in the I      | high or low state <sup>(2)(3)</sup>              | -0.5 | V <sub>CC</sub> + 0.5 | V    |  |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0                               |      | -50                   | mA   |  |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>0</sub> < 0                               |      | -50                   | mA   |  |
| I <sub>O</sub>   | Continuous output current                         |                                                  | ±50  | mA                    |      |  |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                  |      | ±100                  | mA   |  |
|                  |                                                   | DB package                                       |      | 63                    |      |  |
|                  |                                                   | DGV package                                      |      | 86                    |      |  |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>          | DW package                                       |      | 46                    | °C/W |  |
|                  |                                                   | NS package                                       |      | 65                    |      |  |
|                  |                                                   | PW package                                       |      | 88                    |      |  |
| T <sub>stg</sub> | Storage temperature range                         | · · · · ·                                        | -65  | 150                   | °C   |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The value of  $V_{CC}$  is provided in the recommended operating conditions table.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

## **Recommended Operating Conditions**<sup>(1)</sup>

|                     |                                    |                                            | MIN                 | MAX                  | UNIT |  |  |  |
|---------------------|------------------------------------|--------------------------------------------|---------------------|----------------------|------|--|--|--|
| V                   | Current und the me                 | Operating                                  | 1.65                | 3.6                  | V    |  |  |  |
| V <sub>CC</sub>     | Supply voltage                     | Data retention only                        | 1.5                 |                      | v    |  |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         | $0.65 	imes V_{CC}$ |                      |      |  |  |  |
| VIH                 | High-level input voltage           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7                 |                      | V    |  |  |  |
|                     |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2                   |                      |      |  |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |                     | $0.35 \times V_{CC}$ |      |  |  |  |
| V <sub>IL</sub>     | Low-level input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                     | 0.7                  | V    |  |  |  |
|                     |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |                     | 0.8                  |      |  |  |  |
| VI                  | Input voltage                      |                                            | 0                   | 5.5                  | V    |  |  |  |
| N/                  | Output uskans                      | High or low state                          | 0                   | V <sub>CC</sub>      | V    |  |  |  |
| Vo                  | Output voltage                     | 3-state                                    | 0                   | 5.5                  | v    |  |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V                   |                     | -4                   |      |  |  |  |
|                     |                                    | V <sub>CC</sub> = 2.3 V                    |                     | -8                   |      |  |  |  |
| I <sub>OH</sub>     | High-level output current          | V <sub>CC</sub> = 2.7 V                    |                     | -12                  | mA   |  |  |  |
|                     |                                    | V <sub>CC</sub> = 3 V                      |                     | -24                  |      |  |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V                   |                     | 4                    |      |  |  |  |
|                     |                                    | V <sub>CC</sub> = 2.3 V                    |                     | 8                    |      |  |  |  |
| I <sub>OL</sub>     | Low-level output current           | V <sub>CC</sub> = 2.7 V                    | 12                  |                      | mA   |  |  |  |
|                     |                                    | V <sub>CC</sub> = 3 V                      |                     | 24                   |      |  |  |  |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | ·                                          |                     | 10                   | ns/V |  |  |  |
| T <sub>A</sub>      | Operating free-air temperature     |                                            | -40                 | 85                   | °C   |  |  |  |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## SN74LVC821A **10-BIT BUS-INTERFACE FLIP-FLOP** WITH 3-STATE OUTPUTS

SCAS304J-MARCH 1993-REVISED FEBRUARY 2005

### TEXAS ISTRUMENTS www.ti.com

#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                     | TEST C                                    | ONDITIONS                                         | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> | MAX  | UNIT |  |  |
|-------------------------------|-------------------------------------------|---------------------------------------------------|-----------------|----------------|--------------------|------|------|--|--|
|                               | I <sub>OH</sub> = −100 μA                 |                                                   | 1.65 V to 3.6 V | $V_{CC} - 0.2$ |                    |      |      |  |  |
|                               | $I_{OH} = -4 \text{ mA}$                  |                                                   | 1.65 V          | 1.2            |                    |      |      |  |  |
| V                             | $I_{OH} = -8 \text{ mA}$                  |                                                   | 2.3 V           | 1.7            |                    |      | V    |  |  |
| V <sub>OH</sub>               | I <sub>OH</sub> = −12 mA                  |                                                   | 2.7 V           | 2.2            |                    |      | v    |  |  |
|                               | $I_{OH} = -12$ IIIA                       |                                                   | 3 V             | 2.4            |                    |      |      |  |  |
|                               | I <sub>OH</sub> = -24 mA                  |                                                   | 3 V             | 2.2            |                    |      |      |  |  |
|                               | I <sub>OL</sub> = 100 μA                  |                                                   | 1.65 V to 3.6 V |                |                    | 0.2  |      |  |  |
|                               | $I_{OL} = 4 \text{ mA}$                   |                                                   | 1.65 V          |                |                    | 0.45 |      |  |  |
| V <sub>OL</sub>               | $I_{OL} = 8 \text{ mA}$                   |                                                   | 2.3 V           |                |                    | 0.7  | V    |  |  |
|                               | $I_{OL} = 12 \text{ mA}$                  |                                                   | 2.7 V           |                |                    | 0.4  |      |  |  |
|                               | $I_{OL} = 24 \text{ mA}$                  |                                                   | 3 V             |                |                    | 0.55 |      |  |  |
| I <sub>I</sub>                | $V_{I} = 0$ to 5.5 V                      |                                                   | 3.6 V           |                |                    | ±5   | μA   |  |  |
| I <sub>off</sub>              | $V_{I} \text{ or } V_{O} = 5.5 \text{ V}$ |                                                   | 0               |                |                    | ±10  | μA   |  |  |
| I <sub>OZ</sub>               | $V_{O} = 0$ to 5.5 V                      |                                                   | 3.6 V           |                |                    | ±10  | μA   |  |  |
|                               | $V_I = V_{CC}$ or GND                     |                                                   | 3.6 V           |                |                    | 10   | μA   |  |  |
| Icc                           | $3.6 \ V \leq V_{I} \leq 5.5 \ V^{(2)}$   | $I_0 = 0$                                         | 5.0 V           |                |                    | 10   | μΑ   |  |  |
| $\Delta I_{CC}$               | One input at $V_{CC}$ – 0.6 V,            | Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND | 2.7 V to 3.6 V  |                |                    | 500  | μA   |  |  |
| C <sub>i</sub> Control inputs | $V_{I} = V_{CC}$ or GND                   |                                                   | 3.3 V           | 5              |                    |      | pF   |  |  |
| Data inputs                   |                                           |                                                   | 5.5 V           |                | 4                  |      |      |  |  |
| Co                            | $V_{O} = V_{CC}$ or GND                   |                                                   | 3.3 V           |                | 7                  |      | pF   |  |  |

#### **Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                    |                                 | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | $V_{CC}$ = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|--------------------|---------------------------------|-------------------------------------|-----|-----------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
|                    |                                 | MIN                                 | MAX | MIN                         | MAX | MIN                     | MAX | MIN                                | MAX |      |
| f <sub>clock</sub> | Clock frequency                 |                                     | (1) |                             | (1) |                         | 150 |                                    | 150 | MHz  |
| t <sub>w</sub>     | Pulse duration, CLK high or low | (1)                                 |     | (1)                         |     | 3.3                     |     | 3.3                                |     | ns   |
| t <sub>su</sub>    | Setup time, data before CLK     | (1)                                 |     | (1)                         |     | 1.9                     |     | 1.9                                |     | ns   |
| t <sub>h</sub>     | Hold time, data after CLK       | (1)                                 |     | (1)                         |     | 1.5                     |     | 1.5                                |     | ns   |

(1) This information was not available at the time of publication.

SCAS304J-MARCH 1993-REVISED FEBRUARY 2005

### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | $V_{CC}$ = 2.5 V<br>$\pm$ 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | $V_{CC}$ = 3.3 V<br>± 0.3 V |     | UNIT |
|--------------------|-----------------|----------------|-------------------------------------|-----|---------------------------------|-----|-------------------------|-----|-----------------------------|-----|------|
|                    | (141 01)        | (001201)       | MIN                                 | MAX | MIN                             | MAX | MIN                     | MAX | MIN                         | MAX |      |
| f <sub>max</sub>   |                 |                | (1)                                 |     | (1)                             |     | 150                     |     | 150                         |     | MHz  |
| t <sub>pd</sub>    | CLK             | Q              | (1)                                 | (1) | (1)                             | (1) |                         | 8.5 | 2.2                         | 7.3 | ns   |
| t <sub>en</sub>    | OE              | Q              | (1)                                 | (1) | (1)                             | (1) |                         | 8.8 | 1.3                         | 7.6 | ns   |
| t <sub>dis</sub>   | ŌĒ              | Q              | (1)                                 | (1) | (1)                             | (1) |                         | 6.8 | 1.6                         | 6.2 | ns   |
| t <sub>sk(o)</sub> |                 |                |                                     |     |                                 |     |                         |     |                             | 1   | ns   |

(1) This information was not available at the time of publication.

### **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |      |  |
|-----------------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|------|--|
| C               | Power dissipation capacitance | Outputs enabled    | f = 10 MHz                     | (1)                            | (1)                            | 65   | pF   |  |
| C <sub>pd</sub> | per flip-flop                 | Outputs disabled   |                                | (1)                            | (1)                            | 48   | - рг |  |

(1) This information was not available at the time of publication.

## SN74LVC821A 10-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

SCAS304J-MARCH 1993-REVISED FEBRUARY 2005



٧ı

#### PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT

| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

|                                     | INI             | PUTS                           |                    |                   | •     | _            | V.                    |
|-------------------------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|-----------------------|
| V <sub>CC</sub>                     | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | RL           | $\mathbf{V}_{\Delta}$ |
| 1.8 V $\pm$ 0.15 V                  | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 30 pF | <b>1 k</b> Ω | 0.15 V                |
| $\textbf{2.5 V} \pm \textbf{0.2 V}$ | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 30 pF | <b>500</b> Ω | 0.15 V                |
| 2.7 V                               | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω | 0.3 V                 |
| 3.3 V $\pm$ 0.3 V                   | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω | 0.3 V                 |





LOW- AND HIGH-LEVEL ENABLING

#### VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS

٧м

NOTES: A.  $C_{\text{L}}$  includes probe and jig capacitance.

t<sub>PHL</sub>

Output

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.

t<sub>PLH</sub>

Vм

VOH

VoL

- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 1. Load Circuit and Voltage Waveforms



11-Apr-2013

### PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| SN74LVC821ADBLE   | OBSOLETE      | SSOP         | DB                 | 24   |                | TBD                        | Call TI          | Call TI            | -40 to 85    |                   |         |
| SN74LVC821ADBR    | ACTIVE        | SSOP         | DB                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821ADBRE4  | ACTIVE        | SSOP         | DB                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821ADBRG4  | ACTIVE        | SSOP         | DB                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821ADGVR   | ACTIVE        | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821ADGVRE4 | ACTIVE        | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821ADGVRG4 | ACTIVE        | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821ADW     | ACTIVE        | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVC821A           | Samples |
| SN74LVC821ADWE4   | ACTIVE        | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVC821A           | Samples |
| SN74LVC821ADWG4   | ACTIVE        | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVC821A           | Samples |
| SN74LVC821ADWR    | ACTIVE        | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVC821A           | Samples |
| SN74LVC821ADWRE4  | ACTIVE        | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVC821A           | Samples |
| SN74LVC821ADWRG4  | ACTIVE        | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVC821A           | Samples |
| SN74LVC821APW     | ACTIVE        | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821APWE4   | ACTIVE        | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821APWG4   | ACTIVE        | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821APWLE   | OBSOLETE      | TSSOP        | PW                 | 24   |                | TBD                        | Call TI          | Call TI            | -40 to 85    |                   |         |
| SN74LVC821APWR    | ACTIVE        | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |



11-Apr-2013

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| SN74LVC821APWRE4 | ACTIVE        | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821APWRG4 | ACTIVE        | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821APWT   | ACTIVE        | TSSOP        | PW                 | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821APWTE4 | ACTIVE        | TSSOP        | PW                 | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |
| SN74LVC821APWTG4 | ACTIVE        | TSSOP        | PW                 | 24   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LC821A            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

# PACKAGE OPTION ADDENDUM

11-Apr-2013

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVC821ADBR              | SSOP            | DB                 | 24 | 2000 | 330.0                    | 16.4                     | 8.2        | 8.8        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVC821ADGVR             | TVSOP           | DGV                | 24 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC821ADWR              | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC821APWR              | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVC821APWT              | TSSOP           | PW                 | 24 | 250  | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC821ADBR  | SSOP         | DB              | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVC821ADGVR | TVSOP        | DGV             | 24   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LVC821ADWR  | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC821APWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVC821APWT  | TSSOP        | PW              | 24   | 250  | 367.0       | 367.0      | 38.0        |

# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



# LAND PATTERN DATA



NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
 B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





All linear dimensions are in millimeters. A.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated