SCCS070A - OCTOBER 2001 - REVISED NOVEMBER 2001

- Function, Pinout, and Drive Compatible
  With FCT, F Logic, and AM29825
- Reduced V<sub>OH</sub> (Typically = 3.3 V) Version of Equivalent FCT Functions
- Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Matched Rise and Fall Times
- Fully Compatible With TTL Input and Output Logic Levels
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- 64-mA Output Sink Current
  32-mA Output Source Current
- High-Speed Parallel Register With Positive-Edge-Triggered D-Type Flip-Flops
- Buffered Common Clock-Enable (EN) and Asynchronous-Clear (CLR) Inputs
- 3-State Outputs

#### (TOP VIEW) OE<sub>1</sub> OE<sub>2</sub> 2 23 OE<sub>3</sub> $D_0 \square 3$ 22 Y<sub>0</sub> $D_1 \square 4$ 21 | Y<sub>1</sub> $D_2$ 5 20 | Y<sub>2</sub> 19 | Y<sub>3</sub> $D_3 \coprod 6$ 18 X<sub>4</sub> $D_4 \square 7$ D<sub>5</sub> 8 $D_6 \square 9$ 16∐ Y<sub>6</sub> 15 🛮 Y<sub>7</sub> D<sub>7</sub> 10 14 🛮 EN CLR | 11 GND 12 13 **∏** CP

**Q PACKAGE** 

### description

This bus-interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider address/data paths or buses carrying parity. The CY74FCT825T is an 8-bit buffered register with all the CY74FCT823T controls, plus multiple enables ( $\overline{OE}_1$ ,  $\overline{OE}_2$ ,  $\overline{OE}_3$ ) to allow multiuser control of the interface, e.g.,  $\overline{CS}$ , DMA, and RD/ $\overline{WR}$ . This device is ideal for use as an output port requiring high  $I_{OL}/I_{OH}$ .

This device is designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### ORDERING INFORMATION

| TA            | PACKAGET              |  | SPEED<br>(ns) | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|-----------------------|--|---------------|--------------------------|---------------------|
| –40°C to 85°C | QSOP – Q Tape and ree |  | 6             | CY74FCT825CTQCT          | FCT825C             |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **PIN DESCRIPTION**

| NAME | I/O | DESCRIPTION                                                                                                                                                                                                                                                          |
|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D    | I   | D flip-flop data inputs                                                                                                                                                                                                                                              |
| CLR  | 1   | When CLR is low and OE is low, Q outputs are low. When CLR is high, data can be entered into the register.                                                                                                                                                           |
| CP   | 0   | Clock pulse for the register. Enters data into the register on the low-to-high clock transition.                                                                                                                                                                     |
| Υ    | 0   | Register 3-state outputs                                                                                                                                                                                                                                             |
| EN   | I   | Clock enable. When $\overline{\text{EN}}$ is low, data on the D input is transferred to the Q output on the low-to-high clock transition. When $\overline{\text{EN}}$ is high, the Q outputs do not change state, regardless of the data or clock input transitions. |
| ŌĒ   | ı   | Output control. When OE is high, the Youtputs are in the high-impedance state. When OE is low, true register data is present at the Youtputs.                                                                                                                        |

#### **FUNCTION TABLE**

|    |     | INPUTS |   |            |    | RNAL<br>PUTS | FUNCTION |
|----|-----|--------|---|------------|----|--------------|----------|
| OE | CLR | EN     | D | СР         | Q  | Y            |          |
| Н  | Н   | L      | L | $\uparrow$ | L  | Z            | Z        |
| Н  | Н   | L      | Н | $\uparrow$ | Н  | Z            |          |
| Н  | L   | Х      | Х | Х          | L  | Z            | Clear    |
| L  | L   | Χ      | Χ | Х          | L  | L            | Clear    |
| Н  | Н   | Н      | Х | Х          | NC | Z            | Hold     |
| L  | Н   | Н      | Χ | Х          | NC | NC           | Hold     |
| Н  | Н   | L      | L | 1          | L  | Z            |          |
| Н  | Н   | L      | Н | $\uparrow$ | Н  | Z            | Load     |
| L  | Н   | L      | L | $\uparrow$ | L  | L            | Load     |
| L  | Н   | L      | Н | 1          | Н  | Н            |          |

H = High logic level, L = Low logic level, X = Don't care, NC = No change, ↑ = Low-to-high transition, Z = High-impedance state

# logic diagram (positive logic)





SCCS070A - OCTOBER 2001 - REVISED NOVEMBER 2001

# absolute maximum rating over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range to ground potential                     | 0.5 V to 7 V     |
|--------------------------------------------------------------|------------------|
| DC input voltage range                                       | 0.5 V to 7 V     |
| DC output voltage range                                      | 0.5 V to 7 V     |
| DC output current (maximum sink current/pin)                 | 120 mA           |
| Package thermal impedance, $\theta_{JA}$ (see Note1)         | 61°C/W           |
| Ambient temperature range with power applied, T <sub>A</sub> | 65°C to 135°C    |
| Storage temperature range, T <sub>stg</sub>                  | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# recommended operating conditions (see Note 2)

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| Vcc             | Supply voltage                 | 4.75 | 5   | 5.25 | V    |
| VIH             | High-level input voltage       | 2    |     |      | V    |
| VIL             | Low-level input voltage        |      |     | 8.0  | V    |
| ІОН             | High-level output current      |      |     | -32  | mA   |
| l <sub>OL</sub> | Low-level output current       |      |     | 64   | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -40  |     | 85   | °C   |

NOTE 2: All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

SCCS070A - OCTOBER 2001 - REVISED NOVEMBER 2001

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                                             | TEST CONDITION                                                             | S                                                                    | MIN | TYP  | MAX  | UNIT       |
|------------------|---------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------|-----|------|------|------------|
| VIK              | $V_{CC} = 4.75 \text{ V},$                  | $I_{IN} = -18 \text{ mA}$                                                  |                                                                      |     | -0.7 | -1.2 | V          |
| \/a              | Vaa – 4.75.V                                | I <sub>OH</sub> = -32 mA                                                   |                                                                      | 2   |      |      | V          |
| VOH              | V <sub>CC</sub> = 4.75 V                    | $I_{OH} = -15 \text{ mA}$                                                  |                                                                      | 2.4 | 3.3  |      | V          |
| VOL              | $V_{CC} = 4.75 \text{ V},$                  | $I_{OL} = 64 \text{ mA}$                                                   |                                                                      |     | 0.3  | 0.55 | V          |
| V <sub>hys</sub> | All inputs                                  |                                                                            |                                                                      |     | 0.2  |      | V          |
| Ι <sub>Ι</sub>   | $V_{CC} = 5.25 \text{ V},$                  | $V_{IN} = V_{CC}$                                                          |                                                                      |     |      | 5    | μΑ         |
| lін              | V <sub>CC</sub> = 5.25 V,                   | $V_{IN} = 2.7 \text{ V}$                                                   |                                                                      |     |      | ±1   | μΑ         |
| I <sub>IL</sub>  | $V_{CC} = 5.25 \text{ V},$                  | V <sub>IN</sub> = 0.5 V                                                    |                                                                      |     |      | ±1   | μΑ         |
| lozh             | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 2.7 V                                                   |                                                                      |     |      | 10   | μΑ         |
| lozL             | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 0.5 V                                                   |                                                                      |     |      | -10  | μΑ         |
| los <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 0 V                                                     |                                                                      | -60 | -120 | -225 | mA         |
| l <sub>off</sub> | $V_{CC} = 0 V$ ,                            | V <sub>OUT</sub> = 4.5 V                                                   |                                                                      |     |      | ±1   | μΑ         |
| l <sub>CC</sub>  | $V_{CC} = 5.25 \text{ V},$                  | $V_{IN} \le 0.2 V$ ,                                                       | $V_{IN} \ge V_{CC} - 0.2 \text{ V}$                                  |     | 0.1  | 0.2  | mA         |
| ΔlCC             | V <sub>CC</sub> = 5.25 V, V <sub>IN</sub> = | 3.4 $V$ , $f_1 = 0$ , Outputs or                                           | oen                                                                  |     | 0.5  | 2    | mA         |
| ICCD¶            |                                             | oit switching at 50% duty of $0.2 \text{ V}$ or $V_{IN} \ge V_{CC} - 0.00$ |                                                                      |     | 0.06 | 0.12 | mA/<br>MHz |
|                  |                                             | One bit switching at f <sub>1</sub> = 5 MHz                                | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |     | 0.7  | 1.4  |            |
| I <sub>C</sub> # | V <sub>CC</sub> = 5.25 V,                   | at 50% duty cycle                                                          | $V_{IN} = 3.4 \text{ V or GND}$                                      |     | 1.2  | 3.4  | mA         |
| I.C.,            | Outputs open,<br>OE = EN = GND              | Eight bits switching at f <sub>1</sub> = 2.5 MHz                           | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |     | 1.6  | 3.2  | ША         |
|                  |                                             | at 50% duty cycle                                                          | $V_{IN} = 3.4 \text{ V or GND}$                                      |     | 3.9  | 12.2 |            |
| C <sub>i</sub>   |                                             |                                                                            |                                                                      |     | 5    | 10   | pF         |
| Co               |                                             |                                                                            |                                                                      |     | 9    | 12   | pF         |

<sup>&</sup>lt;sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

Where:

I<sub>C</sub> = Total supply current

ICC = Power-supply current with CMOS input levels

ΔICC = Power-supply current for a TTL high input (VIN = 3.4 V)

D<sub>H</sub> = Duty cycle for TTL inputs high N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>

I<sub>CCD</sub> = Dynamic current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

f<sub>1</sub> = Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

All currents are in milliamperes and all frequencies are in megahertz.

Values for these conditions are examples of the I<sub>CC</sub> formula.



<sup>‡</sup> Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, IOS tests should be performed last.

<sup>§</sup> Per TTL-driven input (V<sub>IN</sub> = 3.4 V); all other inputs at V<sub>CC</sub> or GND

 $<sup>\</sup>P$  This parameter is derived for use in total power-supply calculations.

 $<sup>^{\#}</sup>$ IC = I<sub>CC</sub> +  $\Delta$ I<sub>CC</sub> × D<sub>H</sub> × N<sub>T</sub> + I<sub>CCD</sub> (f<sub>0</sub>/2 + f<sub>1</sub> × N<sub>1</sub>)

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                  | PARAMETER              |                | TEST LOAD                                    | CY74FCT825AT |     | CY74FCT | 825BT | CY74FCT825CT |     | UNIT |
|------------------|------------------------|----------------|----------------------------------------------|--------------|-----|---------|-------|--------------|-----|------|
|                  | PARAMETER              |                | TEST LOAD                                    | MIN          | MAX | MIN     | MAX   | MIN          | MAX | UNIT |
| Γ.               | Pulse duration         | CP             | C <sub>L</sub> = 50 pF,                      | 7            |     | 6       |       | 6            |     | ns   |
| t <sub>W</sub>   | ruise duration         | CLR low        | $R_L = 500 \Omega$                           | 6            |     | 6       |       | 6            |     | 115  |
| [.               | Setup time, before CP↑ | Data           | C <sub>L</sub> = 50 pF,                      |              |     | 3       |       | 3            |     | ns   |
| t <sub>su</sub>  | Setup time, before CP1 | EN             | $R_L = 500 \Omega$                           | 4            |     | 3       |       | 3            |     | 115  |
| Γ.               | Hold time, after CP↑   | Data           | C <sub>L</sub> = 50 pF,                      | 2            |     | 1.5     |       | 1.5          |     | ns   |
| th               | Hold time, after CP1   | EN             | $R_L = 500 \Omega$                           | 2            |     | 0       |       | 0            |     | 115  |
| t <sub>rec</sub> | Recovery time          | CLR before CP↑ | $C_L = 50 \text{ pF},$<br>$R_L = 500 \Omega$ | 6            |     | 6       |       | 6            |     | ns   |

# switching characteristics over operating free-air temperature range (see Figure 1)

| PARAMETER        | FROM    | то       | TEST LOAD                                    | CY74FC1                 | 825AT | CY74FCT8 | 25BT | CY74FC1 | 825CT | UNIT |
|------------------|---------|----------|----------------------------------------------|-------------------------|-------|----------|------|---------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | TEST LOAD                                    | MIN                     | MAX   | MIN      | MAX  | MIN     | MAX   | UNIT |
| <sup>t</sup> PLH | СР      | Y        | C <sub>L</sub> = 50 pF,                      |                         | 10    |          | 7.5  |         | 6     | ns   |
| <sup>t</sup> PHL | OI .    | <u> </u> | $R_L = 500 \Omega$                           |                         | 10    |          | 7.5  |         | 6     | 110  |
| t <sub>PLH</sub> | СР      | Υ        | $C_L = 300 \text{ pF},$                      |                         | 20    |          | 15   |         | 12.5  | ns   |
| t <sub>PHL</sub> | GF .    |          | $R_L = 500 \Omega$                           |                         | 20    |          | 15   |         | 12.5  | 115  |
| <sup>t</sup> PLH | CLR     | Υ        | $C_L = 50 \text{ pF},$<br>$R_L = 500 \Omega$ |                         | 14    |          | 9    |         | 8     | ns   |
| <sup>t</sup> PZH | ŌE      | Υ        | $C_L = 50 \text{ pF},$                       |                         | 12    |          | 8    |         | 7     | no   |
| t <sub>PZL</sub> | OE      | ī        | $R_L = 500 \Omega$                           |                         | 12    |          | 8    |         | 7     | ns   |
| <sup>t</sup> PZH | ŌE      | Y        | C <sub>L</sub> = 300 pF,                     |                         | 23    |          | 15   |         | 12.5  | ns   |
| <sup>t</sup> PZL | OE      |          | $R_L = 500 \Omega$                           | $R_L = 500 \Omega$ 23 1 |       | 15       | 12.5 |         | 110   |      |
| <sup>t</sup> PHZ | ŌĒ      | Y        | C <sub>L</sub> = 5 pF,                       |                         | 7     |          | 6.5  |         | 6     | 20   |
| tPLZ             | OE      | ī        | $R_L = 500 \Omega$                           |                         | 7     |          | 6.5  |         | 6     | ns   |
| <sup>t</sup> PHZ | ŌE      | Y        | $C_L = 50 \text{ pF},$                       |                         | 8     |          | 7.5  |         | 6.5   | ns   |
| tPLZ             | ) L     | ı        | $R_L = 500 \Omega$                           |                         | 8     |          | 7.5  |         | 6.5   | 110  |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms







20-Aug-2011

#### **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|-------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| CY74FCT825ATSOC   | ACTIVE     | SOIC         | DW                 | 24   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| CY74FCT825ATSOCE4 | ACTIVE     | SOIC         | DW                 | 24   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| CY74FCT825ATSOCG4 | ACTIVE     | SOIC         | DW                 | 24   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| CY74FCT825CTQCT   | ACTIVE     | SSOP/QSOP    | DBQ                | 24   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| CY74FCT825CTQCTE4 | ACTIVE     | SSOP/QSOP    | DBQ                | 24   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| CY74FCT825CTQCTG4 | ACTIVE     | SSOP/QSOP    | DBQ                | 24   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

20-Aug-2011

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

# TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY74FCT825CTQCT | SSOP/<br>QSOP   | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CY74FCT825CTQCT | SSOP/QSOP    | DBQ             | 24   | 2500 | 367.0       | 367.0      | 38.0        |

DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



DBQ (R-PDSO-G24)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



DBQ (R-PDSO-G24)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |                    | Applications  |
|---------|--------------------|---------------|
| udia    | ununu ti oom/oudio | Automotive on |

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

www.ti-rfid.com

Pr