- EPIC™ (Enhanced-Performance Implanted CMOS) Process
- Typical V<sub>OLP</sub> (Output Ground Bounce)
   <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
   >2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- 2-V to 5.5-V V<sub>CC</sub> Operation
- Support Mixed-Mode Voltage Operation on All Ports
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Package Options Include Plastic Small-Outline (DW, NS), Shrink Small-Outline (DB), Thin Very Small-Outline (DGV), and Thin Shrink Small-Outline (PW) Packages, Ceramic Flat (W) Packages, Chip Carriers (FK), and DIPs (J)

### description

The 'LV540A devices are octal buffers/drivers designed for 2-V to 5.5-V V<sub>CC</sub> operation.

These devices are ideal for driving bus lines or buffer memory address registers. They feature inputs and outputs on opposite sides of the package to facilitate printed circuit board layout. SN54LV540A . . . J OR W PACKAGE SN74LV540A . . . DB, DGV, DW, NS, OR PW PACKAGE (TOP VIEW)



SN54LV540A . . . FK PACKAGE (TOP VIEW)



The 3-state control gate is a two-input AND gate with active-low inputs so that if either output-enable ( $\overline{OE1}$  or  $\overline{OE2}$ ) input is high, all corresponding outputs are in the high-impedance state. The outputs provide inverted data when they are not in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54LV540A is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LV540A is characterized for operation from –40°C to 85°C.

# FUNCTION TABLE (each buffer/driver)

|     | OUTPUT |   |   |
|-----|--------|---|---|
| OE1 | OE2    | Α | Υ |
| L   | L      | L | Н |
| L   | L      | Н | L |
| Н   | X      | Χ | Z |
| Х   | Н      | Χ | Z |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments.

TEXAS INSTRUMENTS

### logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



To Seven Other Channels

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                           | 0.5 V to 7 V                                           |
|-----------------------------------------------------------------|--------------------------------------------------------|
|                                                                 | 0.5 V to 7 V                                           |
| Voltage range applied to any output in the high-imp             | pedance                                                |
| or power-off state, V <sub>O</sub> (see Note 1)                 | 0.5 V to 7 V                                           |
| Output voltage range applied in the high or low stat            | te, $V_O$ (see Notes 1 and 2)0.5 V to $V_{CC}$ + 0.5 V |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)       |                                                        |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ). | ±50 mA                                                 |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$    | ±35 mA                                                 |
|                                                                 | ±70 mA                                                 |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): DE     | B package 70°C/W                                       |
| DG                                                              | SV package 92°C/W                                      |
| DV                                                              | V package 58°C/W                                       |
|                                                                 | S package 60°C/W                                       |
| PV                                                              | V package 83°C/W                                       |
| Storage temperature range, T <sub>stg</sub>                     | 65°C to 150°C                                          |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. This value is limited to 5.5 V maximum.
  - 3. The package thermal impedance is calculated in accordance with JESD 51.



## recommended operating conditions (see Note 4)

|                |                                    |                                            | SN54L                 | .V540A                        | SN74L                 | .V540A               | UNIT |  |
|----------------|------------------------------------|--------------------------------------------|-----------------------|-------------------------------|-----------------------|----------------------|------|--|
|                |                                    |                                            | MIN                   | MAX                           | MIN                   | MAX                  | UNII |  |
| Vcc            | Supply voltage                     |                                            | 2                     | 5.5                           | 2                     | 5.5                  | V    |  |
|                |                                    | V <sub>CC</sub> = 2 V                      | 1.5                   |                               | 1.5                   |                      |      |  |
| \/             | High-level input voltage           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> ×0.7  |                               | $V_{CC} \times 0.7$   |                      | V    |  |
| VIH            | riigh-level liiput voltage         | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   | V <sub>CC</sub> × 0.7 |                               | $V_{CC} \times 0.7$   |                      | V    |  |
|                |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> ×0.7  |                               | V <sub>CC</sub> × 0.7 |                      |      |  |
|                |                                    | V <sub>CC</sub> = 2 V                      |                       | 0.5                           |                       | 0.5                  |      |  |
| \/             | Low-level input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | V <sub>CC</sub> × 0.3         |                       | V <sub>CC</sub> ×0.3 | V    |  |
| VIL            | Low-level input voltage            | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | V <sub>CC</sub> × 0.3         |                       | V <sub>CC</sub> ×0.3 | V    |  |
|                |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | V <sub>CC</sub> ×0.3          |                       | $V_{CC} \times 0.3$  |      |  |
| ٧ <sub>I</sub> | Input voltage                      |                                            | 0                     | 5.5                           | 0                     | 5.5                  | V    |  |
| V              | Output voltage                     | High or low state                          | 0                     | <sup>4</sup> √V <sub>CC</sub> | 0                     | VCC                  | V    |  |
| VO             | Output voltage                     | 3-state                                    | 0 /                   | 5.5                           | 0                     | 5.5                  | v    |  |
|                |                                    | V <sub>CC</sub> = 2 V                      | 20                    | -50                           |                       | -50                  | μΑ   |  |
| lou            | High-level output current          | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 20                    | -2                            |                       | -2                   |      |  |
| ЮН             | riign-ieveroutput current          | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   | Q                     | -8                            |                       | -8                   | mA   |  |
|                |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | -16                           |                       | -16                  |      |  |
|                |                                    | V <sub>CC</sub> = 2 V                      |                       | 50                            |                       | 50                   | μΑ   |  |
| lai            | Low-level output current           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | 2                             |                       | 2                    |      |  |
| lOL            | Low-level output current           | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | 8                             |                       | 8                    | mA   |  |
|                |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | 16                            |                       | 16                   |      |  |
|                |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0                     | 200                           | 0                     | 200                  |      |  |
| Δt/Δν          | Input transition rise or fall rate | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   | 0                     | 100                           | 0                     | 100                  | ns/V |  |
|                |                                    | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 0                     | 20                            | 0                     | 20                   |      |  |
| TA             | Operating free-air temperature     |                                            | -55                   | 125                           | -40                   | 85                   | °C   |  |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                         | .,           | SN54                 | 4LV540A |      | SN74                 | LV540A | 1    | UNIT |  |
|------------------|-----------------------------------------|--------------|----------------------|---------|------|----------------------|--------|------|------|--|
| PARAMETER        | TEST CONDITIONS                         | VCC          | MIN                  | TYP     | MAX  | MIN                  | TYP    | MAX  | ONT  |  |
|                  | I <sub>OH</sub> = -50 μA                | 2 V to 5.5 V | V <sub>CC</sub> -0.1 |         |      | V <sub>CC</sub> -0.1 |        |      |      |  |
| \/a              | $I_{OH} = -2 \text{ mA}$                | 2.3 V        | 2                    |         |      | 2                    |        |      | V    |  |
| VOH              | I <sub>OH</sub> = -8 mA                 | 3 V          | 2.48                 |         |      | 2.48                 |        |      | V    |  |
|                  | I <sub>OH</sub> = -16 mA                | 4.5 V        | 3.8                  | 2       |      | 3.8                  |        |      |      |  |
|                  | I <sub>OL</sub> = 50 μA                 | 2 V to 5.5 V |                      | 12      | 0.1  |                      |        | 0.1  |      |  |
| \/a-             | I <sub>OL</sub> = 2 mA                  | 2.3 V        |                      | 26      | 0.4  |                      |        | 0.4  | V    |  |
| VOL              | I <sub>OL</sub> = 8 mA                  | 3 V          |                      | Q       | 0.44 |                      |        | 0.44 | V    |  |
|                  | I <sub>OL</sub> = 16 mA                 | 4.5 V        | 1                    | 0       | 0.55 |                      |        | 0.55 |      |  |
| lį               | V <sub>I</sub> = V <sub>CC</sub> or GND | 0 V to 5.5 V | 90                   |         | ±1   |                      |        | ±1   | μΑ   |  |
| loz              | $V_O = V_{CC}$ or GND                   | 5.5 V        | Q'                   |         | ±5   |                      |        | ±5   | μΑ   |  |
| ICC              | $V_I = V_{CC}$ or GND, $I_O = 0$        | 5.5 V        |                      |         | 20   |                      |        | 20   | μΑ   |  |
| l <sub>off</sub> | $V_{I}$ or $V_{O} = 0$ to 5.5 V         | 0 V          |                      |         | 5    |                      |        | 5    | μΑ   |  |
| C.               | Vi – Voo or CND                         | 3.3 V        | V                    |         |      |                      | 2.5    |      | pF   |  |
| Ci               | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V          |                      | 2.5     |      |                      | 2.5    |      | þΓ   |  |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM TO |          | LOAD                   | T,  | ղ = 25°C | ;     | SN54LV | V540A | SN74L | /540A | UNIT |
|------------------|---------|----------|------------------------|-----|----------|-------|--------|-------|-------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN | TYP      | MAX   | MIN    | MAX   | MIN   | MAX   | UNIT |
| <sup>t</sup> pd  | А       | Υ        |                        |     | 5.6*     | 12*   | 1*     | 14.5* | 1     | 14.5  |      |
| t <sub>en</sub>  | ŌE      | Υ        | C <sub>L</sub> = 15 pF |     | 7.8*     | 17.4* | 1*     | 21*   | 1     | 21    | ns   |
| <sup>t</sup> dis | ŌE      | Υ        |                        |     | 5.7*     | 16*   | 1*     | 19*   | 1     | 19    |      |
| t <sub>pd</sub>  | А       | Υ        |                        |     | 7.9      | 16.8  | 1/     | 18.5  | 1     | 18.5  |      |
| t <sub>en</sub>  | ŌE      | Υ        | 0. 50.55               |     | 10.1     | 22.2  | 277/   | 25.5  | 1     | 25.5  |      |
| <sup>t</sup> dis | ŌE      | Υ        | C <sub>L</sub> = 50 pF |     | 8.1      | 22.3  | O 1    | 25.5  | 1     | 25.5  | ns   |
| tsk(o)           |         |          |                        |     |          | 2     | Q      |       |       | 2     |      |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1)

| DADAMETED          | FROM    | то       | TO LOAD TA = 25°C      |     | SN54L | V540A | SN74L | /540A | UNIT |      |      |  |
|--------------------|---------|----------|------------------------|-----|-------|-------|-------|-------|------|------|------|--|
| PARAMETER          | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN | TYP   | MAX   | MIN   | MAX   | MIN  | MAX  | UNII |  |
| <sup>t</sup> pd    | А       | Υ        |                        |     | 4.1*  | 7*    | 1*    | 8.5*  | 1    | 8.5  |      |  |
| t <sub>en</sub>    | ŌĒ      | Υ        | C <sub>L</sub> = 15 pF |     | 5.6*  | 10.5* | 1*    | 12.5* | 1    | 12.5 | ns   |  |
| <sup>t</sup> dis   | ŌĒ      | Υ        | ]                      |     | 4.2*  | 10.5* | 1*    | 12.5* | 1    | 12.5 |      |  |
| <sup>t</sup> pd    | А       | Y        |                        |     | 5.8   | 10.5  | 1/    | 12    | 1    | 12   |      |  |
| <sup>t</sup> en    | ŌĒ      | Y        |                        |     | 7.3   | 14    | 3     | 16    | 1    | 16   |      |  |
| <sup>t</sup> dis   | ŌĒ      | Υ        | $C_L = 50 \text{ pF}$  |     | 5.8   | 15.4  | Q 1   | 17.5  | 1    | 17.5 | ns   |  |
| t <sub>sk(o)</sub> |         |          | ]                      |     |       | 1.5   | Q'    |       |      | 1.5  |      |  |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.



# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | LOAD                   | T,  | 4 = 25°C | ;    | SN54L\ | /540A | SN74L | /540A | UNIT |
|------------------|---------|----------|------------------------|-----|----------|------|--------|-------|-------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN | TYP      | MAX  | MIN    | MAX   | MIN   | MAX   | UNIT |
| <sup>t</sup> pd  | А       | Υ        |                        |     | 3*       | 5*   | 1*     | 6*    | 1     | 6     |      |
| t <sub>en</sub>  | ŌĒ      | Υ        | C <sub>L</sub> = 15 pF |     | 4.1*     | 7.2* | 1*     | 8.5*  | 1     | 8.5   | ns   |
| <sup>t</sup> dis | ŌE      | Υ        |                        |     | 2.9*     | 7*   | 1*     | 8*    | 1     | 8     |      |
| <sup>t</sup> pd  | А       | Υ        |                        |     | 4.2      | 7    | 1      | . 8   | 1     | 8     |      |
| t <sub>en</sub>  | ŌE      | Υ        | 0 50 5                 |     | 5.3      | 9.2  | 27/2   | 10.5  | 1     | 10.5  |      |
| <sup>t</sup> dis | ŌE      | Υ        | C <sub>L</sub> = 50 pF |     | 3.5      | 8.8  | Q 1    | 10    | 1     | 10    | ns   |
| tsk(o)           |         |          |                        |     |          | 1    | Q      |       |       | 1     |      |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

## noise characteristics, $V_{CC}$ = 3.3 V, $C_L$ = 50 pF, $T_A$ = 25°C (see Note 5)

|                    | PARAMETER                                     | SN  | SN74LV540A |      |      |  |
|--------------------|-----------------------------------------------|-----|------------|------|------|--|
|                    | PARAMETER                                     | MIN | TYP        | MAX  | UNIT |  |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.5        | 0.8  | V    |  |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.3       | -0.8 | V    |  |
| VOH(V)             | Quiet output, minimum dynamic VOH             |     | 3          |      | V    |  |
| VIH(D)             | High-level dynamic input voltage              | 2.3 |            |      | V    |  |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |     |            | 0.97 | V    |  |

NOTE 5: Characteristics are for surface-mount packages only.

## operating characteristics, T<sub>A</sub> = 25°C

|     | PARAMETER                     | TEST CO         | v <sub>CC</sub> | TYP         | UNIT  |    |     |
|-----|-------------------------------|-----------------|-----------------|-------------|-------|----|-----|
| C . | Dower dissination expeditance | Outputs enabled | $C_1 = 50 pF$   | f = 10 MHz  | 3.3 V | 10 | nE. |
| Cpd | Power dissipation capacitance | Outputs enabled | CL = 50 pr,     | I = IO MINZ | 5 V   | 11 | pF  |

#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f \leq 3 \ ns$ ,  $t_f \leq 3 \ ns$ .
  - D. The outputs are measured one at a time with one input transition per measurement.
  - E. tpl 7 and tpH7 are the same as tdis.
  - F. tpzL and tpzH are the same as ten.
  - G. tpHL and tpLH are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated



SN74LV540A, OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS

**Device Status: Active** 

> Description

> <u>Descriptio</u>

> Features

> <u>Datasheets</u>

> Pricing/Samples/Availability

> Application Notes

> Related Documents

| Parameter Name    | SN74LV540A  |
|-------------------|-------------|
| Voltage Nodes (V) | 5, 3.3, 2.5 |
| Vcc range (V)     | 2.0 to 5.5  |
| Input Level       | LVTTL       |
| Output Level      | LVTTL       |
| No. of Outputs    | 8           |
| Output Drive (mA) | -8/8        |
| tpd(max) (ns)     | 8.5         |
| Static Current    | 0.02        |
| Logic             | Inv         |

## **Description**

The 'LV540A devices are octal buffers/drivers designed for 2-V to 5.5-V  $V_{CC}$  operation.

These devices are ideal for driving bus lines or buffer memory address registers. They feature inputs and outputs on opposite sides of the package to facilitate printed circuit board layout.

The 3-state control gate is a two-input AND gate with active-low inputs so that if either output-enable ( $OE1\$  or  $OE2\$ ) input is high, all corresponding outputs are in the high-impedance state. The outputs provide inverted data when they are not in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $OE\setminus$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54LV540A is characterized for operation over the full military temperature range of -55°C to 125°C.

The SN74LV540A is characterized for operation from -40°C to 85°C.

1 of 3 8/7/00 1:56 PM

#### **Features**

- EPIC<sup>TM</sup> (Enhanced-Performance Implanted CMOS) Process
- Typical  $V_{OLP}$  (Output Ground Bounce) <0.8 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2.3 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- 2-V to 5.5-V V<sub>CC</sub> Operation
- Support Mixed-Mode Voltage Operation on All Ports
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Package Options Include Plastic Small-Outline (DW, NS), Shrink Small-Outline (DB), Thin Very Small-Outline (DGV), and Thin Shrink Small-Outline (PW) Packages, Ceramic Flat (W) Packages, Chip Carriers (FK), and DIPs (J)

#### EPIC is a trademark of Texas Instruments.

To view the following documents, Acrobat Reader 3.x is required.

To download a document to your hard drive, right-click on the link and choose 'Save'.

### **Datasheets**

Full datasheet in Acrobat PDF: <a href="scls409c.pdf">scls409c.pdf</a> (123 KB)
Full datasheet in Zipped PostScript: <a href="scls409c.psz">scls409c.psz</a> (127 KB)

## Pricing/Samples/Availability

| Orderable Device | Package   | <u>Pins</u> | Temp (°C) | <u>Status</u> | Price/unit<br>USD (100-999) | Pack Oty | Availability / Samples |
|------------------|-----------|-------------|-----------|---------------|-----------------------------|----------|------------------------|
| SN74LV540ADBR    | <u>DB</u> | 20          | -40 TO 85 | ACTIVE        | 0.40                        | 2000     | Check stock or order   |
| SN74LV540ADGVR   | DGV       | 20          | -40 TO 85 | ACTIVE        | 0.57                        | 2000     | Check stock or order   |
| SN74LV540ADW     | <u>DW</u> | 20          | -40 TO 85 | ACTIVE        | 0.48                        | 25       | Check stock or order   |
| SN74LV540ADWR    | <u>DW</u> | 20          | -40 TO 85 | ACTIVE        | 0.40                        | 2000     | Check stock or order   |
| SN74LV540APWR    | <u>PW</u> | 20          | -40 TO 85 | ACTIVE        | 0.40                        | 2000     | Check stock or order   |

# **Application Reports**

View Application Reports for <u>Digital Logic</u>

- CMOS POWER CONSUMPTION AND CPD CALCULATION (SCAA035B Updated: 06/01/1997)
- IMPLICATIONS OF SLOW OR FLOATING CMOS INPUTS (SCBA004C Updated: 02/01/1998)
- <u>INPUT AND OUTPUT CHARACTERISTICS OF DIGITAL INTEGRATED CIRCUITS</u> (SDYA010 Updated: 02/05/1999)
- LIVE INSERTION (SDYA012 Updated: 02/05/1999)
- <u>UNDERSTANDING ADVANCED BUS-INTERFACE PRODUCTS DESIGN GUIDE</u> (SCAA029, 253 KB Updated: 02/05/1999)

### **Related Documents**

2 of 3 8/7/00 1:56 PM

- DOCUMENTATION RULES (SAP) AND ORDERING INFORMATION (SZZU001B, 4 KB Updated: 05/06/1999)
- LOGIC SELECTION GUIDE FEBRUARY 2000 (SDYU001M, 13837 KB Updated: 02/01/2000)
- MORE POWER IN LESS SPACE TECHNICAL ARTICLE (SCAU001A, 850 KB Updated: 03/01/1996)

## Table Data Updated on: 8/2/2000

© Copyright 2000 Texas Instruments Incorporated. All rights reserved. <u>Trademarks | Privacy Policy</u>



3 of 3 8/7/00 1:56 PM