

## LMC7111 Tiny CMOS Operational Amplifier with Rail-to-Rail Input and Output

Check for Samples: LMC7111

#### **FEATURES**

- Tiny 5-Pin SOT-23 Package Saves Space
- Very Wide Common Mode Input Range
- Specified at 2.7V, 5V, and 10V
- Typical Supply Current 25 µA at 5V
- 50 kHz Gain-Bandwidth at 5V
- Similar to Popular LMC6462
- Output to Within 20 mV of Supply Rail at 100k Load
- Good Capacitive Load Drive

#### **APPLICATIONS**

- Mobile Communications
- Portable Computing
- Current Sensing for Battery Chargers
- · Voltage Reference Buffering
- Sensor Interface
- Stable Bias for GaAs RF Amps

#### **Connection Diagram**



Figure 1. 8-Pin PDIP Top View

#### DESCRIPTION

The LMC7111 is a micropower CMOS operational amplifier available in the space saving SOT-23 package. This makes the LMC7111 ideal for space and weight critical designs. The wide common-mode input range makes it easy to design battery monitoring circuits which sense signals above the V<sup>+</sup> supply. The main benefits of the Tiny package are most apparent in small portable electronic devices, such as mobile phones, pagers, and portable computers. The tiny amplifiers can be placed on a board where they are needed, simplifying board layout.



Figure 2. 5-Pin SOT-23 Top View

Figure 3. Actual Size

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)(2)

| Absolute maximum re                               | atingo         |                              |
|---------------------------------------------------|----------------|------------------------------|
| ESD Tolerance (3)                                 | SOT-23 Package | 2000V                        |
|                                                   | PDIP Package   | 1500V                        |
| Differential Input Voltage                        |                | ±Supply Voltage              |
| Voltage at Input/Output Pin                       |                | $(V^+) + 0.3V, (V^-) - 0.3V$ |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) |                | 11V                          |
| Current at Input Pin                              |                | ±5 mA                        |
| Current at Output Pin (4)                         |                | ±30 mA                       |
| Current at Power Supply Pin                       |                | 30 mA                        |
| Lead Temp. (Soldering, 10 sec.                    | )              | 260°C                        |
| Storage Temperature Range                         |                | −65°C to +150°C              |
| Junction Temperature (5)                          |                | 150°C                        |
|                                                   |                |                              |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) Human Body Model is 1.5 kΩ in series with 100 pF.
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature at 150°C.
- (5) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

## Operating Ratings (1)

| Supply Voltage                        |                      | 2.5V ≤ V <sup>+</sup> ≤ 11V    |
|---------------------------------------|----------------------|--------------------------------|
| Junction Temperature Range            | LMC7111AI, LMC7111BI | -40°C ≤ T <sub>J</sub> ≤ +85°C |
| Thermal Resistance (θ <sub>JA</sub> ) | 8-Pin PDIP           | 115°C/W                        |
|                                       | 5-Pin SOT-23         | 325°C/W                        |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not specified. For ensured specifications and the test conditions, see the Electrical Characteristics.

## 2.7V DC Electrical Characteristics

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                                | Conditions                                               | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units     |
|-------------------|------------------------------------------|----------------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|-----------|
| Vos               | Input Offset Voltage                     | V <sup>+</sup> = 2.7V                                    | 0.9                | 3                                 | 7                                 | mV        |
|                   |                                          |                                                          |                    | 5                                 | 9                                 | max       |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift    |                                                          | 2.0                |                                   |                                   | μV/°C     |
| I <sub>B</sub>    | Input Bias Current                       | See (3)                                                  | 0.1                | 1<br><b>20</b>                    | 1<br><b>20</b>                    | pA<br>max |
| I <sub>OS</sub>   | Input Offset Current                     | See (3)                                                  | 0.01               | 0.5<br><b>10</b>                  | 0.5<br><b>10</b>                  | pA<br>max |
| R <sub>IN</sub>   | Input Resistance                         |                                                          | >10                |                                   |                                   | Tera Ω    |
| +PSRR             | Positive Power Supply<br>Rejection Ratio | $2.7V \le V^+ \le 5.0V$ ,<br>$V^- = 0V$ , $V_0 = 2.5V$   | 60                 | 55<br><b>50</b>                   | 55<br><b>50</b>                   | dB<br>min |
| -PSRR             | Negative Power Supply<br>Rejection Ratio | $-2.7V \le V^- \le -5.0V$ ,<br>$V^- = 0V$ , $V_0 = 2.5V$ | 60                 | 55<br><b>50</b>                   | 55<br><b>50</b>                   | dB<br>min |

- (1) Typical Values represent the most likely parametric norm.
- (2) All limits are specified by testing or statistical analysis.
- (3) Bias Current specified by design and processing.



#### 2.7V DC Electrical Characteristics (continued)

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                          | Conditions                                  | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units       |
|------------------|------------------------------------|---------------------------------------------|--------------------|-----------------------------------|-----------------------------------|-------------|
| $V_{CM}$         | Input Common-Mode<br>Voltage Range |                                             | -0.10              | 0.0<br><b>0.40</b>                | 0.0<br><b>0.40</b>                | V<br>min    |
|                  |                                    |                                             | 2.8                | 2.7<br><b>2.25</b>                | 2.7<br><b>2.25</b>                | V<br>max    |
| C <sub>IN</sub>  | Common-Mode Input Capacitance      |                                             | 3                  |                                   |                                   | pF          |
| Vo               | Output Swing                       | $V^+ = 2.7V$<br>$R_L = 100 \text{ k}\Omega$ | 2.69               | 2.68<br><b>2.4</b>                | 2.68<br><b>2.4</b>                | V<br>min    |
|                  |                                    |                                             | 0.01               | 0.02<br><b>0.08</b>               | 0.02<br><b>0.08</b>               | V<br>max    |
|                  |                                    | $V^+ = 2.7V$ $R_L = 10 \text{ k}\Omega$     | 2.65               | 2.6<br><b>2.4</b>                 | 2.6<br><b>2.4</b>                 | V<br>min    |
|                  |                                    |                                             | 0.03               | 0.1<br><b>0.3</b>                 | 0.1<br><b>0.3</b>                 | V<br>max    |
| I <sub>SC</sub>  | Output Short Circuit Current       | Sourcing, $V_O = 0V$                        | 7                  | 1<br><b>0.7</b>                   | 1<br><b>0.7</b>                   | mA<br>min   |
|                  |                                    | Sinking, $V_O = 2.7V$                       | 7                  | 1<br><b>0.7</b>                   | 1<br><b>0.7</b>                   | mA<br>min   |
| A <sub>VOL</sub> | Voltage Gain                       | Sourcing                                    | 400                |                                   |                                   | V/mv<br>min |
|                  |                                    | Sinking                                     | 150                |                                   |                                   | V/mv<br>min |
| I <sub>S</sub>   | Supply Current                     | $V^{+} = +2.7V,$<br>$V_{O} = V^{+}/2$       | 20                 | 45<br><b>60</b>                   | 50<br><b>65</b>                   | μA<br>max   |

#### 2.7V AC Electrical Characteristics

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol | Parameter              | Conditions | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units |
|--------|------------------------|------------|--------------------|-----------------------------------|-----------------------------------|-------|
| SR     | Slew Rate              | See (3)    | 0.015              |                                   |                                   | V/µs  |
| GBW    | Gain-Bandwidth Product |            | 40                 |                                   |                                   | kHz   |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

## **3V DC Electrical Characteristics**

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter                          | Conditions                              | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units    |
|-----------------|------------------------------------|-----------------------------------------|--------------------|-----------------------------------|-----------------------------------|----------|
| V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | V <sup>+</sup> = 3V<br>For CMRR ≥ 50 dB | -0.25              | 0.0                               | 0.0                               | V<br>min |
|                 |                                    |                                         | 3.2                | 3.0<br><b>2.8</b>                 | 3.0<br><b>2.8</b>                 | V<br>max |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

<sup>(2)</sup> All limits are specified by testing or statistical analysis.

<sup>(3)</sup> Connected as Voltage Follower with 1.0V step input. Number specified is the slower of the positive and negative slew rates. Input referred, V<sup>+</sup> = 2.7V and R<sub>L</sub> = 100 kΩ connected to 1.35V. Amp excited with 1 kHz to produce V<sub>O</sub> = 1 V<sub>PP</sub>.

<sup>(2)</sup> All limits are specified by testing or statistical analysis.



#### 3.3V DC Electrical Characteristics

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 3.3V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter                          | Conditions                                | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units    |
|-----------------|------------------------------------|-------------------------------------------|--------------------|-----------------------------------|-----------------------------------|----------|
| V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | V <sup>+</sup> = 3.3V<br>For CMRR ≥ 50 dB | -0.25              | -0.1<br><b>0.00</b>               | -0.1<br><b>0.00</b>               | V<br>min |
|                 |                                    |                                           | 3.5                | 3.4<br><b>3.2</b>                 | 3.4<br><b>3.2</b>                 | V<br>max |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

## **5V DC Electrical Characteristics**

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                                | Conditions                                                  | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units       |
|-------------------|------------------------------------------|-------------------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|-------------|
| V <sub>OS</sub>   | Input Offset Voltage                     | V <sup>+</sup> = 5V                                         | 0.9                |                                   |                                   | mV<br>max   |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift    |                                                             | 2.0                |                                   |                                   | μV/°C       |
| I <sub>B</sub>    | Input Bias Current                       | See <sup>(3)</sup>                                          | 0.1                | 1<br><b>20</b>                    | 1<br><b>20</b>                    | pA<br>max   |
| I <sub>OS</sub>   | Input Offset Current                     | See (3)                                                     | 0.01               | 0.5<br><b>10</b>                  | 0.5<br><b>10</b>                  | pA<br>max   |
| R <sub>IN</sub>   | Input Resistance                         |                                                             | >10                |                                   |                                   | Tera Ω      |
| CMRR              | Common Mode<br>Rejection Ratio           | $0V \le V_{CM} \le 5V$                                      | 85                 | 70                                | 60                                | dB<br>min   |
| +PSRR             | Positive Power Supply<br>Rejection Ratio | $5V \le V^+ \le 10V$ ,<br>$V^- = 0V$ , $V_0 = 2.5V$         | 85                 | 70                                | 60                                | dB<br>min   |
| -PSRR             | Negative Power Supply<br>Rejection Ratio | $-5V \le V^- \le -10V$ ,<br>$V^- = 0V$ , $V_0 = -2.5V$      | 85                 | 70                                | 60                                | dB<br>min   |
| V <sub>CM</sub>   | Input Common-Mode<br>Voltage Range       | V <sup>+</sup> = 5V<br>For CMRR ≥ 50 dB                     | -0.3               | -0.20<br><b>0.00</b>              | -0.20<br><b>0.00</b>              | V<br>min    |
|                   |                                          |                                                             | 5.25               | 5.20<br><b>5.00</b>               | 5.20<br><b>5.00</b>               | V<br>max    |
| C <sub>IN</sub>   | Common-Mode Input<br>Capacitance         |                                                             | 3                  |                                   |                                   | pF          |
| Vo                | Output Swing                             | V <sup>+</sup> = 5V                                         | 4.99               | 4.98                              | 4.98                              | Vmin        |
|                   |                                          | $R_L = 100 \text{ k}\Omega$                                 | 0.01               | 0.02                              | 0.02                              | Vmax        |
|                   |                                          | $V^+ = 5V$                                                  | 4.98               | 4.9                               | 4.9                               | Vmin        |
|                   |                                          | $R_L = 10 \text{ k}\Omega$                                  | 0.02               | 0.1                               | 0.1                               | Vmin        |
| I <sub>SC</sub>   | Output Short Circuit Current             | Sourcing, $V_O = 0V$                                        | 7                  | 5<br><b>3.5</b>                   | 5<br><b>3.5</b>                   | mA<br>min   |
|                   |                                          | Sinking, V <sub>O</sub> = 3V                                | 7                  | 5<br><b>3.5</b>                   | 5<br><b>3.5</b>                   | mA<br>min   |
| A <sub>VOL</sub>  | Voltage Gain                             | Sourcing                                                    | 500                |                                   |                                   | V/mv<br>min |
|                   |                                          | Sinking                                                     | 200                |                                   |                                   | V/mv<br>min |
| Is                | Supply Current                           | V <sup>+</sup> = +5V,<br>V <sub>O</sub> = V <sup>+</sup> /2 | 25                 |                                   |                                   | μA<br>max   |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

<sup>(2)</sup> All limits are specified by testing or statistical analysis.

<sup>(2)</sup> All limits are specified by testing or statistical analysis.

<sup>3)</sup> Bias Current specified by design and processing.



#### **5V AC Electrical Characteristics**

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol | Parameter              | Conditions                   | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units |
|--------|------------------------|------------------------------|--------------------|-----------------------------------|-----------------------------------|-------|
| SR     | Slew Rate              | Positive Going Slew Rate (3) | 0.027              | 0.015                             | 0.010                             | V/µs  |
| GBW    | Gain-Bandwidth Product |                              | 50                 |                                   |                                   | kHz   |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

## **10V DC Electrical Characteristics**

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 10V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                                | Conditions                                                              | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units       |
|-------------------|------------------------------------------|-------------------------------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|-------------|
| V <sub>OS</sub>   | Input Offset Voltage                     | V <sup>+</sup> = 10V                                                    | 0.9                | 3<br><b>5</b>                     | 7<br><b>9</b>                     | mV<br>max   |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift    |                                                                         | 2.0                |                                   |                                   | μV/°C       |
| I <sub>B</sub>    | Input Bias Current                       |                                                                         | 0.1                | 1<br><b>20</b>                    | 1<br><b>20</b>                    | pA<br>max   |
| I <sub>OS</sub>   | Input Offset Current                     |                                                                         | 0.01               | 0.5<br><b>10</b>                  | 0.5<br><b>10</b>                  | pA<br>max   |
| R <sub>IN</sub>   | Input Resistance                         |                                                                         | >10                |                                   |                                   | Tera Ω      |
| +PSRR             | Positive Power Supply<br>Rejection Ratio | 5V ≤ V <sup>+</sup> ≤10V,<br>V <sup>-</sup> = 0V, V <sub>O</sub> = 2.5V | 80                 |                                   |                                   | dB<br>min   |
| -PSRR             | Negative Power Supply<br>Rejection Ratio | $-5V \le V^- \le -10V$ ,<br>$V^- = 0V$ , $V_0 = 2.5V$                   | 80                 |                                   |                                   | dB<br>min   |
| $V_{CM}$          | Input Common-Mode<br>Voltage Range       | V <sup>+</sup> = 10V<br>For CMRR ≥ 50 dB                                | -0.2               | -0.15<br><b>0.00</b>              | -0.15<br><b>0.00</b>              | V<br>min    |
|                   |                                          |                                                                         | 10.2               | 10.15<br><b>10.00</b>             | 10.15<br><b>10.00</b>             | V<br>max    |
| C <sub>IN</sub>   | Common-Mode Input<br>Capacitance         |                                                                         | 3                  |                                   |                                   | pF          |
| I <sub>SC</sub>   | Output Short Circuit Current (3)         | Sourcing, V <sub>O</sub> = 0V                                           | 30                 | 20<br><b>7</b>                    | 20<br><b>7</b>                    | mA<br>min   |
|                   |                                          | Sinking, V <sub>O</sub> = 10V                                           | 30                 | 20<br><b>7</b>                    | 20<br><b>7</b>                    | mA<br>min   |
| A <sub>VOL</sub>  | Voltage Gain<br>100 kΩ Load              | Sourcing                                                                | 500                |                                   |                                   | V/mv<br>min |
|                   |                                          | Sinking                                                                 | 200                |                                   |                                   | V/mv<br>min |
| Is                | Supply Current                           | $V^{+} = +10V,$<br>$V_{O} = V^{+}/2$                                    | 25                 | 50<br><b>65</b>                   | 60<br><b>75</b>                   | μA<br>max   |
| Vo                | Output Swing                             | V <sup>+</sup> = 10V                                                    | 9.99               | 9.98                              | 9.98                              | Vmin        |
|                   |                                          | $R_L = 100 \text{ k}\Omega$                                             | 0.01               | 0.02                              | 0.02                              | Vmax        |
|                   |                                          | V <sup>+</sup> = 10V                                                    | 9.98               | 9.9                               | 9.9                               | Vmin        |
|                   |                                          | $R_L = 10 \text{ k}\Omega$                                              | 0.02               | 0.1                               | 0.1                               | Vmin        |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

<sup>(2)</sup> All limits are specified by testing or statistical analysis.

<sup>(3)</sup> Connected as Voltage Follower with 1.0V step input. Number specified is the slower of the positive slew rate. The negative slew rate is faster. Input referred, V<sup>+</sup> = 5V and R<sub>L</sub> = 100 kΩ connected to 1.5V. Amp excited with 1 kHz to produce V<sub>O</sub> = 1 V<sub>PP</sub>.

<sup>(2)</sup> All limits are specified by testing or statistical analysis.

<sup>(3)</sup> Bias Current specified by design and processing.



## 10V AC Electrical Characteristics

Unless otherwise specified, all limits specified for  $T_J$  = 25°C,  $V^+$  = 10V,  $V^-$  = 0V,  $V_{CM}$  =  $V_O$  =  $V^+/2$  and  $R_L$  > 1 M $\Omega$ . Boldface limits apply at the temperature extremes.

| Symbol         | Parameter                       | Conditions                        | Typ <sup>(1)</sup> | LMC7111AI<br>Limit <sup>(2)</sup> | LMC7111BI<br>Limit <sup>(2)</sup> | Units   |
|----------------|---------------------------------|-----------------------------------|--------------------|-----------------------------------|-----------------------------------|---------|
| SR             | Slew Rate                       | See (3)                           | 0.03               |                                   |                                   | V/µs    |
| GBW            | Gain-Bandwidth Product          |                                   | 50                 |                                   |                                   | kHz     |
| $\phi_{m}$     | Phase Margin                    |                                   | 50                 |                                   |                                   | deg     |
| G <sub>m</sub> | Gain Margin                     |                                   | 15                 |                                   |                                   | dB      |
|                | Input-Referred<br>Voltage Noise | f = 1 kHz<br>V <sub>CM</sub> = 1V | 110                |                                   |                                   | nV/ √Hz |
|                | Input-Referred<br>Current Noise | f = 1 kHz                         | 0.03               |                                   |                                   | pA/√Hz  |

<sup>(1)</sup> Typical Values represent the most likely parametric norm.

 <sup>(2)</sup> All limits are specified by testing or statistical analysis.
 (3) Connected as Voltage Follower with 1.0V step input. Number specified is the slower of the positive and negative slew rates. Input referred, V<sup>+</sup> = 10V and R<sub>L</sub> = 100 kΩ connected to 5V. Amp excited with 1 kHz to produce V<sub>O</sub> = 2 V<sub>PP</sub>.



## **Typical Performance Characteristics**

 $T_A = 25$ °C unless specified, Single Supply





#### 2.7V Performance









Copyright © 1999–2013, Texas Instruments Incorporated Submit Doc







## **3V Performance**









Submit Documentation Feedback

Copyright © 1999–2013, Texas Instruments Incorporated











## **5V Performance**





Submit Documentation Feedback





Figure 22.



Output Voltage (V) Figure 24.





Figure 23.



Figure 25.



Submit Documentation Feedback

Copyright © 1999–2013, Texas Instruments Incorporated



## **Non-Inverting** Small Signal Pulse Response at 5V $V_{S} = \pm 2.5V$ RI = 100k $T_A = -55$ °C $A_{V} = +1 -$ 50 mV/Div 50 mV/Div 20 $\mu \text{sec/Div}$

Figure 28.

# Non-Inverting Small Signal Pulse Response at 5V



Figure 30.

# Non-Inverting Large Signal Pulse Response at 5V



Figure 32.

## Small Signal Pulse Response at 5V $V_S = \pm 2.5V$ RI = 100k $T_A = 25$ °C $A_V = +1 -$

Non-Inverting



Figure 29.

# Non-Inverting Large Signal Pulse Response at 5V



Figure 31.

# Non-Inverting Large Signal Pulse Response at 5V



Figure 33.





Figure 34.





Figure 36.

#### Inverting Large Signal Pulse Response at 5V



Figure 38.

#### Inverting Small Signal Pulse Response at 5V



Figure 35.

#### Inverting Large Signal Pulse Response at 5V



Figure 37.

#### Inverting Large Signal Pulse Response at 5V



Figure 39.

Submit Documentation Feedback



#### **10V Performance**















0

1E6

-15

-30

## **10V Performance (continued)**







Inverting Small Signal Pulse Response

Figure 48.





0

-10

-20

10

100

**Gain and Phase** 

Frequency (Hz) Figure 47.

1E4

1E5

1000

#### Non-Inverting Large Signal Pulse Response



Figure 49.

#### Inverting Large Signal Pulse Response at 10V



Figure 51.

Submit Documentation Feedback



#### **APPLICATION INFORMATION**

#### **BENEFITS OF THE LMC7111 TINY AMP**

#### Size

The small footprint of the SOT-23 packaged Tiny amp, (0.120 x 0.118 inches, 3.05 x 3.00 mm) saves space on printed circuit boards, and enable the design of smaller electronic products. Because they are easier to carry, many customers prefer smaller and lighter products.

#### Height

The height (0.056 inches, 1.43 mm) of the Tiny amp makes it possible to use it in PCMCIA type III cards.

#### Signal Integrity

Signals can pick up noise between the signal source and the amplifier. By using a physically smaller amplifier package, the Tiny amp can be placed closer to the signal source, reducing noise pickup and increasing signal integrity. The Tiny amp can also be placed next to the signal destination, such as a buffer for the reference of an analog to digital converter.

#### **Simplified Board Layout**

The Tiny amp can simplify board layout in several ways. First, by placing an amp where amps are needed, instead of routing signals to a dual or quad device, long pc traces may be avoided.

By using multiple Tiny amps instead of duals or quads, complex signal routing and possibly crosstalk can be reduced.

#### DIPs available for prototyping

LMC7111 amplifiers packaged in conventional 8-pin dip packages can be used for prototyping and evaluation without the need to use surface mounting in early project stages.

#### **Low Supply Current**

The typical 25  $\mu$ A supply current of the LMC7111 extends battery life in portable applications, and may allow the reduction of the size of batteries in some applications.

#### Wide Voltage Range

The LMC7111 is characterized at 2.7V, 3V, 3.3V, 5V and 10V. Performance data is provided at these popular voltages. This wide voltage range makes the LMC7111 a good choice for devices where the voltage may vary over the life of the batteries.

#### INPUT COMMON MODE VOLTAGE RANGE

The LMC7111 does not exhibit phase inversion when an input voltage exceeds the negative supply voltage.

The absolute maximum input voltage is 300 mV beyond either rail at room temperature. Voltages greatly exceeding this maximum rating can cause excessive current to flow in or out of the input pins, adversely affecting reliability.

Applications that exceed this rating must externally limit the maximum input current to ±5 mA with an input resistor as shown in Figure 52.



Figure 52. R<sub>I</sub> Input Current Protection for Voltages Exceeding the Supply Voltage



#### CAPACITIVE LOAD TOLERANCE

The LMC7111 can typically directly drive a 300 pF load with  $V_S = 10V$  at unity gain without oscillating. The unity gain follower is the most sensitive configuration. Direct capacitive loading reduces the phase margin of op-amps. The combination of the op-amp's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation.

Capacitive load compensation can be accomplished using resistive isolation as shown in Figure 53. This simple technique is useful for isolating the capacitive input of multiplexers and A/D converters.



Figure 53. Resistive Isolation of a 330 pF Capacitive Load

## COMPENSATING FOR INPUT CAPACITANCE WHEN USING LARGE VALUE FEEDBACK RESISTORS

When using very large value feedback resistors, (usually > 500 k $\Omega$ ) the large feed back resistance can react with the input capacitance due to transducers, photodiodes, and circuit board parasitics to reduce phase margins.

The effect of input capacitance can be compensated for by adding a feedback capacitor. The feedback capacitor (as in Figure 54),  $C_f$  is first estimated by:

$$\frac{1}{2\pi R_1 C_{|N}} \ge \frac{1}{2\pi R_2 C_f} \tag{1}$$

or

$$R_1 C_{IN} \le R_2 C_f \tag{2}$$

which typically provides significant overcompensation.

Printed circuit board stray capacitance may be larger or smaller than that of a breadboard, so the actual optimum value for  $C_F$  may be different. The values of  $C_F$  should be checked on the actual circuit. (Refer to the LMC660 quad CMOS amplifier data sheet for a more detailed discussion.)



Figure 54. Cancelling the Effect of Input Capacitance

#### **OUTPUT SWING**

The output of the LMC7111 will go to within 100 mV of either power supply rail for a 10 k $\Omega$  load and to 20 mV of the rail for a 100 k $\Omega$  load. This makes the LMC7111 useful for driving transistors which are connected to the same power supply. By going very close to the supply, the LMC7111 can turn the transistors all the way on or all the way off.



#### **BIASING GaAs RF AMPLIFIERS**

The capacitive load capability, low current draw, and small size of the SOT-23 LMC7111 make it a good choice for providing a stable negative bias to other integrated circuits.

The very small size of the LMC7111 and the LM4040 reference take up very little board space.



C<sub>F</sub> and R<sub>isolation</sub> prevent oscillations when driving capacitive loads.

Figure 55. Stable Negative Bias

#### REFERENCE BUFFER FOR A-TO-D CONVERTERS

The LMC7111 can be used as a voltage reference buffer for analog-to-digital converters. This works best for A-to-D converters whose reference input is a static load, such as dual slope integrating A-to-Ds. Converters whose reference input is a dynamic load (the reference current changes with time) may need a faster device, such as the LMC7101 or the LMC7131.

The small size of the LMC7111 allows it to be placed close to the reference input. The low supply current (25  $\mu$ A typical) saves power.

For A-to-D reference inputs which require higher accuracy and lower offset voltage, please see the LMC6462 datasheet. The LMC6462 has performance similar to the LMC7111. The LMC6462 is available in two grades with reduced input voltage offset.



#### **DUAL AND QUAD DEVICES WITH SIMILAR PERFORMANCE**

The LMC6462 and LMC6464 are dual and quad devices with performance similar to the LMC7111. They are available in both conventional through-hole and surface mount packaging. Please see the LMC6462/4 datasheet for details.

#### SPICE MACROMODEL

A SPICE macromodel is available for the LMC7111. This model includes simulation of:

- Input common-mode voltage range
- Frequency and transient response

Submit Documentation Feedback



- Quiescent and dynamic supply current
- Output swing dependence on loading conditions and many more characteristics as listed on the macro model disk. Visit the LMC7111 product page on <a href="http://www.ti.com">http://www.ti.com</a> for the spice model.

#### **ADDITIONAL SOT-23 TINY DEVICES**

Additional parts are available in the space saving SOT-23 Tiny package, including amplifiers, voltage references, and voltage regulators. These devices include—

**LMC7101** 1 MHz gain-bandwidth rail-to-rail input and output amplifier—high input impedance and high gain, 700 µA typical current 2.7V, 3V, 5V and 15V specifications.

LM7131 Tiny Video amp with 70 MHz gain bandwidth. Specified at 3V, 5V and ± 5V supplies.

**LMC7211** Comparator in a tiny package with rail-to-rail input and push-pull output. Typical supply current of 7 µA. Typical propagation delay of 7 µs. Specified at 2.7V, 5V and 15V supplies.

**LMC7221** Comparator with an open drain output for use in mixed voltage systems. Similar to the LMC7211, except the output can be used with a pull-up resistor to a voltage different than the supply voltage.

LP2980 Micropower SOT 50 mA Ultra Low-Dropout Regulator.

**LM4040** Precision micropower shunt voltage reference. Fixed voltages of 2.5000V, 4.096V, 5.000V, 8.192V and 10.000V.

LM4041 Precision micropower shunt voltage reference 1.225V and adjustable.

Visit http://www.ti.com for more information.



## **REVISION HISTORY**

| CI | Changes from Revision D (March 2013) to Revision E |  |    |  |  |  |
|----|----------------------------------------------------|--|----|--|--|--|
| •  | Changed layout of National Data Sheet to TI format |  | 18 |  |  |  |



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device  | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMC7111BIM5       | NRND   | SOT-23       | DBV     | 5    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | A01B           |         |
| LMC7111BIM5/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | A01B           | Samples |
| LMC7111BIM5X      | NRND   | SOT-23       | DBV     | 5    | 3000    | TBD                        | Call TI          | Call TI            | -40 to 85    | A01B           |         |
| LMC7111BIM5X/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | A01B           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

| In no event shall TI's liabilit | ty arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|------------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                    |                                 |                                     |                              |                            |

## PACKAGE MATERIALS INFORMATION

www.ti.com 29-Sep-2019

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are normal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMC7111BIM5                | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7111BIM5/NOPB           | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7111BIM5X               | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMC7111BIM5X/NOPB          | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 29-Sep-2019



\*All dimensions are nominal

| Device Package Type |        | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------|-----------------|------|------|-------------|------------|-------------|
| LMC7111BIM5         | SOT-23 | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMC7111BIM5/NOPB    | SOT-23 | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMC7111BIM5X        | SOT-23 | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMC7111BIM5X/NOPB   | SOT-23 | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated