





**OPA593** SBOS659C - JANUARY 2022 - REVISED DECEMBER 2022

# OPA593 85-V, 250-mA Output Current, Precision, Power Op Amp

#### 1 Features

Wide power-supply range:

8 V (±4 V) to 85 V (±42.5 V)

Low offset voltage: ±20 µV

Low offset voltage drift: ±0.4 µV/°C

High output current: 250 mA

Wide gain bandwidth: 10 MHz

High slew rate: 45 V/us, rising

Low noise: 7 nV/√Hz at 10 kHz

Mux-friendly inputs

Rail-to-rail output Quiescent current:

Enabled: 3.25 mA

Disabled: 250 μA

Specified current limit accuracy

Overtemperature and overcurrent flags

Temperature range: -40°C to +125°C

Package: 12-pin WSON

## 2 Applications

- Semiconductor test
- Semiconductor manufacturing
- Programmable DC power supply
- LCD test
- CT and PET scanner



**Output Current vs Current-Limit Resistor** Configuration

## 3 Description

The OPA593 is a high-voltage (85 V), highprecision, wide-bandwidth (10 MHz), high-outputcurrent (250 mA), unity-gain-stable, power op amp.

The OPA593 uses a laser trimming technique to improve the offset voltage (20 µV, typical) and offset voltage drift (0.4 µV/°C, typical), and thus avoids the need for calibration. This device features mux-friendly inputs that enable differential input voltage range to the supply rails and help improve settling performance in multichannel systems.

An external resistor can be used to limit the current with specified accuracy, and thus provide more precise measurements. In case of an overcurrent or overtemperature condition, the device indicates erroneous operation through a status flag. An included disable feature is used to shutdown the device, saving power and placing the output into a high-impedance state.

The device is unity-gain stable, enabling operation as a high-impedance buffer. The wide bandwidth and high slew enable high signal gains. The high output current and capacitive drive allow the device to drive external field-effect transistors (FETs) used to provide higher system currents, such as in a digital power supply.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| OPA593      | DNT (WSON, 12)         | 4.00 mm × 4.00 mm |

For all available packages, see the package option addendum at the end of the data sheet.



Output Driver Configured With a Gain of 8



# **Table of Contents**

| 1 Features                           | 1  | 7.4 Device Functional Modes                         | 24 |
|--------------------------------------|----|-----------------------------------------------------|----|
| 2 Applications                       |    | 8 Application and Implementation                    | 25 |
| 3 Description                        |    | 8.1 Application Information                         | 25 |
| 4 Revision History                   |    | 8.2 Typical Application                             |    |
| 5 Pin Configuration and Functions    |    | 8.3 Power Supply Recommendations                    |    |
| 6 Specifications                     | 4  | 8.4 Layout                                          |    |
| 6.1 Absolute Maximum Ratings         |    | 9 Device and Documentation Support                  | 31 |
| 6.2 ESD Ratings                      |    | 9.1 Device Support                                  | 31 |
| 6.3 Recommended Operating Conditions |    | 9.2 Receiving Notification of Documentation Updates |    |
| 6.4 Thermal Information              | 4  | 9.3 Support Resources                               | 31 |
| 6.5 Electrical Characteristics       | 5  | 9.4 Trademarks                                      | 31 |
| 6.6 Typical Characteristics          |    | 9.5 Electrostatic Discharge Caution                 | 31 |
| 7 Detailed Description               | 20 | 9.6 Glossary                                        | 31 |
| 7.1 Overview                         |    | 10 Mechanical, Packaging, and Orderable             |    |
| 7.2 Functional Block Diagram         | 20 | Information                                         | 32 |
| 7.3 Feature Description              | 21 |                                                     |    |
|                                      |    |                                                     |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Changes from Revision B (August 2022) to Revision C (November 2022)     | Page                                   |
|---|-------------------------------------------------------------------------|----------------------------------------|
| • | Changed from advanced information (preview) to production data (active) | ······································ |



# **5 Pin Configuration and Functions**



Figure 5-1. DNT (12-Pin WSON) Package, Top View

Table 5-1. Pin Functions

| PIN          |             | TYPE   | DESCRIPTION                                                                                                                                                                               |  |
|--------------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME         | NO.         | ITPE   | DESCRIPTION                                                                                                                                                                               |  |
| Current Flag | 7           | Output | Overcurrent status flag                                                                                                                                                                   |  |
| E/D          | 12          | Input  | Enable and disable                                                                                                                                                                        |  |
| E/D Com      | 1           | Input  | Enable and disable common                                                                                                                                                                 |  |
| ILIMIT       | 11          | Input  | Current limit                                                                                                                                                                             |  |
| +IN          | 4           | Input  | Noninverting input                                                                                                                                                                        |  |
| -IN          | 3           | Input  | Inverting input                                                                                                                                                                           |  |
| NC           | 2, 5        | _      | No internal connection                                                                                                                                                                    |  |
| OUT          | 9           | Output | Output                                                                                                                                                                                    |  |
| Thermal Flag | 8           | Output | Overtemperature status flag                                                                                                                                                               |  |
| Thermal Pad  | Thermal pad | _      | The thermal pad is internally connected to V–. The thermal pad must be soldered to a printed-circuit board (PCB) connected to V–, even with applications that have low power dissipation. |  |
| V+           | 10          | Power  | Positive (highest) power supply                                                                                                                                                           |  |
| V-           | 6           | Power  | Negative (lowest) power supply                                                                                                                                                            |  |



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                | MIN        | MAX         | UNIT |
|------------------|------------------------------------------------|------------|-------------|------|
| Vs               | Supply voltage, $V_S = (V+) - (V-)$            |            | 93          | V    |
|                  | Signal input pin voltage <sup>(2)</sup>        | (V-) - 0.3 | (V+) + 0.3  | V    |
|                  | Status flag and E/D pin voltage <sup>(3)</sup> |            | E/D Com + 7 | V    |
|                  | ILIMIT pin voltage                             | V-         | (V-) + 3.35 | V    |
|                  | Status flag pins current <sup>(3)</sup>        |            | 3           | mA   |
|                  | Input current, all pins <sup>(2)</sup>         |            | ±10         | mA   |
|                  | Output short circuit current <sup>(4)</sup>    |            | Continuous  |      |
| TJ               | Junction temperature                           | -55        | 150         | °C   |
| T <sub>STG</sub> | Storage temperature                            | -65        | 150         | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) Input, E/D Com, and output pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails must be current-limited to less 10 mA.
- (3) Status flag and E/D pins are diode clamped to E/D Com 0.3 V and E/D Com + 7 V. Pullup signals must be current-limited to < 3 mA.
- (4) Short-circuit to ground.

## 6.2 ESD Ratings

|                                            |  |                                                                       | VALUE | UNIT |
|--------------------------------------------|--|-----------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±1500 | V    |
| V <sub>(ESD)</sub>                         |  | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)

|                                           |                                        |                                | MIN | NOM MAX | UNIT |
|-------------------------------------------|----------------------------------------|--------------------------------|-----|---------|------|
| $V_S$ Supply voltage, $V_S = (V+) - (V-)$ |                                        | Single supply voltage          | 8   | 85      | V    |
| Vs                                        | Supply voltage, $v_S = (v+) = (v-)$    | Dual supply voltage            | ±4  | ±42.5   | V    |
| V <sub>E/D</sub>                          | E/D pin voltage <sup>(1)</sup>         | E/D pin voltage <sup>(1)</sup> |     | 5.5     | V    |
|                                           | Status flag pin voltage <sup>(1)</sup> |                                |     | 5.5     | V    |
| I <sub>LIMIT</sub>                        | Current limit set                      |                                | ±25 | ±250    | mA   |
| T <sub>A</sub>                            | Operating temperature                  |                                | -40 | 125     | °C   |

(1) Recommended voltage must be current limited to below the listed value in the Absolute Maximum Ratings.

#### **6.4 Thermal Information**

|                        | THERMAL METRIC <sup>(1)</sup>                |         |      |
|------------------------|----------------------------------------------|---------|------|
|                        |                                              |         | UNIT |
|                        |                                              | 12 PINS |      |
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance       | 40.8    | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 30.2    | °C/W |
| R <sub>θJB</sub>       | Junction-to-board thermal resistance         | 17.8    | °C/W |
| $\psi_{JT}$            | Junction-to-top characterization parameter   | 0.3     | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 17.7    | °C/W |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 4.3     | °C/W |

(1) For information on traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Submit Document Feedback



## **6.5 Electrical Characteristics**

at  $V_S$  = 85 V,  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$  to mid-supply,  $I_{OUT}$  limit set to 100 mA, and  $V_{CM}$  =  $V_{OUT}$  = mid-supply (unless otherwise noted)

| F                    | PARAMETER                                                                | TEST CONDIT                                          | IONS                                                  | MIN        | TYP                     | MAX        | UNIT             |
|----------------------|--------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------|-------------------------|------------|------------------|
|                      | VOLTAGE                                                                  |                                                      |                                                       |            |                         |            |                  |
| V <sub>os</sub>      | Input offset voltage                                                     |                                                      |                                                       |            | ±20                     | ±100       | μV               |
| dV <sub>OS</sub> /dT | Input offset voltage drift                                               | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                                                       |            | ±0.4                    | ±2         | μV/°C            |
| PSRR                 | Power supply rejection ratio                                             | ' <sub>S</sub> = ±4 V to ±42.5 V                     |                                                       |            | 0.1                     | 1          | μV/V             |
| NPUT BI              | IAS CURRENT                                                              |                                                      |                                                       |            |                         |            |                  |
|                      |                                                                          |                                                      |                                                       |            | ±1                      | ±10        |                  |
| l <sub>B</sub>       | Input bias current                                                       | T <sub>A</sub> = -40°C to +85°C                      |                                                       |            |                         | ±350       | рA               |
| _                    |                                                                          | T <sub>A</sub> = -40°C to +125°C                     |                                                       |            |                         | ±5         | nA               |
|                      |                                                                          |                                                      |                                                       |            | ±1                      | ±5         |                  |
| los                  | Input offset current $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ |                                                      |                                                       |            |                         | ±250       | рA               |
|                      |                                                                          | T <sub>A</sub> = -40°C to +125°C                     |                                                       |            |                         | ±1         | nA               |
| NOISE                |                                                                          | 1.11                                                 |                                                       |            |                         |            |                  |
|                      | Input voltage noise                                                      | f = 0.1 Hz to 10 Hz                                  |                                                       |            | 2.9                     |            | μV <sub>PF</sub> |
|                      | _                                                                        | f = 10 Hz                                            |                                                       |            | 75                      |            |                  |
| e <sub>n</sub>       | Input voltage noise                                                      | f = 1 kHz                                            |                                                       |            | 10                      |            | nV/√l            |
|                      | density                                                                  | f = 10 kHz                                           |                                                       |            | 7                       |            |                  |
| i <sub>n</sub>       | Current noise density                                                    | f = 1 kHz                                            |                                                       |            | 12                      |            | fA/√F            |
| INPUT V              | OLTAGE                                                                   |                                                      |                                                       |            |                         |            |                  |
| V <sub>CM</sub>      | Common-mode voltage                                                      | Linear operation                                     |                                                       | (V-) - 0.1 |                         | (V+) - 3.5 | V                |
| OMBD                 | Common-mode                                                              | 0/ ) 1// 10// 0.5//                                  |                                                       | 124        | 140                     |            | ın               |
| CMRR                 | rejection                                                                | $(V-) \le V_{CM} \le (V+) - 3.5 \text{ V}$           | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  | 108        | 124                     |            | dB               |
| INPUT IM             | IPEDANCE                                                                 | 1                                                    |                                                       |            |                         | '          |                  |
|                      | Differential                                                             |                                                      |                                                       |            | 10 <sup>13</sup>    0.3 |            | Ω    p           |
|                      | Common-mode                                                              |                                                      |                                                       |            | 10 <sup>13</sup>    9.4 |            | Ω    p           |
| OPEN-LC              | OOP GAIN                                                                 | 1                                                    | <u>'</u>                                              |            |                         | '          |                  |
|                      |                                                                          | $(V-) + 0.3 V < V_O < (V+) - 0.3 V$                  |                                                       | 134        | 140                     |            |                  |
|                      |                                                                          | $R_L = 10 \text{ k}\Omega$                           | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  | 130        | 140                     |            |                  |
| Λ                    | Open-loop voltage                                                        | (V-) + 1 V < V <sub>O</sub> < (V+) - 1 V,            |                                                       | 132        | 140                     |            | dB               |
| A <sub>OL</sub>      | gain                                                                     | $R_L = 2 k\Omega$                                    | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  | 130        | 135                     |            | uБ               |
|                      |                                                                          | $(V-) + 2.5 V < V_O < (V+) - 2.5 V$                  |                                                       | 130        | 135                     |            |                  |
|                      |                                                                          | R <sub>L</sub> = 600 Ω                               | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  | 125        | 130                     |            |                  |
| FREQUE               | NCY RESPONSE                                                             |                                                      |                                                       |            |                         |            |                  |
| GBW                  | Gain-bandwidth product                                                   |                                                      |                                                       |            | 10                      |            | MHz              |
| SR                   | Slew rate                                                                | Gain = ±1, V <sub>OUT</sub> = 70-V step              | Rising Falling                                        |            | 45<br>35                |            | V/µ:             |
| t <sub>S</sub>       | Settling time                                                            | To ±0.01%, gain = -1, V <sub>OUT</sub> = 70-         | _                                                     |            | 2.9                     |            | μs               |
|                      | Total harmonic                                                           | Gain = +1, V <sub>OUT</sub> = 70 V <sub>PP</sub> ,   | R <sub>L</sub> = 600 Ω                                |            | -105                    |            |                  |
| THD+N                | distortion + noise                                                       | f = 1 kHz                                            | $R_L = 2 k\Omega$                                     |            | -110                    |            | dB               |
| OUTPUT               | 1                                                                        | 1                                                    | 1                                                     |            |                         |            |                  |
|                      |                                                                          |                                                      | No load                                               |            | 10                      | 25         |                  |
|                      |                                                                          |                                                      | 1                                                     |            |                         |            |                  |
|                      | Voltage output                                                           |                                                      | I <sub>OUT</sub> = 50 mA                              |            | 50                      | 125        | mV               |
| Vo                   | Voltage output swing from rail                                           | $R_{CL}$ = 0 $\Omega$ connected to V–                | I <sub>OUT</sub> = 50 mA<br>I <sub>OUT</sub> = 100 mA |            | 50<br>400               | 125<br>750 | mV               |



## 6.5 Electrical Characteristics (continued)

at  $V_S$  = 85 V,  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$  to mid-supply,  $I_{OUT}$  limit set to 100 mA, and  $V_{CM}$  =  $V_{OUT}$  = mid-supply (unless otherwise noted)

| noted)             | PARAMETER                     | TEST CON                                                     | IDITIONS                                                             | MIN                | TYP                                  | MAX         | UNIT |
|--------------------|-------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------|--------------------|--------------------------------------|-------------|------|
|                    | Continuous output current, dc | $V_S = 85 \text{ V}, R_{CL} = 2.29 \text{ k}\Omega, I_{LIM}$ | <sub>IT</sub> = 250 mA                                               |                    | ±250                                 |             | mA   |
| C <sub>LOAD</sub>  | Capacitive load drive         |                                                              |                                                                      | See typical curves |                                      |             | pF   |
| <u>z</u> o         | Open-loop output impedance    |                                                              |                                                                      | See t              | ypical curves                        |             | Ω    |
|                    | Output impedance              | Output disabled, V- < V <sub>OUT</sub> <                     | V+                                                                   |                    | 100                                  |             | ΜΩ   |
|                    | Output capacitance            | Output disabled                                              |                                                                      |                    | 56                                   |             | pF   |
| CURRE              | NT LIMIT                      |                                                              |                                                                      |                    |                                      |             |      |
| I <sub>LIMIT</sub> | Current limit                 |                                                              |                                                                      | ±25                |                                      | ±250        | mA   |
|                    |                               |                                                              | I <sub>LIMIT</sub> = 25 mA,<br>V <sub>LIMIT</sub> = 3.33 V           | 17                 |                                      | 29          |      |
|                    |                               | Sourcing, $R_L = 10~\Omega$ to mid-supply                    | I <sub>LIMIT</sub> = 50 mA,<br>V <sub>LIMIT</sub> = 2.98 V           | 42                 |                                      | 55          |      |
|                    |                               |                                                              | I <sub>LIMIT</sub> = 100 mA,<br>V <sub>LIMIT</sub> = 2.27V           | 94                 |                                      | 107         |      |
|                    | Current limit                 |                                                              | I <sub>LIMIT</sub> = 250 mA,<br>V <sub>LIMIT</sub> = 0.14 V          | 237                |                                      | 263         | A    |
|                    | accuracy <sup>(3)</sup>       | Sinking, $R_L = 10 \Omega$ to mid-supply                     | I <sub>LIMIT</sub> = 25 mA,<br>V <sub>LIMIT</sub> = 3.33 V           | 10                 |                                      | 45          | mA   |
|                    |                               |                                                              | I <sub>LIMIT</sub> = 50 mA,<br>V <sub>LIMIT</sub> = 2.98 V           | 35                 |                                      | 68          |      |
|                    |                               |                                                              | $R_{L} = 10~\Omega~to~mid-supply                                   $ | 85                 |                                      | 115         |      |
|                    |                               |                                                              |                                                                      | 235                |                                      | 275         |      |
|                    | Comment limit                 | Resistor set, R <sub>CL</sub> connected b                    | etween ILIMIT pin and V-                                             | (3.687 V × 40      | 000) / (56.7 kΩ + R <sub>CL</sub> )  |             |      |
|                    | Current limit equation        | Voltage set, V <sub>LIMIT</sub> connected referenced to V–   | to ILIMIT pin and                                                    | 4000 × (3.687      | 7 V – V <sub>LIMIT</sub> ) / 56.7 kΩ |             | mA   |
| STATUS             | FLAG PIN (Reference           | ed to E/D Com)                                               |                                                                      |                    |                                      |             |      |
|                    | Ct-to- flam dalam             | Overcurrent delay                                            |                                                                      |                    | 10                                   |             |      |
|                    | Status flag delay             | Overcurrent recovery delay                                   |                                                                      |                    | 10                                   |             | μs   |
|                    |                               | Alarm (status flag high)                                     |                                                                      |                    | 170                                  |             |      |
|                    | Thermal shutdown              | Return to normal operation (st                               | atus flag low)                                                       |                    | 150                                  |             | °C   |
|                    | Status flag output voltage    | Normal operation                                             |                                                                      | See t              | ypical curves                        |             |      |
| E/D PIN            |                               |                                                              |                                                                      |                    |                                      |             |      |
|                    |                               | Enable, pin open or forced high <sup>(2)</sup>               |                                                                      | E/D Com + 1.5      | E/D Co                               | D Com + 5.5 |      |
| / <sub>E/D</sub>   | E/D voltage <sup>(1)</sup>    | Disable, pin forced low <sup>(2)</sup>                       |                                                                      | E/D Com            | E/D Co                               |             | V    |
| E/D                | E/D input current             |                                                              |                                                                      |                    | 50                                   |             | μA   |
|                    | Output disable time           |                                                              |                                                                      |                    | 12                                   |             | μs   |
|                    | Output enable time            |                                                              |                                                                      |                    | 18                                   |             | μs   |
| /D CO              | M PIN                         |                                                              |                                                                      |                    |                                      |             |      |
|                    | E/D Com voltage               |                                                              |                                                                      | (V-)               |                                      | V+) – 6     | V    |
| OWER               | SUPPLY                        |                                                              |                                                                      | (* /               |                                      | ,           |      |
| J.1EI              |                               |                                                              |                                                                      |                    | 3.25                                 | 3.75        |      |
| Q                  | Quiescent current             | T <sub>A</sub> = -40°C to +125°C                             |                                                                      |                    | 0.20                                 | 4           | mA   |
| u                  | Quiosochi ounent              | Output disabled                                              |                                                                      |                    | 0.25                                 |             | шА   |
|                    |                               | Output disabled                                              |                                                                      |                    | 0.20                                 |             |      |

- (1) For information on the output enable and disable feature see Section 7.3.4.
- (2) Enable and disable voltage thresholds can vary near the maximum temperature range; see Figure 6-67.
- (3) Proper output swing headroom is necessary to maintain current limit accuracy; see Figure 6-19. to Figure 6-34.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 6.6 Typical Characteristics



Figure 6-1. Input Offset Production Distribution



Figure 6-2. Input Offset Production Distribution



Figure 6-3. Input Offset Production Distribution



Figure 6-4. Input Offset Production Distribution



Figure 6-5. Input Offset Voltage Drift Distribution



Figure 6-6. Input Bias Current Production Distribution









at  $T_A = 25^{\circ}C$ ,  $V_S = (V+) - (V-) = 85 \text{ V}$ ,  $I_{LIMIT} = 100 \text{ mA}$ ,  $V_{CM} = V_{OUT} = V_S/2$ , and  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$  (unless otherwise noted)



Figure 6-23. Output Voltage vs Output Sourcing Current

Figure 6-24. Output Voltage vs Output Sinking Current

at  $T_A$  = 25°C,  $V_S$  = (V+) – (V–) = 85 V,  $I_{LIMIT}$  = 100 mA,  $V_{CM}$  =  $V_{OUT}$  =  $V_S/2$ , and  $R_L$  = 10 k $\Omega$  connected to  $V_S/2$  (unless otherwise noted)



Figure 6-29. Output Voltage vs Output Sourcing Current

Figure 6-30. Output Voltage vs Output Sinking Current



at  $T_A$  = 25°C,  $V_S$  = (V+) - (V-) = 85 V,  $I_{LIMIT}$  = 100 mA,  $V_{CM}$  =  $V_{OUT}$  =  $V_S/2$ , and  $R_L$  = 10 k $\Omega$  connected to  $V_S/2$  (unless otherwise noted)



Figure 6-35. Output Sourcing Current Error vs Current Limit Set

Figure 6-36. Output Sinking Current Error vs Current Limit Set

















at  $T_A$  = 25°C,  $V_S$  = (V+) - (V-) = 85 V,  $I_{LIMIT}$  = 100 mA,  $V_{CM}$  =  $V_{OUT}$  =  $V_S/2$ , and  $R_L$  = 10 k $\Omega$  connected to  $V_S/2$  (unless otherwise noted)



Voltage



Figure 6-73. Overtemperature Flag Pin Voltage vs Temperature



Figure 6-74. Overtemperature Flag Pin Current vs Overtemperature Flag Pin Voltage



## 7 Detailed Description

## 7.1 Overview

The OPA593 is a precision, high-voltage (85 V), wide bandwidth (10 MHz), power operational amplifier (op amp) with a high output current drive of ±250 mA. The device features a current limit that helps protect the system in the event of an output short to ground. Unlike other power op amps, the current limit is specified for specific current ranges from ±25 mA to ±250 mA. Additionally, the device has two flags that indicate an overcurrent fault condition (beyond the configured limit) and an overtemperature fault condition (when the output stage shuts down to protect the device from overheating). Lastly, the output can be disabled to save system power and reduce thermal dissipation.

The unity-gain stable OPA593 has no phase inversion, a common-mode voltage range that includes the negative rail, a wide output swing range, and high dc precision. All these features make the OPA593 an excellent choice as an output driver for a device under test (DUT) in automated test equipment (ATE) systems, or for signal processing in industrial systems using signals greater than 36 V.

## 7.2 Functional Block Diagram



Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 7.3 Feature Description

#### 7.3.1 Current Limit

The OPA593 current limit is set through the ILIMIT pin and is programmable from ±25 mA to ±250 mA, typical. The device is specified and tested for current limits of ±25 mA, ±50 mA, ±100 mA, ±250 mA. A resistor can be used to limit the current to a fixed value or a digital-to-analog converter (DAC) can be used to vary the current limit during operation. Figure 7-1 shows a simplified diagram of the current-limit mirror configurations, as well as common resistor or DAC settings and the respective output current limit.



Figure 7-1. OPA593 Internal Current Limit Configurations

The most common configuration is to set the current limit using a resistor (R<sub>CL</sub>) connected between the ILIMIT pin and the negative supply (V–). With this configuration, Equation 1 and Equation 2 are used to calculate the current limit based on the external resistor value or the resistor needed given the desired current limit value:

$$I_{LIMIT} = \frac{3.687 \, V \times 4000}{56.7 \, k\Omega + R_{CL}} \tag{1}$$

$$R_{CL} = \frac{3.687 \, V \times 4000}{I_{LIMIT}} - 56.7 \, k\Omega \tag{2}$$

An alternative to fixing the current limit to a single value using an external resistor is to use a source measure unit (SMU) or digital-to-analog converter (DAC), which enables a variable current limit.

#### **CAUTION**

With this configuration, the output of the SMU or DAC must not exceed the  $I_{LIMIT}$  specification in Section 6.1 to avoid reverse biasing the internal current limit circuitry and potentially damaging the device.

Use Equation 3 to set the current limit when a DAC is used (V<sub>LIMIT</sub> = DAC output voltage):

$$V_{LIMIT} = 3.687 V - \frac{I_{LIMIT} \times 56.7 k\Omega}{4000}$$

$$\tag{3}$$

Be aware that the SMU or DAC output voltage must be referenced to the negative supply of the OPA593. Several nominal current-limit values along with the respective external resistor values and DAC output voltages are listed in Table 7-1.

Table 7-1. Nominal Current-Limit Values

| CURRENT LIMIT, I <sub>LIMIT</sub> (mA) | RESISTOR, R <sub>CL</sub> (kΩ) | DAC VOLTAGE, V <sub>LIMIT</sub> (V) <sup>(1)</sup> |
|----------------------------------------|--------------------------------|----------------------------------------------------|
| 25                                     | 536                            | 3.33                                               |
| 50                                     | 237                            | 2.98                                               |
| 100                                    | 90.9                           | 2.27                                               |
| 200                                    | 16.9                           | 0.85                                               |
| 250                                    | 2.29                           | 0.14                                               |

(1) Voltages are referenced to the negative supply, V-



While the current limit tolerance of the OPA593 is specified for specific current limit levels, any resistor, SMU, or DAC inaccuracies add to the listed tolerance. To achieve the desired system level accuracy, take care when selecting these external components. Figure 7-2 shows a correlation between the ideal or calculated output current limit and the actual current limit as measured on the OPA593.



Figure 7-2. Typical Output Current vs Current-Limit Resistor Value

#### 7.3.2 Overcurrent Flag

The OPA593 features an overcurrent flag (Current Flag pin) that indicates a condition where the output current exceeds the limit established by the ILIMIT pin. For example, in an output short-to-ground fault condition, the overcurrent flag asserts, which pulls the flag pin low to E/D Com, and the output current is limited to the value set by ILIMIT. This flag is an open-drain output compatible with standard low-voltage logic circuitry, such as a microcontroller (MCU). Use a 5-k $\Omega$  to 10-k $\Omega$  pullup resistor to limit the input current when the flag is asserted. If this feature is not used, leave this pin floating.

## 7.3.3 Overtemperature Flag

The OPA593 has internal thermal protection. When the junction temperature reaches approximately 170°C, the op amp output stage disables and the overtemperature flag (Thermal Flag pin) is asserted, which pulls the flag pin low to E/D Com. When the junction temperature cools to a safe operating temperature, approximately 150°C, the output stage is enabled, and the op amp resumes normal operation. This flag is an open-drain output compatible with standard low-voltage logic circuitry, such as an MCU. Use a  $5-k\Omega$  to  $10-k\Omega$  pullup resistor to limit the input current when the flag is asserted. If this feature is not used, leave this pin floating.

## 7.3.4 Output Enable and Disable

The OPA593 incorporates an enable and disable feature that uses the E/D pin to disable the output stage of the amplifier, which reduces the power consumption of the op amp and switches the output to a high-impedance state.

The E/D pin is referenced to the E/D Com pin. If left floating, the E/D pin is internally pulled up to enable the device. If externally controlled, the E/D pin must be supplied with a voltage between 1.5 V and 5.5 V greater than the E/D Com pin voltage. Even though the OPA593 output is enabled with a floating E/D pin, a moderately fast, negative-going signal capacitively coupled to the E/D pin can overpower the internal pullup and cause device shutdown. If the enable function is not used, a conservative and recommended approach is to connect E/D through a 47-pF capacitor to E/D Com. Figure 7-3 shows different ways to connect the E/D and E/D Com pins.



Figure 7-3. E/D and E/D Com Pin Connections

When the E/D pin is dropped to a voltage between 0 V and 0.5 V greater than the E/D Com pin voltage, the output of the OPA593 is disabled. When disabled, the output of the OPA593 is set to a high-impedance state.

Copyright © 2022 Texas Instruments Incorporated



#### 7.3.5 Mux-Friendly Inputs

The OPA593 uses a unique input architecture to eliminate the need for input protection diodes but still provides robust input protection under transient conditions. Conventional input diode protection schemes shown in Figure 7-4 can be activated by fast transient step responses and can introduce signal distortion and settling time delays because of alternate current paths, as shown in Figure 7-5. For low-gain circuits, these fast-ramping input signals forward-bias back-to-back diodes that cause an increase in input current, resulting in extended settling time.



Conventional Input Protection Limits Differential Input Range

OPA593 Provides Full 85-V Differential Input Range

Figure 7-4. OPA593 Input Protection Does Not Limit Differential Input Capability



Figure 7-5. Back-to-Back Diodes Create Settling Issues

The OPA593 a true high-impedance differential input capability for high-voltage applications. This patented input protection architecture does not introduce additional signal distortion or delayed settling time, making this device an excellent choice for multichannel, high-switched, input applications. The OPA593 tolerates a maximum differential swing (voltage between inverting and noninverting pins of the op amp) of up to 85 V, making this device a great choice for use as a comparator or in applications with fast-ramping or switched input signals.

#### 7.4 Device Functional Modes

The OPA593 has two modes of operation. The first mode is normal operation where the amplifier is enabled, either by supplying a voltage to the enable-disable (E/D) pin that is between 2.5 V and 5 V greater than the E/D Com pin or by leaving the E/D pin floating. The second mode of operation is a low-power, disabled state where the E/D pin is driven between 0 V and 0.65 V greater than the E/D Com pin. In this state, the amplifier output is disabled and enters a high-output-impedance state.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The OPA593 is a precision, high-voltage, high-output-current op amp. The device is capable of operating with supplies as low as ±4 V (8 V) and as high as ±42.5 V (85 V). The current limit feature limits the output current, up to ±250 mA, to a specified accuracy. With a small size, high operating voltage range, output current, and high dc precision, the device is designed to operate as a high-gain stage, capable of driving heavy loads and condition large signals. The additional features of the OPA593, including the current limit, overcurrent and overtemperature flags, thermal protection, output disable, and mux-friendly inputs, help protect both the op amp and the system from potential damage due to various fault conditions.

## 8.2 Typical Application

#### 8.2.1 Output Driver



Figure 8-1. Output Driver Configured With a Gain of 8

#### 8.2.1.1 Design Requirements

The OPA593 is designed for use as an output driver stage with gain and provides a wide supply voltage and high output current with programmable current limit. Combined with the small size of the 4-mm × 4-mm WSON package, these features make this device a great choice for high-channel density systems, such as semiconductor test and manufacturing platforms where many channels are present. In this design example, the OPA593 is configured for a gain of 8 V/V. A small negative supply is provided if the application requires a small output voltage. For example, in the case of a device under test (DUT) continuity check, the amplifier is able to provide the output without being limited by the negative rail (that is, saturating the output).

**Table 8-1. Design Parameters** 

| PARAMETER      | VALUE        |
|----------------|--------------|
| Supply voltage | +45 V, –5 V  |
| Input voltage  | 0 V to 5 V   |
| Output voltage | 0 V to 40 V  |
| System gain    | 8            |
| Output current | Up to 250 mA |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

#### 8.2.1.2 Detailed Design Procedure

In this design example, the OPA593 is configured as both a gain stage and output driver. The input signal to the amplifier is 0 V to 5 V, and the device is configured with a positive gain of 8. This configuration results in an output voltage of 0 V to 40 V. Select supply voltages that provide adequate headroom so that the amplifier can sink or source up to 250 mA without *slamming* the output into the rail. Minimize the swing from the supply to the output to minimize the thermal dissipation of the device.

This simple design example is common in many systems that use a DAC to provide the input signal and require a wide output signal with high output current. Such systems include test and measurement platforms and power supplies.

Figure 8-2 shows the input and output signal of this OPA593 circuit.

#### 8.2.1.3 Application Curve



Figure 8-2. OPA593 Output Driver Circuit, Input and Output Signals

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



#### 8.2.2 High Voltage 2:1 Multiplexer With Unity Gain



Figure 8-3. High Voltage 2:1 Multiplexer With Unity Gain

#### 8.2.2.1 Design Requirements

The OPA593 operates on high-voltage supplies up to 85 V and is used to create a high voltage multiplexer (MUX) with a gain of 1 or higher. This design example uses two OPA593 op amps and makes use of the disable function. The high-impedance state of the output while the amplifier is disabled allows for the outputs of two OPA593 op amps to be connected together.

#### 8.2.2.2 Detailed Design Procedure

In this design example, two OPA593 precision op amps are configured as a unity gain buffers powered with a ±42.5-V dual supply. The input signal to either amplifier can range from –40 V to +39 V to remain in linear operation. The output of the amplifiers are connected together and a 3-V or 5-V logic signal, serving as the output select, is used to toggle between the enable and disable modes of operation. The logic control signal is directly applied to one OPA593 E/D pin, and an inverter gate is used to drive the other OPA593 E/D pin. Figure 8-3 shows a simplified representation of this circuit.

A clear benefit of this design is the high-voltage capability, along with the thermal protection, overcurrent protection, and current-limit features. The *mux-friendly* input of the OPA593 provides a full input differential range, avoiding the pitfalls of other amplifiers with traditional back-to-back diodes in this configuration. This design can also be reconfigured to include signal gain, but careful selection of the input and feedback resistors is required to minimize current leakage paths.

## 8.3 Power Supply Recommendations

The OPA593 operates from power supplies up to  $\pm 42.5$  V, or a total of 85 V, with excellent performance. Most behavior remains unchanged throughout the full operating voltage range. A power-supply bypass capacitor of at least 0.1  $\mu$ F is required for proper operation. Make sure that the capacitor voltage is rated for high voltage across the full operating temperature range. Parameters that vary significantly with operating voltage are shown in Section 6.6.

Some applications do not require an equal positive and negative output voltage swing. Power-supply voltages do not have to be equal. The OPA593 operates with as little as 8 V between the supplies, and with up to 85 V between the supplies.

## 8.4 Layout

#### 8.4.1 Layout Guidelines

During the surface-mount solder operation (when the pins are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat is conducted away from the package into a V- plane. Always solder the thermal pad to the PCB, even with applications that have low power dissipation. Follow these steps to attach the device to the PCB:

- 1. Connect the thermal pad to the most negative supply voltage on the device, V-.
- 2. Prepare the PCB with a top-side pattern. There must be patterning for the pins and thermal pad.
- 3. Thermal vias improve heat dissipation, but are not required.
- 4. Place recommended vias in the area of the thermal pad. Recommended thermal land size and thermal via patterns for the SON-12 DNT package are shown in the thermal land pattern mechanical drawing appended at the end of this document. Keep the vias small, so that solder wicking through the vias is not a problem during reflow. Use a 0.2-mm size via with a minimum of five connected directly below the thermal pad.
- 5. Additional vias can be placed anywhere along the thermal plane outside of the thermal pad area. These vias help dissipate the heat generated by the OPA593 device. These additional vias can be larger than the vias directly under the thermal pad because the additional vias are not in the thermal pad area to be soldered; thus, wicking is not a problem.
- 6. Connect all vias to the internal power plane of the correct voltage potential, V-.
- 7. When connecting these vias to the plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations, making the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the vias under the OPA593 WSON package must make the connections to the internal plane with a complete connection around the entire circumference of the plated-through hole.
- 8. The top-side solder mask must leave the pins of the package and the thermal pad area exposed. The bottom-side solder mask must cover the vias of the thermal pad area. This masking prevents solder from being pulled away from the thermal pad area during the reflow process.
- 9. Apply solder paste to the exposed thermal pad area and all of the device pins.
- 10. With these preparatory steps in place, simply place the device in position, and run through the solder reflow operation as with any standard surface-mount component.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 8.4.1.1 Thermal Considerations

Through normal operation, the OPA593 self-heats. Self-heating is a natural increase in the die junction temperature that occurs in every amplifier. The maximum allowed junction temperature sets the maximum allowed internal power dissipation ( $P_D$ ) as described in the following paragraph. Design efforts should be made to prevent  $T_J$  from exceedeing the maximum temperature listed in the *Absolute Maximum Ratings* table.

Operating junction temperature  $(T_J)$  is determined by the ambient temperature  $(T_A)$ , the internal  $P_D$  under the operating conditions, and the junction-to-ambient thermal resistance  $(R_{\theta JA})$ . This relationship is given by  $T_A$  +  $(P_D \times R_{\theta JA})$ .  $P_D$  is the sum of quiescent power  $(P_{DQ})$  and additional power dissipated in the output stage  $(P_{DL})$  when delivering power to the load.  $P_{DQ}$  is the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  depends on the required output signal and load, but for a grounded resistive load the  $P_{DL}$  is at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for balanced bipolar supplies, V+ and V-). Under this condition  $P_{DL} = (V+)^2 / (4 \times R_L)$ , where  $R_L$  includes feedback network loading.

The power in the output stage and not into the load determines internal power dissipation.

As a worst-case example, compute the maximum  $T_J$  using the OPA593 in the circuit of Figure 8-1 operating at a maximum specified temperature of 125°C and driving a grounded 600- $\Omega$  load.

$$P_D = P_{DQ} + P_{DL} \tag{4}$$

$$P_D = (50 \text{ V} \times 4 \text{ mA}) + \frac{22.5^2 \text{ V}}{(4 \times 600 \Omega \mid | 11.47 \text{ k}\Omega)}$$
 (5)

$$T_I(max) = 125^{\circ}C + (0.422 W \times 40.8^{\circ}C/W) = 142.2^{\circ}C$$
 (6)

To enhance semiconductor long-term operating life, minimize  $T_J$ . Take proper measures to provide maximum heat removal through both heat conduction and radiation to help keep  $T_J$  to the lowest possible level. These proper measures include maximizing the PCB copper area to which the package thermal pad is soldered. The copper area serves as the traditional heat sink. The top layer copper is often easiest to route and is most often exposed to open air. PCB internal planes and the exposed bottom plane can also be used as heat sinks, but the connections are made with vias having higher thermal resistance. The OPA593EVM uses a board design that provides a highly effective thermal layout. The board design encompasses a large top-side copper area, and has heat conduction paths to other planes on the board. Additionally, other higher power-dissipating components are kept physically distant from the OPA593 to better accommodate heat removal by radiation.



## 8.4.2 Layout Example



Figure 8-4. Schematic Representation



Figure 8-5. OPA593 Board Layout for Noninverting Configuration

# 9 Device and Documentation Support

## 9.1 Device Support

#### 9.1.1 Development Support

#### 9.1.1.1 PSpice® for TI

PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market.

#### 9.1.1.2 TINA-TI™ Simulation Software (Free Download)

TINA-TI™ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA™ software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Design tools and simulation web page, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### Note

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the TINA-TI™ software folder.

# 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TINA-TI™ and TI E2E™ are trademarks of Texas Instruments.

TINA™ is a trademark of DesignSoft, Inc.

PSpice® is a registered trademark of Cadence Design Systems, Inc.

All trademarks are the property of their respective owners.

## 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 31-Jan-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| OPA593DNTR       | ACTIVE | WSON         | DNT                | 12   | 5000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OPA593                  | Samples |
| OPA593DNTT       | ACTIVE | WSON         | DNT                | 12   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OPA593                  | Samples |
| XOPA593DNTR      | ACTIVE | WSON         | DNT                | 12   | 5000           | TBD          | Call TI                       | Call TI             | -40 to 125   |                         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 31-Jan-2023

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Dec-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA593DNTR | WSON            | DNT                | 12 | 5000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| OPA593DNTT | WSON            | DNT                | 12 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 31-Dec-2022



### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA593DNTR | WSON         | DNT             | 12   | 5000 | 367.0       | 367.0      | 35.0        |
| OPA593DNTT | WSON         | DNT             | 12   | 250  | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated