- 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers
- Package Options Include Plastic Small-Outline (DB) Packages and Plastic 300-mil DIPs (N)


## description

The SN74F2245 is designed for asynchronous communication between data buses. The devices transmit data from the A bus to the B bus or from the $B$ bus to the $A$ bus depending upon the logic level at the direction-control (DIR) input. The output-enable ( $\overline{\mathrm{OE}})$ input disables the device so the buses are effectively isolated.
Both $A$ and $B$ outputs can sink up to $12 \mathrm{~mA} ; 25-\Omega$ resistors are included in the lower output circuit to reduce overshoot and undershoot.

The SN74F2245 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
FUNCTION TABLE

| INPUTS |  | OPERATION |
| :---: | :---: | :---: |
| $\overline{\text { OE }}$ | DIR |  |
| $L$ | L | B data to $A$ bus |
| L | $H$ | A data to $B$ bus |
| $H$ | $X$ | Isolation |

## logic symbol $\dagger$



## logic diagram (positive logic)



To Seven Other Channels
$\dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## 25- $\Omega$ OCTAL BUS TRANSCEIVER

## WITH 3 -STATE OUTPUTS

SDFS099 - MAY 1995

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ | -0.5 V to 7 V |
| :---: | :---: |
| Input voltage range, $\mathrm{V}_{\text {I }}$ (except I/O ports) (see Note 1) | -1.2 V to 7 V |
| Input current range | 30 mA to 5 mA |
| Voltage range applied to any output in the disabled or pov | -0.5 V to 5.5 V |
| Voltage range applied to any output in the high state | -0.5 V to $\mathrm{V}_{\mathrm{CC}}$ |
| Current into any output in the low state | 30 mA |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: The input voltage ratings may be exceeded provided the input current ratings are observed.
recommended operating conditions

|  |  | MIN | NOM |
| :--- | :--- | ---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5 |
| $\mathrm{~V}_{\mathrm{IH}}$ | High-level input voltage | 5.5 | UNIT |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage | 2 |  |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  | V |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current | 0.8 | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current | -18 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature | -3 | mA |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP\# | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IK}}$ |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, | $\mathrm{I}_{\mathrm{I}}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| VOH | Any output | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{I} \mathrm{OH}=-1 \mathrm{~mA}$ | 2.5 | 3.4 |  | V |
|  |  |  | $\mathrm{IOH}^{\prime}=-3 \mathrm{~mA}$ | 2.4 | 3.3 |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$, | $\mathrm{I} \mathrm{OH}=-1 \mathrm{~mA}$ to -3 mA | 2.7 |  |  |  |
| VOL | Any output | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOL}=1 \mathrm{~mA}$ |  | 0.2 | 0.5 | V |
|  |  |  | $\mathrm{I} \mathrm{OL}=12 \mathrm{~mA}$ |  | 0.5 | 0.75 |  |
| 1 | A and B | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
|  | DIR and $\overline{\text { OE }}$ |  | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  | 0.1 |  |
| ${ }_{1 / 1}{ }^{\text {§ }}$ | A and B | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{I}}=2.7 \mathrm{~V}$ |  |  | 70 | $\mu \mathrm{A}$ |
|  | DIR and $\overline{\mathrm{OE}}$ |  |  |  |  | 20 |  |
| IIL $^{\text {§ }}$ | A and B | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{I}}=0.5 \mathrm{~V}$ |  |  | -0.5 | mA |
|  | DIR and $\overline{\text { OE }}$ |  |  |  |  | -0.5 |  |
| los ${ }^{\text {d }}$ | A and B | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0$ | -50 |  | -120 | mA |
| ICC |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | Outputs high |  | 62 | 90 | mA |
|  |  | Outputs low |  | 73 | 105 |  |
|  |  | Outputs disabled |  | 72 | 100 |  |

$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ For I/O ports, the parameters $I_{I H}$ and $I_{I L}$ include the off-state output current.
II Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.
switching characteristics (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \mathrm{R} 1=500 \Omega, \\ & \mathrm{R} 2=500 \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \mathrm{R} 1=500 \Omega, \\ & \mathrm{R} 2=500 \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=\operatorname{MIN} \text { to MAXt } \\ & \hline \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | MAX |  |
| tPLH | A or B | B or A | 2.5 | 3.9 | 5.5 | 2.1 | 6.6 | ns |
| tpHL |  |  | 3.1 | 4.6 | 6.6 | 2.9 | 7.1 |  |
| tPZH | $\overline{\mathrm{OE}}$ | A or B | 2.4 | 4.8 | 7.3 | 1.6 | 8.5 | ns |
| tpZL |  |  | 3.6 | 6.6 | 10.6 | 3 | 12 |  |
| tPHZ | $\overline{\mathrm{OE}}$ | A or B | 2.3 | 4.3 | 6.3 | 2 | 7.5 | ns |
| tPLZ |  |  | 2 | 4 | 5.8 | 1.9 | 6.8 |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR TOTEM-POLE OUTPUTS

## LOAD CIRCUIT FOR

3-STATE AND OPEN-COLLECTOR OUTPUTS


VOLTAGE WAVEFORMS
PULSE DURATION

VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS
NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$, duty cycle $=50 \%$.
D. When measuring propagation delay times of 3-state outputs, switch S 1 is open.
E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tl's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.


PRODUCT FOLDER | PRODUCT INFO: $\frac{\text { FEATURES | DESCRIPTION | DATASHEETS | }}{\text { PRICI }}$ PRICING/AVAILABILITY | APPLICATION NOTES RELATED DOCUMENTS

PRODUCT SUPPORT: TRAINING

SN74F2245, Octal bus transceivers with series damping resistors DEVICE STATUS: ACTIVE

| PARAMETER NAME | SN74F2245 |
| :--- | :--- |
| Voltage Nodes (V) | 5 |
| Vcc range (V) | 4.5 to 5.5 |
| Input Level | TTL |
| Output Level | TTL |
| Output Drive (mA) | $-3 / 12$ |
| No. of Outputs | 8 |
| Logic | True |
| Static Current | 97.5 |
| tpd(max) (ns) | 7.1 |

FEATURES

- 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers
- Package Options Include Plastic Small-Outline (DB) Packages and Plastic 300-mil DIPs (N)


## DESCRI PTI ON

The SN74F2245 is designed for asynchronous communication between data buses. The devices transmit data from the $A$ bus to the $B$ bus or from the $B$ bus to the $A$ bus depending upon the logic level at the direction-control (DIR) input. The output-enable ( $\overline{O E}$ ) input disables the device so the buses are effectively isolated.

Both A and B outputs can sink up to $12 \mathrm{~mA} ; 25-\Omega$ resistors are included in the lower output circuit to reduce overshoot and undershoot.

The SN74F2245 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

TECHNI CAL DOCUMENTS
$\triangle$ Back to Top
To view the following documents, Acrobat Reader 3.x is required.
To download a document to your hard drive, right-click on the link and choose 'Save'.

DATASHEET
-Back to Top
Full datasheet in Acrobat PDF: sdfs099.pdf (84 KB) (Updated: 05/01/1995)
Full datasheet in Zipped PostScript: sdfs099.psz (78 KB)
APPLICATION NOTES
Back to Top
View Application Reports for Digital Logic

- Bus-I nterface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (SCBA012A - Updated: 08/01/1997)
- Designing With Logic (SDYA009C - Updated: 06/01/1997)
- Input and Output Characteristics of Digital Integrated Circuits (SDYA010 - Updated: 10/01/1996)
- LVT-to-LVTH Conversion (SCEA010 - Updated: 12/08/1998)
- Logic Solutions For IEEE Std 1284 (SCEA013 - Updated: 06/01/1999)


## RELATED DOCUMENTS

$\triangle$ Back to Top

- Documentation Rules (SAP) And Ordering Information (SZZU001B, 4 KB - Updated: 05/06/1999)
- Logic Selection Guide Second Half 2000 (SDYU001N, 5035 KB - Updated: 04/17/2000)
- MicroStar Junior BGA Design Summary (SCET004, 167 KB - Updated: 07/28/2000)
- More Power In Less Space - Technical Article (SCAU001A, 850 KB - Updated: 03/01/1996)

PRICI NG/ AVAI LABI LITY

| $\frac{\text { ORDERABLE }}{\text { DEVICE }}$ | PACKAGE | PINS | $\frac{\text { TEMP }}{\text { (OC) }}$ | STATUS | $\begin{aligned} & \frac{\text { BUDGETARY }}{\text { PRICE }} \\ & \text { US } \$ / \text { UNIT } \\ & \text { QTY }=1000+ \end{aligned}$ | $\frac{\mathrm{PACK}}{\underline{\text { QTY }}}$ | PRICING/AVAILABILITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74F2245DBR | DB | 20 | 0 TO 70 | ACTIVE | 0.43 | 2000 | Check stock or order |
| SN74F2245DW | DW | 20 | 0 TO 70 | ACTIVE | 0.43 | 25 | Check stock or order |
| SN74F2245DWR | DW | 20 | 0 TO 70 | ACTIVE | 0.50 | 2000 | Check stock or order |
| SN74F2245N | N | 20 | 0 TO 70 | ACTIVE | 0.43 | 20 | Check stock or order |

Table Data Updated on: 11/ 15/ 2000

[^0]
[^0]:    © Copyright 2000 Texas Instruments Incorporated. All rights reserved. Irademarks | Privacy Policy | Important Notice

