# LOW-POWER MULTIPLE RS-232 DRIVERS/RECEIVERS

SLLS256F - DECEMBER 1996 - REVISED NOVEMBER 2001

- Single-Chip RS-232 Interface for IBM™ **PC-Compatible Serial Port**
- Designed to Transmit and Receive 4-µs Pulses (Equivalent to 256 kbit/s)
- Standby Power Is Less Than 750 µW Maximum
- Wide Supply-Voltage Range . . . 4.75 V to 15 V
- **Driver Output Slew Rates Are Internally** Controlled to 30 V/µs Maximum
- **RS-232 Bus-Pin ESD Protection Exceeds:** - 15 kV, Human-Body Model
- Receiver Input Hysteresis . . . 1000 mV Typical
- Three Drivers and Five Receivers Meet or Exceed the Requirements of TIA/EIA-232-F and ITU v.28 Standards
- Complements the SN75LP196
- One Receiver Remains Active During WAKE-UP Mode (100 μA Maximum)
- **Matches Flow-Through Pinout of** Industry-Standard SN75185, SN75C185, and **SN75LP185, With Additional Control Pins**
- **Package Options Include Plastic Shrink** Small-Outline (DB), Small-Outline (DW), and Thin Shrink Small-Outline (PW) Packages, and Standard Plastic (NT) DIPs

### DB, DW, NT, OR PW PACKAGE (TOP VIEW)



NC - No internal connection

### description

The SN75LPE185 is a low-power bipolar device containing three drivers and five receivers, with 15-kV ESD protection on the bus pins, with respect to each other. Bus pins are defined as those pins that tie directly to the serial-port connector, including GND. The pinout matches the flow-through design of the industry-standard SN75185, SN75C185, and SN75LP185, with the addition of four pins for control signals. The flow-through pinout of the device allows easy interconnection of the universal asynchronous receiver/transmitter (UART) and serial-port connector of the IBM™ PC compatibles. The SN75LPE185 provides a rugged, low-cost solution for this function, with the combination of bipolar processing and 15-kV ESD protection.

The SN75LPE185 has an internal slew-rate control to provide a maximum rate of change in the output signal of 30 V/ $\mu$ s. The driver output swing is clamped at  $\pm 6$  V to enable the higher data rates associated with this device and to reduce EMI emissions. Although the driver outputs are clamped, the outputs can handle voltages up to ±15 V without damage.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

IBM is a trademark of International Business Machines Corporation.



SLLS256F - DECEMBER 1996 - REVISED NOVEMBER 2001

### description (continued)

The device has flexible control options for power management when the serial port is inactive. A common disable for all of the drivers and receivers is provided with the active-low enable  $(\overline{EN})$  input. The mode-control (MODE) input selects between the STANDBY and WAKE-UP modes. With a low-level input on MODE and a high-level input on  $\overline{EN}$ , one receiver remains active, while the remaining drivers and receivers are disabled to implement the WAKE-UP mode. With a high-level input on both MODE and  $\overline{EN}$ , all drivers and receivers are disabled to implement the STANDBY mode. The outputs of the drivers are in the high-impedance state when the device is powered off. To ensure the outputs of the receivers are in a known output level (as listed in the Application Information section of this data sheet) when the device is powered off, in STANDBY mode, or in WAKE-UP mode, external pullup/pulldown circuitry must be provided. All the logic inputs accept 3.3-V or 5-V input signals.

The SN75LPE185 complies with the requirements of TIA/EIA-232-F and ITU v.28 standards. These standards are for data interchange between a host computer and peripheral at signaling rates up to 20 kbit/s. The switching speeds of the SN75LPE185 support rates up to 256 kbit/s.

The SN75LPE185 is characterized for operation from 0°C to 70°C.

### **AVAILABLE OPTIONS**

| Γ |                |                                         | PACKAGE                          | DEVICES                                         |                        |
|---|----------------|-----------------------------------------|----------------------------------|-------------------------------------------------|------------------------|
|   | T <sub>A</sub> | PLASTIC SHRINK<br>SMALL OUTLINE<br>(DB) | PLASTIC<br>SMALL OUTLINE<br>(DW) | PLASTIC<br>THIN SHRINK<br>SMALL OUTLINE<br>(PW) | PLASTIC<br>DIP<br>(NT) |
|   | 0°C to 70°C    | SN75LPE185DBR                           | SN75LPE185DW                     | SN75LPE185PWR                                   | SN75LPE185NT           |

The DB and PW packages are only available taped and reeled. The DW package is also available taped and reeled. Add the suffix R to device type (e.g., SN75LPE185DWR).

### **Function Tables**

### **DRIVERS**

| INPUT<br>DA | ENABLE<br>EN | OUTPUT<br>DY |
|-------------|--------------|--------------|
| Х           | Н            | Z            |
| Н           | L            | L            |
| L           | L            | Н            |
| Open        | L            | L            |
| н           | Open         | L            |
| L           | Open         | Н            |

H = high level, L = low level,

X = irrelevant, Z = high impedance (off)



# **Function Tables (Continued)**

### **RECEIVERS**

| INPUT   | s:   |      | BLE<br>UTS | OUTPU   | тѕ  |
|---------|------|------|------------|---------|-----|
| RA1-RA4 | RA5  | EN   | MODE       | RY1-RY4 | RY5 |
| Н       | Н    | L    | Х          | L       | L   |
| L       | L    | L    | Χ          | Н       | Н   |
| Х       | Н    | Н    | L          | Z       | L   |
| Х       | L    | Н    | L          | Z       | Н   |
| Х       | X    | Н    | Н          | z z     |     |
| Open    | Open | L    | Χ          | Н       | н   |
| Н       | Н    | L    | Open       | L       | L   |
| L       | L    | L    | Open       | Н       | Н   |
| Х       | Н    | Н    | Open       | Z       | L   |
| Х       | L    | Н    | Open       | Z       | н   |
| Н       | Н    | Open | Χ          | L L     |     |
| L       | L    | Open | Χ          | Н       | Н   |

H = high level, L = low level, X = irrelevant, Z = high impedance (off)

# functional logic diagram (positive logic)





SLLS256F - DECEMBER 1996 - REVISED NOVEMBER 2001

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Positive supply voltage range: V <sub>CC</sub> (see Note 1)           | –0.5 V to 7 V                                 |
|-----------------------------------------------------------------------|-----------------------------------------------|
| V <sub>DD</sub> (see Note 1)                                          |                                               |
| Negative supply voltage range, V <sub>SS</sub> (see Note 1)           |                                               |
| Receiver input voltage range, V <sub>I</sub> (RA)                     | –30 V to 30 V                                 |
| Driver input voltage range, V <sub>I</sub> (DA, <del>EN</del> , MODE) | $\cdot$ . $-0.5$ V to V <sub>CC</sub> + 0.4 V |
| Receiver output voltage range, V <sub>O</sub> (RY)                    | –0.5 V to 6 V                                 |
| Driver output voltage range, V <sub>O</sub> (DY)                      | –15 V to 15 V                                 |
| Electrostatic discharge, bus pins: Human-body model (see Note 2)      | Class 3: 15 kV                                |
| Machine model (see Note 2)                                            | Class 3: 500 V                                |
| Electrostatic discharge, all pins: Human-body model (see Note 2)      | Class 3: 5 kV                                 |
| Machine model (see Note 2)                                            | Class 3: 200 V                                |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DB package     | 63°C/W                                        |
| (see Note 3): DW package                                              | 46°C/W                                        |
| (see Note 4): NT package                                              | 67°C/W                                        |
| (see Note 3): PW package                                              |                                               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds          | 260°C                                         |
| Storage temperature range, T <sub>stg</sub>                           | –65°C to 150°C                                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to network ground terminal unless otherwise noted.

- 2. Per MIL-STD-883 Method 3015.7
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.
- 4. The package thermal impedance is calculated in accordance with JESD 51-3.

### recommended operating conditions

|                |                                |              | MIN  | NOM | MAX  | UNIT |
|----------------|--------------------------------|--------------|------|-----|------|------|
| VCC            | Supply voltage (see Note 5)    |              | 4.75 | 5   | 5.25 | V    |
| $V_{DD}$       | Supply voltage                 |              | 9    | 12  | 15   | V    |
| Vss            | Supply voltage                 |              | -9   | -12 | -15  | V    |
| $V_{IH}$       | 5 1 5                          | DA, EN, MODE | 2    |     |      | V    |
| $V_{IL}$       | Low-level input voltage        | DA, EN, MODE |      |     | 0.8  | V    |
| ٧ <sub>I</sub> | Receiver input voltage range   | RA           | -25  |     | 25   | V    |
| ЮН             | High-level output current      | RY           |      |     | -1   | mA   |
| loL            | Low-level output current       | RY           |      |     | 2    | mA   |
| TA             | Operating free-air temperature |              | 0    |     | 70   | °C   |

NOTE 5: VCC cannot be greater than VDD.



SLLS256F - DECEMBER 1996 - REVISED NOVEMBER 2001

## supply currents over the recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                          |                                                                                         | TEST CONDITIONS                                                                            | MIN        | TYP | MAX  | UNIT |
|-----------------|------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|-----|------|------|
|                 |                                    | No load,                                                                                | $V_{DD} = 9 \text{ V}, V_{SS} = -9 \text{ V}, \overline{EN} \text{ at GND},$<br>See Note 6 |            |     | 1000 |      |
| Icc             | Supply current for V <sub>CC</sub> | All inputs at                                                                           | $V_{DD} = 12 \text{ V}, V_{SS} = -12 \text{ V}, \overline{EN} \text{ at GND}$              |            |     | 1000 | μΑ   |
|                 |                                    | minimum V <sub>OH</sub><br>or maximum V <sub>OL</sub>                                   | EN, MODE at V <sub>CC</sub>                                                                |            |     | 650  |      |
|                 |                                    |                                                                                         | EN at V <sub>CC</sub> , MODE at GND                                                        |            |     | 700  |      |
|                 | No load, All inputs at             | $V_{DD} = 9 \text{ V}, V_{SS} = -9 \text{ V}, \overline{EN} \text{ at GND},$ See Note 6 |                                                                                            |            |     | 800  |      |
| I <sub>DD</sub> |                                    |                                                                                         | $V_{DD} = 12 \text{ V}, V_{SS} = -12 \text{ V}, \overline{EN} \text{ at GND}$              |            |     | 800  | μΑ   |
|                 |                                    | minimum V <sub>OH</sub><br>or maximum V <sub>OL</sub>                                   | EN, MODE at V <sub>CC</sub>                                                                |            |     | 20   |      |
|                 |                                    |                                                                                         | EN at V <sub>CC</sub> , MODE at GND                                                        |            |     | 20   |      |
|                 |                                    | No load,                                                                                | $V_{DD} = 9 \text{ V}, V_{SS} = -9 \text{ V}, \overline{EN} \text{ at GND},$<br>See Note 6 |            |     | -625 |      |
| ISS             | Supply current for VSS             | All inputs at minimum VOH                                                               | $V_{DD} = 12 \text{ V}, V_{SS} = -12 \text{ V}, \overline{EN} \text{ at GND}$              | -625       |     | -625 | μΑ   |
|                 |                                    | or maximum VOI                                                                          | EN, MODE at V <sub>CC</sub>                                                                | -50<br>-50 |     |      |      |
|                 |                                    |                                                                                         | EN at V <sub>CC</sub> , MODE at GND                                                        |            |     |      |      |

NOTE 6: Minimum RS-232 driver output voltages are not attained with ±5-V supplies.

# driver electrical characteristics over the recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                               | TES                                                 | ST CONDITIONS                                                                              | MIN        | TYP  | MAX         | UNIT |
|--------------------|-----------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------|------------|------|-------------|------|
| \/-··              | High-level output voltage               | $V_{I} = 0.8 \text{ V}, R_{L} = 3 \text{ k}\Omega,$ | $V_{DD} = 9 \text{ V}, V_{SS} = -9 \text{ V}, \overline{EN} \text{ at GND},$<br>See Note 6 | 5          | 5.8  | 6.6         | V    |
| VOH                |                                         | See Figure 1                                        | <u>VD</u> D = 12 V, VSS = −12 V,<br>EN at GND, See Note 7                                  | 5          | 5.8  | 6.6         | V    |
|                    | Low-level                               | V <sub>I</sub> = 2 V, R <sub>L</sub> = 3 K,         | V <sub>DD</sub> = 9 V, V <sub>SS</sub> = -9 V, EN at GND,<br>See Note 6                    | <b>-</b> 5 | -5.8 | -6.9        | V    |
| VOL                | output voltage                          | See Figure 1                                        | <u>VD</u> D = 12 V, VSS = −12 V,<br>EN at GND, See Note 7                                  | <b>-</b> 5 | -5.8 | -6.9        | V    |
| lΉ                 | High-level input current                | V <sub>I</sub> at V <sub>CC</sub>                   |                                                                                            |            |      | 1           | μΑ   |
| Ι <sub>ΙL</sub>    | Low-level input current                 | V <sub>I</sub> at GND                               |                                                                                            |            |      | -1          | μΑ   |
| loz                | High-impedance output current           | V <sub>CC</sub> = 5 V, V <sub>DD</sub> = 12 V, V    | SS = -12 V, -5 V ≤ V <sub>O</sub> ≤ 5 V                                                    |            |      | ±100        | μА   |
| IOS(H)             | Short-circuit high-level output current | $V_O = GND \text{ or } V_{SS},$                     | See Figure 2 and Note 8                                                                    |            | -30  | <b>–</b> 55 | mA   |
| I <sub>OS(L)</sub> | Short-circuit low-level output current  | $V_O = GND \text{ or } V_{SS},$                     | See Figure 2 and Note 8                                                                    |            | 30   | 55          | mA   |
| r <sub>O</sub>     | Output resistance                       | $V_{DD} = V_{SS} = V_{CC} = 0$ ,                    | V <sub>O</sub> = 2 V                                                                       | 300        |      |             | Ω    |

NOTES: 6. Minimum RS-232 driver output voltages are not attained with ±5-V supplies.



<sup>7.</sup> Maximum output swing is limited to ±5.5 V to enable the higher data rates associated with this device and to reduce EMI emissions.

<sup>8.</sup> Not more than one output should be shorted at one time.

SLLS256F – DECEMBER 1996 – REVISED NOVEMBER 2001

# driver switching characteristics over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                         | TES                                                                                                                                                      | TEST CONDITIONS MIN TYP MAX                                                                 |      | UNIT |      |      |
|------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$                                                                                                 | C <sub>L</sub> = 15 pF, See Figure 1                                                        | 300  | 800  | 1600 | ns   |
| tPLH             | Propagation delay time, low- to high-level output | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$                                                                                                 | C <sub>L</sub> = 15 pF, See Figure 1                                                        | 300  | 800  | 1600 | ns   |
| tPZL             | Driver output-enable time to low-level output     | $R_L$ = 3 kΩ to 7 kΩ,<br>$C_L$ = 15 pF                                                                                                                   | STANDBY or WAKE-UP modes,<br>See Figures 1 and 6 and Note 7                                 |      | 50   | 100  | μs   |
| tPZH             | Driver output-enable time to high-level output    | $R_L$ = 3 kΩ to 7 kΩ,<br>$C_L$ = 15 pF                                                                                                                   | STANDBY or WAKE-UP modes,<br>See Figures 1 and 6 and Note 7                                 |      | 50   | 100  | μs   |
| tPLZ             | Driver output-disable time from low-level output  | $R_L$ = 3 kΩ to 7 kΩ,<br>$C_L$ = 15 pF                                                                                                                   | STANDBY or WAKE-UP modes,<br>See Figures 1 and 6 and Note 7                                 |      | 50   | 100  | μs   |
| tPHZ             | Driver output-disable time from high-level output | $R_L$ = 3 kΩ to 7 kΩ,<br>$C_L$ = 15 pF                                                                                                                   | STANDBY or WAKE-UP modes,<br>See Figures 1 and 6 and Note 7                                 |      | 50   | 100  | μs   |
|                  |                                                   |                                                                                                                                                          | Using 10%-to-90% transition region,<br>Driver speed = 250 kbit/s,<br>C <sub>L</sub> = 15 pF | 375  |      | 2240 |      |
|                  | Transition time, low- to high-level output        | V <sub>CC</sub> = 5 V,<br>V <sub>DD</sub> = 12 V,<br>V <sub>SS</sub> = -12 V,                                                                            | Using ±3-V transition region, Driver speed = 250 kbit/s, C <sub>L</sub> = 15 pF             | 200  |      | 1500 |      |
| <sup>†</sup> TLH |                                                   | $R_L = 3 k\Omega$ to 7 kΩ,<br>See Figure 1 and Note 7                                                                                                    | Using ±2-V transition region, Driver speed = 250 kbit/s, C <sub>L</sub> = 15 pF             | 133  | 1000 |      | ns   |
|                  |                                                   |                                                                                                                                                          | Using ±3-V transition region,<br>Driver speed = 125 kbit/s,<br>C <sub>L</sub> = 2500 pF     | 2750 |      | 2750 |      |
|                  |                                                   |                                                                                                                                                          | Using 10%-to-90% transition region,<br>Driver speed = 250 kbit/s,<br>C <sub>L</sub> = 15 pF | 375  |      | 2240 |      |
|                  | Transition time,                                  | V <sub>CC</sub> = 5 V,<br>V <sub>DD</sub> = 12 V,                                                                                                        | Using ±3-V transition region, Driver speed = 250 kbit/s, C <sub>L</sub> = 15 pF             | 200  |      | 1500 |      |
| <sup>t</sup> THL | high- to low-level output                         | $\begin{aligned} &\text{VSS} = -12 \text{ V}, \\ &\text{R}_L = 3 \text{ k}\Omega \text{ to 7 k}\Omega, \\ &\text{See Figure 1 and Note 7} \end{aligned}$ | Using ±2-V transition region, Driver speed = 250 kbit/s, C <sub>L</sub> = 15 pF             | 133  |      | 1000 | ns   |
|                  |                                                   |                                                                                                                                                          | Using ±3-V transition region, Driver speed = 125 kbit/s, C <sub>L</sub> = 2500 pF           |      |      | 2750 |      |
| SR               | Output slew rate                                  | $V_{CC}$ = 5 V,<br>$V_{DD}$ = 12 V,<br>$V_{SS}$ = -12 V,<br>$R_{L}$ = 3 kΩ to 7 kΩ,<br>$C_{L}$ = 15 pF,<br>See Note 7                                    | Using ±3-V transition region,<br>Driver speed = 0 to 250 kbit/s                             | 4    | 20   | 30   | V/μs |

NOTE 7: Maximum output swing is limited to ±5.5 V to enable the higher data rates associated with this device and to reduce EMI emissions.



SLLS256F - DECEMBER 1996 - REVISED NOVEMBER 2001

# receiver electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                             | TEST                                         | CONDITIONS                   | MIN   | TYP  | MAX  | UNIT |
|-------------------|-------------------------------------------------------|----------------------------------------------|------------------------------|-------|------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                | See Figure 3                                 |                              | 1.6   | 2    | 2.55 | V    |
| V <sub>IT</sub> – | Negative-going input threshold voltage                | See Figure 3                                 |                              | 0.6   | 1    | 1.45 | V    |
| V <sub>HYS</sub>  | Input hysteresis, V <sub>IT+</sub> – V <sub>IT-</sub> | See Figure 3                                 |                              | 600   | 1100 |      | mV   |
| Vон               | High-level output voltage                             | $I_{OH} = -1 \text{ mA}$                     |                              | 2.5   | 3.9  |      | V    |
| VOL               | Low-level output voltage                              | $I_{OL} = 2 \text{ mA}$                      |                              |       | 0.33 | 0.5  | V    |
| 1                 | High-level input current                              | V <sub>I</sub> = 3 V                         |                              | 0.43  | 0.6  | 1    | mΑ   |
| lιΗ               | nign-iever input current                              | V <sub>I</sub> = 25 V                        | 3.6                          | 5.1   | 8.3  | IIIA |      |
| 1                 | Low-level input current                               | V <sub>I</sub> = −3 V                        |                              | -0.43 | -0.6 | -1   | mA   |
| l IIL             | Low-level input current                               | V <sub>I</sub> = -25 V                       |                              | -3.6  | -5.1 | -8.3 | IIIA |
| IOS(H)            | Short-circuit high-level output current               | $V_{O} = 0,$                                 | See Figure 5 and Note 8      |       |      | -20  | mA   |
| los(L)            | Short-circuit low-level output current                | $V_O = V_{CC}$                               | See Figure 5 and Note 8      |       |      | 20   | mA   |
| loz               | High-impedance output current                         | V <sub>CC</sub> = 0 or 5 V,                  | $0.3~V \leq V_O \leq V_{CC}$ |       |      | ±100 | μΑ   |
| R <sub>IN</sub>   | Input resistance                                      | $V_I = \pm 3 \text{ V to } \pm 25 \text{ V}$ |                              | 3     | 5    | 7    | kΩ   |

NOTE 8: Not more than one output should be shorted at one time.

# receiver switching characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                        | TEST CONDITIONS        | MIN TYP | MAX  | UNIT |
|------------------|------------------------------------------------------------------|------------------------|---------|------|------|
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output                |                        | 400     | 900  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output                |                        | 400     | 900  | ns   |
| tTLH             | Transition time low- to high-level output                        |                        | 200     | 500  | ns   |
| <sup>t</sup> THL | Transition time high- to low-level output                        |                        | 200     | 400  | ns   |
| tSK(P)           | Pulse skew  tpLH - tpHL                                          | STANDBY mode           | 200     | 425  | ns   |
| tPZL             | Receiver output-enable time to low-level output                  | $C_L = 50 \text{ pF},$ | 50      | 100  | μs   |
| tPZH             | Receiver output-enable time to high-level output                 | See Figures 4 and 7    | 50      | 100  | μs   |
| <sup>t</sup> PLZ | Receiver output-disable time from low-level output               |                        | 50      | 100  | μs   |
| <sup>t</sup> PHZ | Receiver output-disable time from high-level output              |                        | 50      | 100  | μs   |
| tPHL             | Propagation delay time, high- to low-level output (WAKE-UP mode) | ]                      | 500     | 1500 | ns   |
| tPLH             | Propagation delay time, low- to high-level output (WAKE-UP mode) |                        | 500     | 1500 | ns   |

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics: For  $C_L < 1000$  pF:  $t_W = 4 \mu s$ , PRR = 250 kbit/s,  $Z_O = 50 \Omega$ ,  $t_f = t_f < 50$  ns. For  $C_L$  = 2500 pF:  $t_W$  = 8  $\mu$ s, PRR = 125 kbit/s,  $Z_O$  = 50  $\Omega$ ,  $t_r$  =  $t_f$  < 50 ns.

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 1. Driver Parameter Test Circuit and Waveform



Figure 2. Driver IOS Test



Figure 3. Receiver VIT Test



NOTES: A. The pulse generator has the following characteristics:  $t_W = 4 \mu s$ , PRR = 250 kbit/s,  $Z_O = 50 \Omega$ ,  $t_T = t_f < 50 ns$ .

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 4. Receiver Parameter Test Circuit and Waveform



### PARAMETER MEASUREMENT INFORMATION



Figure 5. Receiver IOS Test



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ ,  $t_r = t_f < 50 \text{ ns}$ .
- D. The outputs are measured one at a time with one transition per measurement.

Figure 6. Driver 3-State Parameter Load Circuit and Voltage Waveforms

SLLS256F - DECEMBER 1996 - REVISED NOVEMBER 2001

### PARAMETER MEASUREMENT INFORMATION

S1

Open

4 V

GND



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ ,  $t_f = t_f < 50 \text{ ns}$ .
- D. The outputs are measured one at a time with one transition per measurement.

Figure 7. Receiver 3-State Parameter Load Circuit and Voltage Waveforms

**ENABLE AND DISABLE TIMES** 



### **APPLICATION INFORMATION**

### receiver output states

| RECEIVER KNOWN OUTPUT STATES<br>DURING POWER-DOWN, STANDBY, OR WAKE-UP MODES |     |      |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------|-----|------|--|--|--|--|--|--|--|
| RECEIVER NUMBER   SIGNAL NAME   RECEIVER OUTPUT                              |     |      |  |  |  |  |  |  |  |
| RY1                                                                          | DCD | High |  |  |  |  |  |  |  |
| RY2                                                                          | DSR | High |  |  |  |  |  |  |  |
| RY3                                                                          | RX  | Low  |  |  |  |  |  |  |  |
| RY4                                                                          | CTS | High |  |  |  |  |  |  |  |
| RY5                                                                          | RI  | High |  |  |  |  |  |  |  |

### fault protection during power down

Diodes placed in series with the  $V_{DD}$  and  $V_{SS}$  leads protect the SN75LPE185 in the fault condition, in which the device outputs are shorted to  $\pm 15$  V and the power supplies are at low voltage and provide low-impedance paths to ground.



Figure 8. Power-Supply Protection to Meet Power-Off Fault Conditions of TIA/EIA-232-F

SLLS256F - DECEMBER 1996 - REVISED NOVEMBER 2001

### APPLICATION INFORMATION

### **WAKE-UP** mode

While in the WAKE-UP mode, all the drivers and receivers of the SN75LPE185 device are in the high-impedance state, except for receiver 5, which can be used as a ring indicator function. In this mode, the current drawn from the power supplies is low, to conserve power.

In today's PCs, board designers are becoming more concerned about power consumption. The flexibility of the SN75LPE185 during WAKE-UP mode allows the designer to operate the device at auxiliary power-supply voltages below specified levels. The SN75LPE185 functions properly during WAKE-UP mode, using the following power-supply conditions:

- (a)  $V_{CC} = 4.75 \text{ V}$ ,  $V_{DD} = 9 \text{ V}$ , and  $V_{SS} = -9 \text{ V}$  (data-sheet specifications)
- (b)  $V_{CC} = 5 \text{ V}$ ,  $V_{DD} = 5 \text{ V}$ , and  $V_{SS} = -5 \text{ V}$
- (c)  $V_{CC} = 5 \text{ V}$ ,  $V_{DD} = \text{open}$ , and  $V_{SS} = \text{open}$
- (d)  $V_{CC} = 5 \text{ V}$ ,  $V_{DD} = 5 \text{ V}$ , and  $V_{SS}$  is shorted to the most negative supply.

Condition (a) describes the minimum supply voltages necessary for the device to comply fully to specifications.

Conditions (b) and (d) describe the condition where a –5-V supply is not available during auxiliary power. In this case, V<sub>SS</sub> must be shorted to the most negative supply (i.e., GND or a voltage source close to, but below GND).

Condition (c) states V<sub>DD</sub> and V<sub>SS</sub> power supplies can be shut off.

In all cases, GND is understood to be 0 V, and the power-supply voltages should never exceed the absolute maximum ratings.





# **PACKAGE OPTION ADDENDUM**

29-May-2015

### **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan          | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|-------------------|------------------|--------------------|--------------|----------------------|---------|
| SN75LPE185NT     | LIFEBUY | PDIP         | NT                 | 24   | 15             | Pb-Free<br>(RoHS) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75LPE185NT         |         |
| SN75LPE185NTE4   | LIFEBUY | PDIP         | NT                 | 24   | 15             | Pb-Free<br>(RoHS) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75LPE185NT         |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

29-May-2015

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# NT (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

The 28 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity