

# N-Channel PowerTrench<sup>®</sup> SyncFET<sup>TM</sup> 30 V, 42 A, 2.4 m $\Omega$

## Features

- Max  $r_{DS(on)}$  = 2.4 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 25 A
- Max  $r_{DS(on)}$  = 2.6 m $\Omega$  at V<sub>GS</sub> = 7 V, I<sub>D</sub> = 23 A
- Advanced Package and Silicon combination for low r<sub>DS(on)</sub> and high efficiency
- SyncFET Schottky Body Diode
- MSL1 robust package design
- 100% UIL tested
- RoHS Compliant



# **General Description**

The FDMS0352S has been designed to minimize losses in power conversion application. Advancements in both silicon and package technologies have been combined to offer the lowest  $r_{DS(on)}$  while maintaining excellent switching performance. This device has the added benefit of an efficient monolithic Schottky body diode.

# Applications

- Synchronous Rectifier for DC/DC Converters
- Notebook Vcore/ GPU low side switch
- Networking Point of Load low side switch
- Telecom secondary side rectification



# MOSFET Maximum Ratings T<sub>C</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                        |                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|------------------------|-----------|-------------|-------|
| V <sub>DS</sub>                   | Drain to Source Voltage                          |                        |           | 30          | V     |
| V <sub>GS</sub>                   | Gate to Source Voltage                           |                        | (Note 4)  | ±20         | V     |
|                                   | Drain Current -Continuous (Package limited)      | T <sub>C</sub> = 25 °C |           | 42          |       |
|                                   | -Continuous (Silicon limited)                    | T <sub>C</sub> = 25 °C |           | 152         | Α     |
| D                                 | -Continuous                                      | T <sub>A</sub> = 25 °C | (Note 1a) | 26          |       |
|                                   | -Pulsed                                          |                        |           | 150         |       |
| dv/dt                             | MOSFET dv/dt                                     |                        |           | 1.7         | V/ns  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 3)           |                        |           | 128         | mJ    |
| P <sub>D</sub>                    | Power Dissipation                                | T <sub>C</sub> = 25 °C |           | 83          | W     |
|                                   | Power Dissipation                                | T <sub>A</sub> = 25 °C | (Note 1a) | 2.5         | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                        |           | -55 to +150 | °C    |

## **Thermal Characteristics**

| R <sub>θJC</sub> | Thermal Resistance, Junction to Case          | 1.5   | °C/W |
|------------------|-----------------------------------------------|-------|------|
| R <sub>θJA</sub> | Thermal Resistance, Junction to Ambient (Note | a) 50 | 0/00 |

## Package Marking and Ordering Information

| ſ | Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|---|----------------|-----------|----------|-----------|------------|------------|
|   | FDMS0352S      | FDMS0352S | Power 56 | 13 "      | 12 mm      | 3000 units |

| FDMS                |
|---------------------|
| <b>NS0352S</b>      |
| S N-Channe          |
| Innel P             |
| 'owerT              |
| rench®              |
| <sup>®</sup> SyncFE |
| ΓTΜ                 |

|                                                                   | Parameter                                                                                 | Test Conditions                                                            | Min | Тур         | Max   | Units         |  |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-------------|-------|---------------|--|
| Off Chara                                                         | acteristics                                                                               |                                                                            |     |             |       |               |  |
| BV <sub>DSS</sub>                                                 | Drain to Source Breakdown Voltage                                                         | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                               | 30  |             |       | V             |  |
| $\Delta BV_{DSS}$                                                 | Breakdown Voltage Temperature                                                             |                                                                            |     |             |       |               |  |
| $\Delta T_J$                                                      | Coefficient                                                                               | $I_D$ = 10 mA, referenced to 25 °C                                         |     | 14          |       | mV/°C         |  |
| I <sub>DSS</sub>                                                  | Zero Gate Voltage Drain Current                                                           | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                              |     |             | 500   | μA            |  |
| I <sub>GSS</sub>                                                  | Gate to Source Leakage Current, Forward                                                   | prward $V_{GS}$ = 20 V, $V_{DS}$ = 0 V                                     |     |             | 100   | nA            |  |
| On Chara                                                          | Icteristics (Note 2)                                                                      |                                                                            |     |             |       |               |  |
| V <sub>GS(th)</sub>                                               | Gate to Source Threshold Voltage                                                          | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 1 mA 1.2              |     | 1.9         | 3.0   | V             |  |
| $\frac{\Delta V_{GS(th)}}{\Delta T_{J}}$                          | Gate to Source Threshold Voltage<br>Temperature Coefficient                               | $I_D = 10$ mA, referenced to 25 °C                                         |     | -5          |       | mV/°C         |  |
| 5                                                                 |                                                                                           | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 25 A                              |     | 1.9         | 2.4   | 2.6<br>3.0 mΩ |  |
|                                                                   |                                                                                           | $V_{GS} = 7 \text{ V}, I_D = 23 \text{ A}$                                 |     | 2.0         | 2.6   |               |  |
| r <sub>DS(on)</sub>                                               | Static Drain to Source On Resistance                                                      | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 21 A                             |     | 2.5         | 3.0   |               |  |
|                                                                   |                                                                                           | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 25 A, T <sub>J</sub> = 125 °C     |     | 2.4         | 3.1   |               |  |
| 9 <sub>FS</sub>                                                   | Forward Transconductance                                                                  | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 25 A                               |     | 455         |       | S             |  |
| •                                                                 | Characteristics                                                                           |                                                                            |     | 4000        | 0.100 |               |  |
| C <sub>iss</sub>                                                  | Input Capacitance                                                                         | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V,                             |     | 4600        | 6120  | pF            |  |
| C <sub>oss</sub>                                                  | Output Capacitance                                                                        | _f = 1 MHz                                                                 |     | 1550        | 2065  | pF            |  |
| C <sub>rss</sub>                                                  | Reverse Transfer Capacitance                                                              |                                                                            |     | 125         | 190   | pF            |  |
| R <sub>g</sub>                                                    | Gate Resistance                                                                           |                                                                            |     | 0.8         | 1.7   | Ω             |  |
| Switching                                                         | g Characteristics                                                                         |                                                                            |     |             |       |               |  |
| t <sub>d(on)</sub>                                                | Turn-On Delay Time                                                                        |                                                                            |     | 19          | 34    | ns            |  |
| t <sub>r</sub>                                                    | Rise Time                                                                                 | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 25 A,                             |     | 8           | 15    | ns            |  |
| t <sub>d(off)</sub>                                               | Turn-Off Delay Time                                                                       | V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 Ω                             |     | 40          | 65    | ns            |  |
| t <sub>f</sub>                                                    | Fall Time                                                                                 |                                                                            |     | 5           | 10    | ns            |  |
|                                                                   | Total Gate Charge                                                                         | V <sub>GS</sub> = 0 V to 10 V                                              |     | 64          | 90    | nC            |  |
| Qg                                                                | Total Gate Charge                                                                         | $V_{GS} = 0 \text{ V to } 4.5 \text{ V} \text{ V}_{DD} = 15 \text{ V},$    |     | 29          | 42    | nC            |  |
| Qg                                                                |                                                                                           |                                                                            |     |             |       | nC            |  |
| Q <sub>g</sub><br>Q <sub>gs</sub>                                 | Gate to Source Gate Charge                                                                | I <sub>D</sub> = 25 A                                                      |     | 14.4        |       |               |  |
| Qg                                                                |                                                                                           | I <sub>D</sub> = 25 A                                                      |     | 14.4<br>5.9 |       | nC            |  |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>              | Gate to Source Gate Charge                                                                | I <sub>D</sub> = 25 A                                                      |     |             |       | nC            |  |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub><br>Drain-Sou | Gate to Source Gate Charge<br>Gate to Drain "Miller" Charge<br>urce Diode Characteristics | $I_D = 25 \text{ A}$<br>$V_{GS} = 0 \text{ V}, I_S = 2 \text{ A}$ (Note 2) |     |             | 0.7   |               |  |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>              | Gate to Source Gate Charge<br>Gate to Drain "Miller" Charge                               |                                                                            |     | 5.9         | 0.7   | nC<br>V       |  |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub><br>Drain-Sou | Gate to Source Gate Charge<br>Gate to Drain "Miller" Charge<br>urce Diode Characteristics | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A (Note 2)                       |     | 5.9<br>0.41 |       |               |  |





2. Pulse Test: Pulse Width < 300  $\mu s,$  Duty cycle < 2.0%.

3. E<sub>AS</sub> of 128 mJ is based on starting T<sub>J</sub> = 25 °C, L = 1 mH, I<sub>AS</sub> = 16 A, V<sub>DD</sub> = 27 V, V<sub>GS</sub> = 10 V. 100% test at L = 0.3 mH, I<sub>AS</sub> = 25 A.

4. As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied.







# FDMS0352S N-Channel PowerTrench<sup>®</sup> SyncFET<sup>TM</sup>

# Typical Characteristics (continued)

## SyncFET Schottky body diode Characteristics

Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MoSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 14 shows the reverses recovery characteristic of the FDMS0352S.

30 25 20 di/dt = 300 A/µs CURRENT (A) 15 10 5 0 -5 0 50 100 150 200 250 TIME (ns)

Figure 14. FDMS0352S SyncFET body diode reverse recovery characteristic

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.







\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### PRODUCT STATUS DEFINITIONS

| Datasheet Identification                 | Product Status        | Definition                                                                                                                                                                                             |
|------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information                      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |
| Preliminary                              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed Full Production |                       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                  |
| Obsolete                                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |