April 2009

# SerDes<sup>™</sup> FIN24AC 22-Bit Bi-Directional Serializer/Deserializer

### Features

**FAIRCHILD** 

- Low power for minimum impact on battery life
  - Multiple power-down modes
  - AC coupling with DC balance
- 100nA in standby mode, 5mA typical operating conditions
- Cable reduction: 25:4 or greater
- Bi-directional operation 50:7 reduction or greater
- Differential signaling:
  - 90dBm EMI when using CTL<sup>™</sup> in lab conditions using a near field probe
  - Minimized shielding
  - Minimized EMI filter
  - Minimum susceptibility to external interference
- Up to 22 bits in either direction
- Up to 20MHz parallel interface operation
- Voltage translation from 1.65V to 3.6V
- Ultra-small and cost-effective packaging
- High ESD protection: >8kV HBM
- Parallel I/O power supply (V<sub>DDP</sub>) range between 1.65V to 3.6V

## Applications

- Microcontroller or pixel interfaces
- Image sensors
- Small displays
  - LCD, cell phone, digital camera, portable gaming, printer, PDA, video camera, automotive

## **Ordering Information**

| Order<br>Number | Image: Operating<br>Temperature<br>Range |              | Package Description                                                              | Packing<br>Method |  |
|-----------------|------------------------------------------|--------------|----------------------------------------------------------------------------------|-------------------|--|
| FIN24ACGFX      | RoHS                                     | -30 to +70°C | 42-Ball Ultra Small Scale Ball Grid Array<br>(USS-BGA), JEDEC MO-195, 3.5mm Wide | Tape and<br>Reel  |  |

N For Fairchild's definition of Eco Status, please visit: <u>http://www.fairchildsemi.com/company/green/rohs\_green.html</u>.

µSerDes<sup>TM</sup> is a trademark of Fairchild Semiconductor Corporation.

## Description

The FIN24AC is a low-power Serializer/Deserializer (µSerDes<sup>™</sup>) that can help minimize the cost and power of transferring wide signal paths. Through the use of serialization, the number of signals transferred from one point to another can be significantly reduced. Typical reduction is 4:1 to 6:1 for unidirectional paths. For bidirectional operation, using half duplex for multiple sources, it is possible to increase the signal reduction to close to 10:1. Through the use of differential signaling, shielding and EMI filters can also be minimized, further reducing the cost of serialization. The differential signaling is also important for providing a noise-insensitive signal that can withstand radio and electrical noise sources. Major reduction in power consumption allows minimal impact on battery life in ultra-portable applications. A single PLL is adequate for most applications, including bidirectional operation.



| Terminal<br>Name I/O Type  |          | Number of<br>Terminals | Description of Signals                                                                                                                                                                                                 |  |  |
|----------------------------|----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DP[1:20]                   | I/O      | 20                     | LVCMOS Parallel I/O, direction controlled by DIRI pin                                                                                                                                                                  |  |  |
| DP[21:22]                  | I        | 2                      | LVCMOS Parallel Unidirectional Inputs                                                                                                                                                                                  |  |  |
| DP[23:24]                  | 0        | 2                      | LVCMOS Unidirectional Parallel Outputs                                                                                                                                                                                 |  |  |
| CKREF                      | IN       | 1                      | LVCMOS Clock Input and PLL Reference                                                                                                                                                                                   |  |  |
| STROBE                     | IN       | 1                      | LVCMOS Strobe Signal for Latching Data into the Serializer                                                                                                                                                             |  |  |
| CKP                        | OUT      | 1                      | LVCMOS Word Clock Output                                                                                                                                                                                               |  |  |
| DSO+ / DSI-<br>DSO- / DSI+ | DIFF-I/O | 2                      | CTL Differential Serial I/O Data Signals <sup>(1)</sup><br>DSO: Refers to output signal pair<br>DSI: Refers to input signal pair<br>DSO(I)+: Positive signal of DSO(I) pair<br>DSO(I)–: Negative signal of DSO(I) pair |  |  |
| CKSI+, CKSI–               | DIFF-IN  | 2                      | CTL Differential Deserializer Input Bit Clock<br>CKSI: Refers to signal pair<br>CKSI+: Positive signal of CKSI pair<br>CKSI–: Negative signal of CKSI pair                                                             |  |  |
| CKSO+, CKSO-               | DIFF-OUT | 2                      | CTL Differential Serializer Output Bit Clock<br>CKSO: Refers to signal pair<br>CKSO+: Positive signal of CKSO pair<br>CKSO-: Negative signal of CKSO pair                                                              |  |  |
| S1                         | IN       | 1                      | LVCMOS Mode Selection terminals used to select                                                                                                                                                                         |  |  |
| S2                         | IN       | 1                      | Frequency Range for the RefClock, CKREF                                                                                                                                                                                |  |  |
| DIRI                       | IN       | 1                      | LVCMOS Control Input<br>Used to control direction of Data Flow:<br>DIRI = "1" Serializer, DIRI = "0" Deserializer                                                                                                      |  |  |
| DIRO                       | OUT      | 1                      | LVCMOS Control Output<br>Inversion of DIRI                                                                                                                                                                             |  |  |
| V <sub>DDP</sub>           | Supply   | 1                      | Power Supply for Parallel I/O and Translation Circuitry                                                                                                                                                                |  |  |
| V <sub>DDS</sub>           | Supply   | 1                      | Power Supply for Core and Serial I/O                                                                                                                                                                                   |  |  |
| V <sub>DDA</sub>           | Supply   | 1                      | Power Supply for Analog PLL Circuitry                                                                                                                                                                                  |  |  |
| GND                        | Supply   | 0                      | Use Bottom Ground Plane for Ground Signals                                                                                                                                                                             |  |  |

#### Note:

1 The DSO/DSI serial port terminals have been arranged such that when one device is rotated 180° to the other device, the serial connections properly align without the need for any traces or cable signals to cross. Other layout orientations may require that traces or cables cross.

FIN24AC — 22-Bit Bi-Directional Serializer/Deserializer

## Connection Diagrams



|   |        |        | Pin Ass          | ignments         |           |           |
|---|--------|--------|------------------|------------------|-----------|-----------|
|   | 1      | 2      | 3                | 4                | 5         | 6         |
| А | DP[9]  | DP[7]  | DP[5]            | DP[3]            | DP[1]     | CKREF     |
| В | DP[11] | DP[10] | DP[6]            | DP[2]            | STROBE    | DIRO      |
| С | CKP    | DP[12] | DP[8]            | DP[4]            | CKSO+     | CKSO-     |
| D | DP[13] | DP[14] | V <sub>DDP</sub> | GND              | DSO-/DSI+ | DSO+/DSI- |
| Е | DP[15] | DP[16] | GND              | V <sub>DDS</sub> | CKSI+     | CKSI-     |
| F | DP[17] | DP[18] | DP[21]           | V <sub>DDA</sub> | S2        | DIRI      |
| J | DP[19] | DP[20] | DP[22]           | DP[23]           | DP[24]    | S1        |
| - |        |        |                  |                  |           |           |

Figure 2. Terminal Assignments for µBGA

## **Control Logic Circuitry**

The FIN24AC has the ability to be used as a 24-bit Serializer or a 24-bit Deserializer. Pins S1 and S2 must be set to accommodate the clock reference input frequency range of the serializer. Table 1 shows the pin programming of these options based on the S1 and S2 control pins. The DIRI pin controls whether the device is a serializer or a deserializer. When DIRI is asserted LOW, the device is configured as a deserializer. When the DIRI pin is asserted HIGH, the device is configured as a serializer. Changing the state on the DIRI signal reverses the direction of the I/O signals and generates the opposite state signal on DIRO. For unidirectional operation, the DIRI pin should be hardwired to the HIGH or LOW state and the DIRO pin should be left floating. For bidirectional operation, the DIRI of the master device is driven by the system and the DIRO signal of the master is used to drive the DIRI of the slave device.

# Serializer/Deserializer with Dedicated I/O Variation

The serialization and deserialization circuitry is setup for 24 bits. Because of the dedicated inputs and outputs, only 22 bits of data are serialized or deserialized. Bits 23 and 24 of the serializer always contain the value of zero and are discarded by the deserializer. DP[21:22] inputs to the serializer are transmitted to DP[23:24] outputs on the deserializer.

#### **Turn-Around Functionality**

The device passes and inverts the  $\underline{\text{DIRI}}$  signal through the device asynchronously to the  $\overline{\text{DIRO}}$  signal. Care must be taken during design to ensure that no contention occurs between the deserializer outputs and the other devices on this port. Optimally the peripheral device driving the serializer should be in a HIGH-impedance state prior to the DIRI signal being asserted.

When a device with dedicated data outputs turns from a deserializer to a serializer, the dedicated outputs remain at the last logical value asserted. This value only changes if the device is once again turned around into a deserializer and the values are overwritten.

### Power-Down Mode: (Mode 0)

Mode 0 is used for powering down and resetting the device. When both of the mode signals are driven to a LOW state, the PLL and references are disabled, differential input buffers are shut off, differential output buffers are placed into a HIGH-impedance state, LVCMOS outputs are placed into a HIGH-impedance state, LVCMOS inputs are driven to a valid level internally, and all internal circuitry is reset. The loss of CKREF state is also enabled to ensure that the PLL only powers up if there is a valid CKREF signal.

In a typical application, signals do not change states other than between the desired frequency range and the powerdown mode. This allows for system-level power-down functionality to be implemented via a single wire for a SerDes pair. The S1 and S2 selection signals that have their operating mode driven to a "logic 0" should be hardwired to GND. The S1 and S2 signals that have their operating mode driven to a "logic 1" should be connected to a system level power-down signal.

| Mode<br>Number | S2 | S1 | DIRI | Description                             |
|----------------|----|----|------|-----------------------------------------|
| 0              | 0  | 0  | х    | Power-Down Mode                         |
| 1              | 0  | 1  | 1    | 24-Bit Serializer, 2MHz to 5MHz CKREF   |
| 1              | 0  | 1  | 0    | 24-Bit Deserializer                     |
| 2              | 1  | 0  | 1    | 24-Bit Serializer, 5MHz to 15MHz CKREF  |
| 2              | 1  | 0  | 0    | 24-Bit Deserializer                     |
| 3              | 1  | 1  | 1    | 24-Bit Serializer, 10MHz to 20MHz CKREF |
| 5              | 1  | 1  | 0    | 24-Bit Deserializer                     |

Table 1. Control Logic Circuitry

### **Serializer Operation Mode**

Serializer configurations are described in the following sections. The basic serialization circuitry works essentially the same in these modes, but actual data and clock streams differ depending on CKREF matching the STROBE signal. When the CKREF equals STROBE, the CKREF and STROBE signals have an identical frequency of operation, but may or may not be phase aligned. When CKREF does not equal STROBE, each signal is distinct and CKREF must be running at a frequency high enough to avoid any loss of data condition. CKREF must never be a lower frequency than STROBE.

#### Serializer Operation: MODE 1, 2, or 3; DIRI = 1, CKREF = STROBE

The Phase-Locked Loop (PLL) must receive a stable CKREF signal to achieve lock prior to any valid data being sent. The CKREF signal can be used as the data STROBE signal, provided that data can be ignored during the PLL lock phase.

Once the PLL is stable and locked, the device can begin to capture and serialize data. Data is captured on the rising edge of the STROBE signal and serialized. When in serializer mode, the internal deserializer circuitry is disabled; including the serial clock, serial data input buffers, the bi-directional parallel outputs, and the CKP word clock. The CKP word clock is driven HIGH.

#### Serailizer Operation: DIRI = 1, CKREF Does Not = STROBE

If the same signal is not used for CKREF and STROBE, the CKREF signal must be run at a higher frequency than the STROBE rate to serialize the data correctly. The actual serial transfer rate remains at 26 times the CKREF frequency. A data bit value of zero is sent when no valid data is present in the serial bit stream. The operation of the serializer otherwise remains the same. The exact frequency that the reference clock needs is dependent upon the stability of the CKREF and STROBE signal. If the source of the CKREF signal implements spread spectrum technology, the minimum frequency of this spread spectrum clock should be used in calculating the ratio of STROBE frequency to the CKREF frequency. If the STROBE signal has significant cycle-to-cycle variation, the maximum cycle-to-cycle time needs to be factored into the selection of the CKREF frequency.

#### Serializer Operation: DIRI = 1, No CKREF

A third method of serialization can be accomplished with a free running bit clock on the CKSI signal. This mode is enabled by grounding the CKREF signal and driving the DIRI signal HIGH.

At power-up, the device is configured to accept a serialization clock from CKSI. If a CKREF is received, this device enables the CKREF serialization mode. The device remains in this mode even if CKREF is stopped. To re-enable this mode, the device must be powered down and powered back up with a "logic 0" on CKREF.

### **Deserializer Operation Mode**

The operation of the deserializer is dependent on the data received on the DSI data signal pair and the CKSI clock signal pair. The following sections describe the operation of the deserializer under distinct serializer source conditions. References to the CKREF and STROBE signals refer to signals associated with the serializer device generating the serial data and clock signals that are inputs to the deserializer.

In deserializer mode, the internal serializer circuitry is disabled; including the parallel data input buffers. If there is a CKREF signal provided, the CKSO serial clock continues to transmit bit clocks. Upon device power-up (S1 or S2 = 1), all deserializer output data pins are driven LOW until valid data is passed through the deserializer.

# Deserializer Operation: DIRI = 0, (Serializer Source: CKREF = STROBE)

When the DIRI signal is asserted LOW, the device is configured as a deserializer. Data is captured on the serial port and deserialized through use of the bit clock sent with the data.

#### Deserializer Operation: DIRI = 0, (Serializer Source: CKREF Does Not = STROBE)

The logical operation of the deserializer remains the same if the CKREF is equal in frequency to the STROBE or at a higher frequency than the STROBE. The actual serial data stream presented to the deserializer, however, differs because it has non-valid data bits sent between words. The duty cycle of CKP varies based on the ratio of the frequency of the CKREF signal to the STROBE signal. The frequency of the CKP signal is equal to the STROBE frequency. The LOW time of the CKP signal is equal to half (13 bit times) of the CKREF period. The CKREF period.

## LVCMOS Data I/O

The LVCMOS input buffers have a nominal threshold value equal to half  $V_{DDP}$ . The input buffers are only operational when the device is operating as a serializer. When the device is operating as a deserializer, the inputs are gated off to conserve power.

The LVCMOS 3-STATE output buffers are rated for a source/sink current of 2mA at 1.8V. The outputs are active when the DIRI signal is asserted LOW. When the DIRI signal is asserted HIGH, the bi-directional LVCMOS I/Os are in a HIGH-Z state. Under purely capacitive load conditions, the output swings between GND and  $V_{DDP}$ .

Unused LVCMOS input buffers must be tied off to either a valid logic LOW or a valid logic HIGH level to prevent static current draw due to a floating input. Unused LVC-MOS output should be left floating. Unused bi-directional pins should be connected to GND through a high-value

resistor. If a FIN24AC device is configured as an unidirectional serializer, unused data I/O can be treated as unused inputs. If hardwired as a deserializer, unused data I/O can be treated as unused outputs.



Figure 3. LVCMOS I/O

## **Application Mode Diagrams**

#### **Unidirectional Data Transfer**





Figure 5 shows basic operation when a pair of SerDes is configured in an unidirectional operation mode.

In Master Operation, the device:

- 1. Is configured as a serializer at power-up based on the value of the DIRI signal.
- 2. Accepts CKREF\_M word clock and generates a bit clock, which is sent to the slave device through the CKSO port.
- 3. Receives parallel data on the rising edge of STROBE\_M.
- Generates and transmits serialized data on the DS signals source synchronously with CKSO.
- 5. Generates an embedded word clock for each strobe signal.
- In Slave Operation, the device:
- 1. Is configured as a deserializer at power-up based on the value of the DIRI signal.
- 2. Accepts the bit clock on CKSI.
- 3. Deserializes the DS data stream using the CKSI input clock.
- 4. Writes parallel data onto the DP\_S port and generates the CKP\_S (only when a valid data word occurs).





Figure 6. FIN24AC Microcontroller

Figure 6 shows a half-duplex connectivity diagram. This connectivity allows for two unidirectional data streams to be sent across a single pair of SerDes devices. Data is sent on a frame-by-frame basis. For this mode, there must be some synchronization between when the camera sends its data frame and when the LCD sends its data. One option is to have the LCD send data during the camera blanking period. External logic may be needed for this mode of operation.

Devices alternate frames of data controlled by a direction control and a direction sense. When DIRI on the righthand FIN24AC is HIGH, data is sent from the camera to the camera interface at the base. When DIRI on the righthand FIN24AC goes LOW, is sent from the baseband process to the LCD. The direction is then changed at DIRO on the right-hand FIN24AC, indicating to the lefthand FIN24AC to change direction. Data is sent from the base LCD unit to the LCD. The DIRO pin on the left-hand FIN24AC is used to indicate to the base control unit that the signals are changing direction and the LCD is available to receive data. DIRI on the right-hand FIN24AC could typically use a timing reference signal, such as VSYNC from the camera interface, to indicate direction change. A derivative of this signal may be required to make sure that no data is lost in the final data transfer.

## Flex Circuit Design Guidelines

The serial I/O information is transmitted at a high serial rate. Care must be taken implementing this serial I/O flex cable. The following best practices should be used when developing the flex cabling or Flex PCB:

- Keep all four differential wires the same length.
- Allow no noisy signals over or near differential serial wires. Example: No LVCMOS traces over differential wires.
- Use only one ground plane or wire over the differential serial wires. Do not run ground over top and bottom.
- Do not place test points on differential serial wires.
- Use differential serial wires a minimum of 2cm away from the antenna.

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                      | Min.       | Max. | Unit |
|------------------|------------------------------------------------|------------|------|------|
| V <sub>DD</sub>  | Supply Voltage                                 | -0.5       | +4.6 | V    |
|                  | ALL Input/Output Voltage                       | -0.5       | +4.6 | V    |
| I <sub>OS</sub>  | CTL <sup>™</sup> Output Short-Circuit Duration | Continuous |      |      |
| T <sub>STG</sub> | Storage Temperature Range                      | -65        | +150 | °C   |
| Т <sub>Ј</sub>   | Maximum Junction Temperature                   |            | +150 | °C   |
| ΤL               | Lead Temperature (Soldering, 4 Seconds)        |            | +260 | °C   |
|                  | Human Body Model, JESD22-A114, Serial I/O Pins |            | 8.0  |      |
| ESD              | Human Body Model, JESD22-A114, All Pins        |            | 2.0  | kV   |
|                  | Charged Device Model, JESD22-C101              |            | 1.5  |      |

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                              | Parameter             | Min. | Max. | Unit             |
|-------------------------------------|-----------------------|------|------|------------------|
| V <sub>DDA</sub> , V <sub>DDS</sub> | Supply Voltage        | 2.5  | 2.9  | V                |
| V <sub>DDP</sub>                    | Supply Voltage        | 1.65 | 3.6  | V                |
| T <sub>A</sub>                      | Operating Temperature | -30  | +70  | °C               |
| V <sub>DDA-PP</sub>                 | Supply Noise Voltage  |      | 100  | mV <sub>PP</sub> |

## **DC Electrical Characteristics**

Values are provided for over-supply voltage and operating temperature ranges, unless otherwise specified.Typical values are given for  $V_{DD}$  = 2.775V and  $T_A$  = 25°C. Positive current values refer to the current flowing into device and negative values means current flowing out of pins. Voltage is referenced to GROUND unless otherwise specified (except  $\Delta V_{OD}$  and  $V_{OD}$ ).

| Symbol           | Parameter                                                        | Test Conditions                                             |                                                          | Min.                    | Тур.                   | Max.                    | Unit |
|------------------|------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------|-------------------------|------------------------|-------------------------|------|
| VCMOS            | I/O                                                              |                                                             |                                                          | 1                       | 1                      | 1                       |      |
| V <sub>IH</sub>  | Input High Voltage                                               |                                                             |                                                          | 0.65 x V <sub>DDP</sub> |                        | V <sub>DDP</sub>        | V    |
| V <sub>IL</sub>  | Input Low Voltage                                                |                                                             |                                                          | GND                     |                        | 0.35 x V <sub>DDP</sub> | V    |
|                  |                                                                  |                                                             | $V_{DDP} = 3.3 \pm 0.3$                                  |                         |                        |                         |      |
| V <sub>OH</sub>  | Output High Voltage                                              | I <sub>OH</sub> = –2.0 mA                                   | $V_{DDP} = 2.5 \pm 0.2$                                  | 0.75 x V <sub>DDP</sub> |                        |                         | V    |
|                  |                                                                  |                                                             | $V_{DDP} = 1.8 \pm 0.15$                                 |                         |                        |                         |      |
|                  |                                                                  |                                                             | $V_{DDP} = 3.3 \pm 0.3$                                  |                         |                        |                         |      |
| V <sub>OL</sub>  | Output Low Voltage                                               | I <sub>OL</sub> = 2.0 mA                                    | $V_{DDP} = 2.5 \pm 0.2$                                  |                         |                        | 0.25 x V <sub>DDP</sub> | V    |
|                  |                                                                  |                                                             | V <sub>DDP</sub> = 1.8 ± 0.15                            |                         |                        |                         |      |
| I <sub>IN</sub>  | Input Current                                                    | V <sub>IN</sub> = 0V to 3.6V                                | /                                                        | -5.0                    |                        | 5.0                     | μA   |
| DIFFERE          | NTIAL I/O                                                        |                                                             |                                                          | 1                       |                        |                         |      |
| I <sub>ODH</sub> | Output High Source<br>Current                                    | V <sub>OS</sub> = 1.0V, Fig                                 | ure 8.                                                   |                         | -1.75                  |                         | mA   |
| I <sub>ODL</sub> | Output Low Sink Current                                          | V <sub>OS</sub> = 1.0V, Fig                                 | ure 8.                                                   |                         | 0.950                  |                         | mA   |
| I <sub>OZ</sub>  | Disabled Output Leakage<br>Current                               | CKSO, DSO = 0<br>S2 = S1 = 0V                               | OV to V <sub>DDS</sub> ,                                 |                         | ±0.1                   | ±5.0                    | μA   |
| I <sub>IZ</sub>  | Disabled Input Leakage<br>Current                                | CKSI, DSI = 0V<br>S2 = S1 = 0V                              | to V <sub>DDS</sub> ,                                    |                         | ±0.1                   | ±5.0                    | μA   |
| V <sub>ICM</sub> | Input Common Mode Range                                          | V <sub>DDS</sub> = 2.775 ±                                  | 5%                                                       |                         | V <sub>GO</sub> + 0.80 |                         | V    |
| V <sub>GO</sub>  | Input Voltage Ground<br>Offset Relative to Driver <sup>(2)</sup> | Figure 9.                                                   |                                                          |                         | 0                      |                         | V    |
| R <sub>TRM</sub> | CKSI Internal Receiver<br>Termination Resistor                   | V <sub>ID</sub> = 50mV, V <sub>IC</sub><br>0,   CKSI+ – Ck  | <sub>C</sub> = 925mV, DIRI =<br>(SI-   = V <sub>ID</sub> | 80.0                    | 100                    | 120                     | Ω    |
| R <sub>TRM</sub> | DSI Internal Receiver,<br>Termination Resistor                   | V <sub>ID</sub> = 50mV, V <sub>IC</sub><br>0,   DSI+ – DSI- | <sub>2</sub> = 925mV, DIRI =<br>-   = V <sub>ID</sub>    | 80.0                    | 100                    | 120                     | Ω    |

2 V<sub>GO</sub> is the difference in device ground levels between the CTL driver and the CTL receiver.

| FIN24AC —                   |
|-----------------------------|
| 22-Bit I                    |
| 22-Bit Bi-Directional Seria |
| Serializer/Deserializer     |

| Symbol               | Parameter                                                                                                                        | Test Co                                                                            | nditions          |       | Min.                           | Тур. | Max. | Units |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------|-------|--------------------------------|------|------|-------|
| I <sub>DDA1</sub>    | V <sub>DDA</sub> Serializer Static<br>Supply Current                                                                             | All DP and Control Ir<br>No CKREF, S2 = 0, S                                       |                   |       |                                | 450  |      | μA    |
| I <sub>DDA2</sub>    | V <sub>DDA</sub> Deserializer Static<br>Supply Current                                                                           | All DP and Control Ir<br>No CKREF, S2 = 0, S                                       |                   | 550   |                                | μA   |      |       |
| I <sub>DDS1</sub>    | V <sub>DDS</sub> Serializer Static Supply<br>Current                                                                             | All DP and Control Ir<br>No CKREF, S2 = 0, 3                                       |                   | 4.0   |                                | mA   |      |       |
| I <sub>DDS2</sub>    | V <sub>DDS</sub> Deserializer Static Supply Current                                                                              | All DP and Control Inputs at 0V or $V_{DD}$ ,<br>No CKREF, S2 = 0, S1 = 1, DIR = 0 |                   |       |                                | 4.5  |      | mA    |
| I <sub>DD_PD</sub>   | $V_{DD}$ Power-Down Supply Current<br>$I_{DD_{PD}} = I_{DDA} + I_{DDS} + I_{DDP}$                                                | S1 = S2 = 0, All Inpu                                                              |                   | 0.1   |                                | μA   |      |       |
|                      | 26:1 Dynamic Serializer Power<br>Supply Current<br>I <sub>DD_SER1</sub> = I <sub>DDA</sub> + I <sub>DDS</sub> + I <sub>DDP</sub> | CKREF = STROBE<br>DIRI = H<br>Figure 10.                                           | S2 = L,           | 2MHz  |                                | 9.0  |      |       |
|                      |                                                                                                                                  |                                                                                    | S1 = H            | 5MHz  |                                | 14.0 |      |       |
| IDD SER1             |                                                                                                                                  |                                                                                    | S2 = H,<br>S1 = L | 5MHz  |                                | 9.5  |      | mA    |
| UD_SER1              |                                                                                                                                  |                                                                                    |                   | 15MHz |                                | 17.0 |      | 111/1 |
|                      |                                                                                                                                  |                                                                                    | S2 = H,           | 10MHz |                                | 11.0 |      |       |
|                      |                                                                                                                                  |                                                                                    | S1 = H            | 20MHz |                                | 15.5 |      |       |
|                      |                                                                                                                                  |                                                                                    | S2 = L,           | 2MHz  |                                | 5.5  |      |       |
|                      |                                                                                                                                  |                                                                                    | S1 = H            | 5MHz  |                                | 6.0  |      |       |
|                      | 1:26 Dynamic Deserializer Power<br>Supply Current                                                                                | CKREF = STROBE<br>DIRI = L                                                         | S2 = H,           | 5MHz  | 9.5   17.0   11.0   15.5   5.5 | mA   |      |       |
| IDD_DES1             | $I_{DD DES1} = I_{DDA} + I_{DDS} + I_{DDP}$                                                                                      | Figure 10.                                                                         | S1 = L            | 15MHz |                                | 5.5  |      | IIIA  |
|                      |                                                                                                                                  | 0                                                                                  | S2 = H,           | 10MHz |                                | 7.5  |      |       |
|                      |                                                                                                                                  |                                                                                    | S1 = H            | 20MHz |                                | 10.0 |      |       |
|                      |                                                                                                                                  | NO CKREF                                                                           |                   | 2MHz  |                                | 8.0  |      | _     |
|                      | 26:1 Dynamic Serializer Power                                                                                                    | STROBE $\rightarrow$ Active                                                        |                   | 5MHz  |                                | 8.5  |      |       |
| I <sub>DD_SER2</sub> | Supply Current<br>I <sub>DD SER2</sub> = I <sub>DDA</sub> + I <sub>DDS</sub> + I <sub>DDP</sub>                                  | CKSI = 15X Strobe                                                                  |                   | 10MHz |                                | 10.0 |      | mA    |
|                      |                                                                                                                                  | DIRI = H, Figure 10.                                                               |                   | 15MHz |                                | 12.0 |      |       |

## **AC Electrical Characteristics**

Values are provided for over-supply voltage and operating temperature ranges, unless otherwise specified. Typical values are given for  $V_{DD}$  = 2.775V and  $T_A$  = 25°C. Positive current values refer to the current flowing into device and negative values refer to current flowing out of pins. Voltage is referenced to GROUND unless otherwise specified (except  $\Delta V_{OD}$  and  $V_{OD}$ ).

| Symbol            | Parameter                                           | Test Conc                         | Min.           | Тур.                  | Max. | Units |     |  |  |  |  |
|-------------------|-----------------------------------------------------|-----------------------------------|----------------|-----------------------|------|-------|-----|--|--|--|--|
| SERIALIZ          | SERIALIZER INPUT OPERATING CONDITIONS               |                                   |                |                       |      |       |     |  |  |  |  |
|                   |                                                     |                                   | S2 = 0, S1 = 1 | 200.0                 |      | 500   |     |  |  |  |  |
| t <sub>TCP</sub>  | t <sub>TCP</sub> CKREF Clock Period<br>(2MHz–20MHz) | Figure 14.<br>CKREF = STROBE      | S2 = 1, S1 = 0 | 66.0                  |      | 200   | ns  |  |  |  |  |
| (21011)2-2010     |                                                     | CITIEL = STROBE                   | S2 = 1, S1 = 1 | 50.0                  |      | 100   |     |  |  |  |  |
|                   |                                                     | CKREF<br>does not equal<br>STROBE | S2 = 0, S1 = 1 |                       |      | 5.0   |     |  |  |  |  |
| f <sub>REF</sub>  | CKREF Frequency Relative to Strobe Frequency        |                                   | S2 = 1, S1 = 0 | 1.1 x f <sub>ST</sub> |      | 15.0  | MHz |  |  |  |  |
|                   | oliobe i requeiley                                  |                                   | S2 = 1, S1 = 1 |                       |      | 20.0  |     |  |  |  |  |
| t <sub>CPWH</sub> | CKREF Clock High Time                               | Figure 14                         |                | 0.2                   | 0.5  |       | Т   |  |  |  |  |
| t <sub>CPWL</sub> | CKREF Clock Low Time                                | Figure 14.                        |                | 0.2                   | 0.5  |       | Т   |  |  |  |  |
| t <sub>CLKT</sub> | LVCMOS Input Transition<br>Time                     | Figure 14.                        | •              |                       |      | 90.0  | ns  |  |  |  |  |

| Symbol              | Parameter                                           | Test Conditions                               |               | Min.                         | Тур. | Max.          | Units |
|---------------------|-----------------------------------------------------|-----------------------------------------------|---------------|------------------------------|------|---------------|-------|
| t <sub>SPWH</sub>   | STROBE Pulse Width<br>HIGH/LOW                      | Figure 14.                                    |               | (T x 4) / 26                 |      | (Tx22)/<br>26 | ns    |
|                     |                                                     |                                               | S2 = 0 S1 = 1 | 52.0                         |      | 130           |       |
| f <sub>MAX</sub>    | Maximum Serial Data Rate                            | CKREF x 26                                    | S2 = 1 S1 = 0 | 130                          |      | 390           | Mb/s  |
|                     |                                                     |                                               | S2 = 1 S1 = 1 | 260                          |      | 520           |       |
| t <sub>STC</sub>    | DP <sub>(n)</sub> Setup to STROBE                   | DIRI = 1                                      |               | 2.5                          |      |               | ns    |
| t <sub>HTC</sub>    | DP(n) Hold to STROBE                                | Figure 13. (f = 5MHz                          | )             | 2.0                          |      |               | ns    |
| f <sub>REF</sub>    | CKREF Frequency Relative to<br>Strobe Frequency     | CKREF Does Not Ec                             | ual STROBE    | 1.1 x<br>f <sub>STROBE</sub> |      | 20.0          | MHz   |
| SERIALIZ            | ER AC ELECTRICAL CHARAC                             | TERISTICS                                     |               |                              |      |               |       |
| t <sub>TCCD</sub>   | Transmitter Clock Input to<br>Clock Output Delay    | DIRI = 1,<br>CKREF = STROBE                   |               | 33a + 1.5                    |      | 35a + 6.5     | ns    |
| t <sub>SPOS</sub>   | CKSO Position Relative to $DS^{(3)}$                | Figure 18.                                    |               | -50.0                        |      | 250           | ps    |
| PLL AC E            | LECTRICAL CHARACTERISTI                             | CS                                            |               |                              |      |               |       |
| t <sub>TPLLS0</sub> | Serializer PLL Stabilization Time                   | Figure 16.                                    |               |                              |      | 200           | μs    |
| t <sub>TPLLD0</sub> | PLL Disable Time Loss of<br>Clock                   | Figure 19.                                    |               |                              |      | 30.0          | μs    |
| t <sub>TPLLD1</sub> | PLL Power-Down Time <sup>(4)</sup>                  | Figure 20.                                    |               |                              |      | 20.0          | ns    |
| DESERIA             | LIZER INPUT OPERATION CO                            | NDITIONS                                      |               |                              |      |               |       |
| t <sub>S_DS</sub>   | Serial Port Setup Time <sup>(5)</sup><br>DS-to-CKSI | Figure 17.                                    |               | 1.4                          |      |               | ns    |
| t <sub>H_DS</sub>   | Serial Port Hold Time <sup>(5)</sup><br>DS-to-CKS   | Figure 17.                                    |               | -250                         |      |               | ps    |
| DESERIA             | LIZER AC ELECTRICAL CHAR                            | ACTERISTICS                                   |               |                              |      |               |       |
| t <sub>RCOP</sub>   | Deserializer Clock Output<br>(CKP OUT) Period       | Figure 15.                                    |               | 50.0                         |      | 500           | ns    |
| t <sub>RCOL</sub>   | CKP OUT Low Time                                    | Figure 15. (Rising Ed                         |               | 13a-3                        |      | 13a+3         | ns    |
| t <sub>RCOH</sub>   | CKP OUT High Time <sup>(6)</sup>                    | Serializer Source ST<br>where a = (1/f) / 26  |               | 13a-3                        |      | 13a+3         | ns    |
| t <sub>PDV</sub>    | Data Valid to CKP LOW <sup>(6)</sup>                | Figure 15. (Rising Ec<br>where a = (1/f) / 26 | lge Strobe)   | 8a-6                         |      | 8a+1          | ns    |
| t <sub>ROLH</sub>   | Output Rise Time<br>(20% to 80%)                    |                                               |               |                              | 2.5  |               | ns    |
| t <sub>ROHL</sub>   | Output Fall Time<br>(80% to 20%)                    | $C_L = 5pF$ , Figure 12.                      |               |                              | 2.5  |               | ns    |

3 Skew is measured form either the rising or falling edge of CKSO clock to the rising or falling edge of data (DSO). Signals are edge aligned. Both outputs should have identical load conditions for this test to be valid.

4 The power-down time is a function of the CKREF frequency prior to CKREF being stopped HIGH or LOW and the state of the S1/S2 mode pins. The specific number of clock cycles required for the PLL to be disabled varies based on the operating mode of the device.

5 Signals are transmitted from the serializer source synchronously. In some cases, data is transmitted when the clock remains at a high state. Skew should only be measured when data and clock are transitioning at the same time. Total measured input skew is a combination of output skew from the serializer, load variations, and ISI and jitter effects.

6 Rising edge of CKP appears approximately 13 bit times after the falling edge of the CKP output. Falling edge of CKP occurs approximately eight bit times after a data transition or six bit times after the falling edge of CKSO. Variation of the data with respect of the CKP signal is due to internal propagation delay differences of the data and CKP path and propagation delay differences on the various data pins. If the CKREF is not equal to STROBE for the serializer, the CKP signal does not maintain a 50% duty cycle. The low time of CKP remains 13 bit times.

FIN24AC — 22-Bit Bi-Directional Serializer/Deserializer

| Symbol                                         | Parameter                                        | Test Conditions                                                          | Min. | Тур. | Max. | Units |
|------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|------|------|------|-------|
| t <sub>PHL_DIR</sub> ,<br>t <sub>PLH_DIR</sub> | Propaga <u>tion D</u> elay<br>DIRI-to-DIRO       | DIRI LOW-to-HIGH or HIGH-to-LOW                                          |      |      | 17   | ns    |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>            | Propagation Delay<br>DIRI-to-DP                  | DIRI LOW-to-HIGH                                                         |      |      | 25   | ns    |
| t <sub>PZL</sub> , t <sub>PZH</sub>            | Propagation Delay<br>DIRI-to-DP                  | DIRI HIGH-to-LOW                                                         |      |      | 25   | ns    |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>            | Deserializer Disable Time:<br>S0 or S1 to DP     | DIRI = 0,<br>S1(2) = 0 and S2(1) = LOW-to-HIGH, Figure 22.               |      |      | 25   | ns    |
| t <sub>PZL</sub> , t <sub>PZH</sub>            | Deserializer Enable Time:<br>S0 or S1 to DP      | DIRI = $0^{(7)}_{,(7)}$<br>S1(2) = 0 and S2(1) = LOW-to-HIGH, Figure 22. |      |      | 2    | μs    |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>            | Serializer Disable Time:<br>S0 or S1 to CKSO, DS | DIRI = 1,<br>S1(2) = 0 and S2(1) = HIGH-to-LOW, Figure 21.               |      |      | 25   | ns    |
| t <sub>PZL</sub> , t <sub>PZH</sub>            | Serializer Enable Time:<br>S0 or S1 to CKSO, DS  | DIRI = 1,<br>S1(2) and S2(1) = LOW-to-HIGH, Figure 21.                   |      |      | 65   | ns    |

#### Note:

7 Deserializer Enable Time includes the amount of time required for internal voltage and current references to stabilize. This time is significantly less than the PLL lock time and does not impact overall system startup time.

## Capacitance

| Symbol               | Parameter                                                         | Test Conditions                                    | Min. | Тур. | Max. | Units |
|----------------------|-------------------------------------------------------------------|----------------------------------------------------|------|------|------|-------|
| C <sub>IN</sub>      | Capacitance of Input Only Signals,<br>CKREF, STROBE, S1, S2, DIRI | DIRI = 1, S1 = S2 = 0,<br>V <sub>DD</sub> = 2.5V   |      | 2    |      | pF    |
| C <sub>IO</sub>      | Capacitance of Parallel Port Pins DP <sub>1:12</sub>              | DIRI = 1, S1 = S2 = 0,<br>V <sub>DD</sub> = 2.5V   |      | 2    |      | pF    |
| C <sub>IO-DIFF</sub> | Capacitance of Differential I/O Signals                           | DIRI = 0, S1 = S2 = 0,<br>V <sub>DD</sub> = 2.775V |      | 2    |      | pF    |

FIN24AC — 22-Bit Bi-Directional Serializer/Deserializer



t<sub>CLKT</sub>

90%

t<sub>TCF</sub>

t<sub>CPWL</sub>

t<sub>TPLLS0</sub>

10%

VIH

t<sub>CPWH</sub>/ t<sub>SPWH</sub> 90%

10%

50%







FIN24AC —

22-Bit Bi-Directional Serializer/Deserializer



#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all waranties and will appropriately address any warrantly issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to corrbat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                    |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in<br>any manner without notice.                                                              |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fai<br>Semiconductor reserves the right to make changes at any time without notice to improve desi |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes<br>at any time without notice to improve the design.                                      |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                           |  |  |

IN24AC

I

22-Bit Bi-Directional Serializer/Deserializer