

Data Sheet

January 2002

# 4A, 60V, 0.600 Ohm, Logic Level, N-Channel Power MOSFETs

The RFD4N06L, RFD4N06LSM are N-Channel enhancement mode silicon gate power field effect transistors specifically designed for use with logic level (5 volt) driving sources in applications such as programmable controllers, automotive switching, and solenoid drivers. This performance is accomplished through a special gate oxide design which provides full rated conduction at gate biases in the 3-5 volt range, thereby facilitating true on-off power control from logic circuit supply voltages.

Formerly developmental type TA09520.

## **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND      |
|-------------|----------|------------|
| RFD4N06L    | TO-251AA | RFD4N06L   |
| RFD4N06LSM  | TO-252AA | RFD4N06LSM |

NOTE: When ordering, use the entire part number.

#### **Features**

- 4A, 60V
- $r_{DS(ON)} = 0.600\Omega$
- Design Optimized for 5 Volt Gate Drive
- Can be Driven Directly From Q-MOS, N-MOS, or TTL Circuits
- SOA is Power Dissipation Limited
- 175°C Rated Junction Temperature
- · Logic Level Gate
- · High Input Impedance
- · Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

## Symbol



### **Packaging**

**JEDEC TO-251AA** 



JEDEC TO-252AA



## RFD4N06L, RFD4N06LSM

## **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                               | RFD4N06L<br>RFD4N06LSM | UNITS                  |
|-------------------------------------------------------------------------------|------------------------|------------------------|
| Drain to Source Breakdown Voltage (Note 1)                                    | 60                     | V                      |
| Drain to Gate Voltage (Note 1)V <sub>DGR</sub>                                | 60                     | V                      |
| Gate to Source Voltage                                                        | ±10                    | V                      |
| Continuous Drain Current                                                      | 4                      | Α                      |
| Pulsed Drain Current (Note 3)                                                 | 10                     | Α                      |
| Maximum Power Dissipation                                                     | 30<br>0.20             | W<br>W/ <sup>o</sup> C |
| Operating and Storage Temperature                                             | -55 to 175             | oC                     |
| Maximum Temperature for Soldering  Leads at 0.063in (1.6mm) from Case for 10s | 300<br>260             | °C<br>°C               |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

## $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{C} = 25^{o}\text{C, Unless Otherwise Specified}$

| PARAMETER                                             | SYMBOL                 | TEST CONDITIONS                                                       |                               | MIN | TYP | MAX   | UNITS |
|-------------------------------------------------------|------------------------|-----------------------------------------------------------------------|-------------------------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage                     | BV <sub>DSS</sub>      | I <sub>D</sub> = 1mA, V <sub>GS</sub> = 0V                            |                               | 60  | -   | -     | V     |
| Gate to Threshold Voltage                             | V <sub>GS(TH)</sub>    | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                    |                               | 1   | -   | 2.5   | V     |
| Zero Gate Voltage Drain Current                       | I <sub>DSS</sub>       | $T_{C} = 25^{\circ}C, V_{DS} = 50V, V_{GS} = 0V$                      |                               | -   | -   | 1     | μΑ    |
|                                                       |                        | $T_C = 125^{\circ}C, V_{DS} = 50V, V_{GS} = 0V$                       |                               | -   | -   | 50    | μΑ    |
| Gate to Source Leakage Current                        | I <sub>GSS</sub>       | $V_{GS} = \pm 10V, V_{DS} = 0V$                                       | ,                             | -   | -   | ±100  | nA    |
| Drain to Source On Voltage (Note 2)                   | V <sub>DS(ON)</sub>    | I <sub>D</sub> = 1A, V <sub>GS</sub> = 5V                             |                               | -   | -   | 0.8   | V     |
|                                                       |                        | I <sub>D</sub> = 2A, V <sub>GS</sub> = 5V                             |                               | -   | -   | 2.0   | V     |
|                                                       |                        | I <sub>D</sub> = 4A, V <sub>GS</sub> = 7.5V                           |                               | -   | -   | 4.0   | V     |
| Drain to Source On Resistance (Note 2)                | r <sub>DS(ON)</sub>    | I <sub>D</sub> = 1A, V <sub>GS</sub> = 5V                             |                               | -   | -   | 0.600 | Ω     |
| Forward Transconductance (Note 2)                     | V <sub>(plateau)</sub> | V <sub>DS</sub> = 15V, I <sub>D</sub> = 4A                            |                               | -   | -   | 4.5   | V     |
| Turn-On Delay Time                                    | t <sub>d</sub> (ON)    | $V_{DD} = 30V$ , $I_{D} = 1A$ , $R_{GS} = 6.25\Omega$ , $V_{GS} = 5V$ |                               | -   | -   | 20    | ns    |
| Rise Time                                             | t <sub>r</sub>         |                                                                       |                               | -   | -   | 130   | ns    |
| Turn-Off Delay Time                                   | t <sub>d</sub> (OFF)   |                                                                       |                               | -   | -   | 40    | ns    |
| Fall Time                                             | t <sub>f</sub>         |                                                                       |                               | -   | -   | 160   | ns    |
| Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub>    | V <sub>GS</sub> = 0-10V                                               | $V_{DD} = 48V,$ $I_{D} = 2A,$ | -   | -   | 8     | nC    |
| Gate Charge at 5V                                     | Q <sub>g(5)</sub>      | $V_{GS} = 0-5V$ $R_L = 24\Omega$                                      | -                             | -   | 5   | nC    |       |
| Threshold Gate Charge                                 | Q <sub>g(TH)</sub>     | V <sub>GS</sub> = 0-1V                                                |                               | -   | -   | 1     | nC    |
| Thermal Resistance Junction to Case                   | $R_{\theta JC}$        |                                                                       | 1                             | -   | -   | 5     | °C/W  |

#### **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                           | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|-------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = 1A                      | -   | -   | 1.4 | V     |
| Reverse Recovery Time                  | t <sub>rr</sub> | $I_{SD} = 2A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | 150 | -   | ns    |

#### NOTES:

- 2. Pulsed: pulse duration =  $300\mu s$  max, duty cycle = 2%.
- 3. Repetitive rating: pulse width limited by maximum junction temperature.

## Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 3. FORWARD BIAS SAFE OPERATING AREA



FIGURE 5. TRANSFER CHARACTERISTICS



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



**FIGURE 4. SATURATION CHARACTERISTICS** 



FIGURE 6. DRAIN TO SOURCE ON RESISTANCE vs DRAIN CURRENT

#### Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 7. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



FIGURE 9. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 8. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



NOTE: Refer to Fairchild Application Notes AN7254 and AN7260.

FIGURE 10. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT

#### Test Circuits and Waveforms



FIGURE 11. SWITCHING TIME TEST CIRCUIT



FIGURE 12. RESISTIVE SWITCHING WAVEFORMS

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ 

EnSigna™ MicroFET™ QT Optoelectronics™ TruTranslation™
FACT™ MicroPak™ Quiet Series™ UHC™
FACT Quiet Series™ MICROWIRE™ SILENT SWITCHER® UltraFET®

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H4



- $r_{DS(ON)} = 0.600\Omega$
- Design Optimized for 5 Volt Gate Drive
- Can be Driven Directly From Q-MOS, N-MOS, or TTL Circuits
- SOA is Power Dissipation Limited
- 175°C Operating Temperature
- Logic Level Gate
- High Input Impedance
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

## back to top

## Product status/pricing/packaging

| Product      | Product status  | Pricing* | Package type | Leads | Packing method |
|--------------|-----------------|----------|--------------|-------|----------------|
| RFD4N06LSM9A | Full Production | \$1.26   | TO-252(DPAK) | 3     | TAPE REEL      |

<sup>\* 1,000</sup> piece Budgetary Pricing

back to top

<u>Home</u> | <u>Find products</u> | <u>Technical information</u> | <u>Buy products</u> | <u>Support</u> | <u>Company</u> | <u>Contact us</u> | <u>Site index</u> | <u>Privacy policy</u>

© Copyright 2002 Fairchild Semiconductor