

## **ESD Protection Diode**

# Low Capacitance

### **SL05T1G Series**

This family of surge protection offers transient overvoltage protection with significantly reduced capacitance. The capacitance is lowered by integrating a compensating diode in series. This integrated solution offers ESD protection for high speed interfaces such as communication systems, computers, and computer peripherals.

- Surge protection Diode in Series with a Compensating Diode Offers <5 pF Capacitance
- ESD Protection Meeting IEC 61000-4-2, 4-4, 4-5
- Peak Power Rating of 300 W, 8 × 20 μs
- Bi-Direction Protection Can Be Achieved By Using Two Devices
- Flammability Rating UL 94 V-0
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Mechanical Characteristics:**

**CASE:** Void-free, transfer-molded, thermosetting plastic case

**FINISH:** Corrosion resistant finish, easily solderable

#### **MAXIMUM CASE TEMPERATURE FOR SOLDERING PURPOSES:**

260°C for 10 Seconds

Package designed for optimal automated board assembly Small package size for high density applications Available in 8 mm Tape and Reel

Use the Device Number to order the 7 inch/3,000 unit reel. Replace the "T1" with "T3" in the Device Number to order the 13 inch/10,000 unit reel.





STYLE 26

**MARKING DIAGRAM** Lxx M • Lxx = Device Code

xx = 05, 12, 15, or 24

= Date Code\* = Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation and/or overbar may vary depending upon manufacturing location.

#### ORDERING INFORMATION

| Device    | Package             | Shipping <sup>†</sup> |
|-----------|---------------------|-----------------------|
| SL05T1G   | SOT-23<br>(Pb-Free) | 3000/Tape & Reel      |
| SZSL05T1G | SOT-23<br>(Pb-Free) | 3000/Tape & Reel      |
| SL12T1G   | SOT-23<br>(Pb-Free) | 3000/Tape & Reel      |
| SL15T1G   | SOT-23<br>(Pb-Free) | 3000/Tape & Reel      |
| SZSL15T1G | SOT-23<br>(Pb-Free) | 3000/Tape & Reel      |
| SL24T1G   | SOT-23<br>(Pb-Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **DEVICE MARKING INFORMATION**

See specific marking information in the device marking column of the table on page 2 of this data sheet.

### **SL05T1G Series**

#### **MAXIMUM RATINGS**

| Rating                                                                                          | Symbol                            | Value                 | Unit               |
|-------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--------------------|
| Peak Power Dissipation @ 8x20 usec (Note 1)<br>@ T <sub>L</sub> ≤ 25°C                          | P <sub>pk</sub>                   | 300                   | W                  |
| IEC 61000-4-2 Level 4 Contact Discharge Air Discharge IEC 61000-4-4 EFT IEC 61000-4-5 Lightning | V <sub>pp</sub>                   | ±8<br>±16<br>40<br>12 | kV<br>kV<br>A<br>A |
| Total Power Dissipation on FR–5 Board (Note 2) @ T <sub>A</sub> = 25°C Derate above 25°C        | $P_{D}$                           | 225<br>1.8            | mW<br>mW/°C        |
| Thermal Resistance Junction to Ambient                                                          | $R_{	hetaJA}$                     | 556                   | °C/W               |
| Total Power Dissipation on Alumina Substrate (Note 3) @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 300<br>2.4            | mW<br>mW/°C        |
| Thermal Resistance Junction-to-Ambient                                                          | $R_{	hetaJA}$                     | 417                   | °C/W               |
| Junction and Storage Temperature Range                                                          | T <sub>J</sub> , T <sub>stg</sub> | – 55 to +150          | °C                 |
| Lead Solder Temperature – Maximum (10 Second Duration)                                          | T <sub>L</sub>                    | 260                   | °C                 |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Non-repetitive current pulse per Figure 2
- 2.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.
- 3. Alumina = 0.4 x 0.3 x 0.024 in., 99.5% alumina

#### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

#### UNIDIRECTIONAL

| Symbol          | Parameter                                          |
|-----------------|----------------------------------------------------|
| I <sub>PP</sub> | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>  | Clamping Voltage @ I <sub>PP</sub>                 |
| $V_{RWM}$       | Working Peak Reverse Voltage                       |
| I <sub>R</sub>  | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| $V_{BR}$        | Breakdown Voltage @ I <sub>T</sub>                 |
| I <sub>T</sub>  | Test Current                                       |
| $\Theta V_{BR}$ | Maximum Temperature Coefficient of V <sub>BR</sub> |
| I <sub>F</sub>  | Forward Current                                    |
| V <sub>F</sub>  | Forward Voltage @ I <sub>F</sub>                   |
| Z <sub>ZT</sub> | Maximum Zener Impedance @ I <sub>ZT</sub>          |
| I <sub>ZK</sub> | Reverse Current                                    |
| $Z_{ZK}$        | Maximum Zener Impedance @ I <sub>ZK</sub>          |



#### **ELECTRICAL CHARACTERISTICS**

|        |         |                  |                                   | Breakdown Voltage<br>(Note 4) |            | V <sub>C</sub> , Clampi<br>(Not | ng Voltage<br>e 5) | Max             | Сарас                   | itance     |
|--------|---------|------------------|-----------------------------------|-------------------------------|------------|---------------------------------|--------------------|-----------------|-------------------------|------------|
|        | Device  | V <sub>RWM</sub> | I <sub>R</sub> @ V <sub>RWM</sub> | V <sub>BR</sub> @ 1 r         | nA (Volts) | @ 1 A                           | @ 5 A              | I <sub>PP</sub> | @ V <sub>R</sub> = 0 V, | 1 MHz (pF) |
| Device | Marking | (V)              | (μΑ)                              | Min                           | Max        | (V)                             | (V)                | (A)             | Тур                     | Max        |
| SL05   | L05     | 5.0              | 20                                | 6.0                           | 8.0        | 9.8                             | 11                 | 17              | 3.5                     | 5.0        |
| SL12   | L12     | 12               | 1.0                               | 13.3                          | 15.5       | 19                              | 24                 | 12              | 3.5                     | 5.0        |
| SL15   | L15     | 15               | 1.0                               | 16.7                          | 18.5       | 24                              | 30                 | 10              | 3.5                     | 5.0        |
| SL24   | L24     | 24               | 1.0                               | 26.7                          | 29         | 43                              | 55                 | 5.0             | 3.5                     | 5.0        |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. V<sub>BR</sub> measured at pulse test current of 1 mA at an ambient temperature of 25°C

- 5. Surge current waveform per Figure 2

#### **SL05T1G Series**

#### **TYPICAL CHARACTERISTICS**



Figure 1. Maximum Peak Power Rating



Figure 2.  $8 \times 20 \mu s$  Pulse Waveform



Figure 3. Typical Junction Capacitance



Figure 4. Typical Leakage Over Temperature

#### **Applications Background**

This family of surge protection devices (SL05T1 series) are designed to protect sensitive electronics such as communications systems, computers, and computer peripherals against damage due to ESD conditions or transient voltage conditions. Because of their low capacitance value (less than 5 pF), they can be used in high speed I/O data lines. Low capacitance is achieved by integrating a compensating diode in series with the surge protection which is basically based in the below theoretical principle:

- Capacitance in parallel: CT = C1+C2+....+Cn
- Capacitance in series: 1/CT = (1/C1)+(1/C2)+....+(1/Cn) The Figure 5 shows the integrated solution of the SL05T1 series device:



Figure 5.

In the case that an over-voltage condition occurs in the I/O line protected by the SL05T1 series device, the surge protection is reversed-biased while the compensation diode is forward-biased so the resulting current due to the transient voltage is drained to ground.

If protection in both polarities is required, an additional device is connected in inverse-parallel with reference to the first one, the Figure 6 illustrates the inverse-parallel connection for bi-directional or unidirectional lines:



Figure 6.

An alternative solution to protect unidirectional lines, is to connect a fast switching steering diode in parallel with the SL05T1 series device. When the steering diode is forward-biased, the surge protection will avalanche and conduct in reverse direction. It is important to note that by adding a steering diode, the effective capacitance in the circuit will be increased, therefore the impact of adding a steering diode must be taken in consideration to establish whether the incremental capacitance will affect the circuit functionality or not. The Figure 7 shows the connection between the steering diode and the SL05T1 series device:



Figure 7.

Another typical application in which the SL05T1 series device can be utilized, is to protect multiple I/O lines. The protection in each of the I/O lines is achieved by connecting two devices in inverse–parallel. The Figure 8 illustrates how multiple I/O line protection is achieved:



Figure 8.

For optimizing the protection, it is recommended to use ground planes and short path lengths to minimize the PCB's ground inductance.





**SOT-23 (TO-236)** CASE 318 ISSUE AT

**DATE 01 MAR 2023** 









#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M,1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF THE BASE MATERIAL.
- 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.

|     | MILLIMETERS |      |      | INCHES |       |       |
|-----|-------------|------|------|--------|-------|-------|
| DIM | MIN.        | N□M. | MAX. | MIN.   | N□M.  | MAX.  |
| Α   | 0.89        | 1.00 | 1.11 | 0.035  | 0.039 | 0.044 |
| A1  | 0.01        | 0.06 | 0.10 | 0.000  | 0.002 | 0.004 |
| b   | 0.37        | 0.44 | 0.50 | 0.015  | 0.017 | 0.020 |
| С   | 0.08        | 0.14 | 0.20 | 0.003  | 0.006 | 0.008 |
| D   | 2.80        | 2.90 | 3.04 | 0.110  | 0.114 | 0.120 |
| Ε   | 1.20        | 1.30 | 1.40 | 0.047  | 0.051 | 0.055 |
| e   | 1.78        | 1.90 | 2.04 | 0.070  | 0.075 | 0.080 |
| L   | 0.30        | 0.43 | 0.55 | 0.012  | 0.017 | 0.022 |
| L1  | 0.35        | 0.54 | 0.69 | 0.014  | 0.021 | 0.027 |
| HE  | 2.10        | 2.40 | 2.64 | 0.083  | 0.094 | 0.104 |
| Т   | 0*          |      | 10°  | 0*     |       | 10°   |

# GENERIC MARKING DIAGRAM\*



XXX = Specific Device Code

M = Date Code

■ = Pb-Free Package



RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42226B     | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOT-23 (TO-236) |                                                                                                                                                                              | PAGE 1 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

# MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS



#### **SOT-23 (TO-236)** CASE 318 ISSUE AT

**DATE 01 MAR 2023** 

| STYLE 1 THRU 5:<br>CANCELLED                            | STYLE 6:<br>PIN 1. BASE<br>2. EMITTER<br>3. COLLECTOR | STYLE 7:<br>PIN 1. EMITTER<br>2. BASE<br>3. COLLECTOR | STYLE 8:<br>PIN 1. ANODE<br>2. NO CONNECTION<br>3. CATHODE | 1                |                  |
|---------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|------------------|------------------|
| STYLE 9:                                                | STYLE 10:                                             | STYLE 11:                                             | STYLE 12: PIN 1. CATHODE 2. CATHODE 3. ANODE               | STYLE 13:        | STYLE 14:        |
| PIN 1. ANODE                                            | PIN 1. DRAIN                                          | PIN 1. ANODE                                          |                                                            | PIN 1. SOURCE    | PIN 1. CATHODE   |
| 2. ANODE                                                | 2. SOURCE                                             | 2. CATHODE                                            |                                                            | 2. DRAIN         | 2. GATE          |
| 3. CATHODE                                              | 3. GATE                                               | 3. CATHODE-ANODE                                      |                                                            | 3. GATE          | 3. ANODE         |
| STYLE 15:                                               | STYLE 16:                                             | STYLE 17:                                             | STYLE 18:                                                  | STYLE 19:        | STYLE 20:        |
| PIN 1. GATE                                             | PIN 1. ANODE                                          | PIN 1. NO CONNECTION                                  | PIN 1. NO CONNECTION                                       | N PIN 1. CATHODE | PIN 1. CATHODE   |
| 2. CATHODE                                              | 2. CATHODE                                            | 2. ANODE                                              | 2. CATHODE                                                 | 2. ANODE         | 2. ANODE         |
| 3. ANODE                                                | 3. CATHODE                                            | 3. CATHODE                                            | 3. ANODE                                                   | 3. CATHODE-ANODE | 3. GATE          |
| STYLE 21:                                               | STYLE 22:                                             | STYLE 23:                                             | STYLE 24:                                                  | STYLE 25:        | STYLE 26:        |
| PIN 1. GATE                                             | PIN 1. RETURN                                         | PIN 1. ANODE                                          | PIN 1. GATE                                                | PIN 1. ANODE     | PIN 1. CATHODE   |
| 2. SOURCE                                               | 2. OUTPUT                                             | 2. ANODE                                              | 2. DRAIN                                                   | 2. CATHODE       | 2. ANODE         |
| 3. DRAIN                                                | 3. INPUT                                              | 3. CATHODE                                            | 3. SOURCE                                                  | 3. GATE          | 3. NO CONNECTION |
| STYLE 27:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE | STYLE 28:<br>PIN 1. ANODE<br>2. ANODE<br>3. ANODE     |                                                       |                                                            |                  |                  |

| DOCUMENT NUMBER: | 98ASB42226B     | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-23 (TO-236) |                                                                                                                                                                                | PAGE 2 OF 2 |  |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales