

## Quad 58 V TVS for PoE supplies in SO-8



### **Features**

- Peak pulse power: up to 2.7 kW (8/20  $\mu$ s)
- Stand-off voltage: 58 V
- 4 unidirectional Transils and 4 decoupling capacitances
- Low clamping voltage: 100 V
- · Low leakage current:
  - 0.2 μA at 25 °C
  - 1 μA at 85 °C
- Operating T<sub>i</sub> max.: 150 °C
- · JEDEC registered package outline



### Complies with the following standards

- IEC61000-4-2 level
  - ±15 kV (air discharge)
  - ±8 kV (contact discharge)
- IEC61000-4-5 level 2
  - ±1 kV 42 Ω
- IEEE 802.3af-2003
- IEEE 802.3at-2008

### Product status link

PEP01-5841

### **Description**

The PEP01-5841 has been designed to protect power over Ethernet PSE equipment against line overvoltages. It embeds 4 decoupling capacitors to stabilize power supplies.

It is compatible with IEEE 802.3af-2003 and IEEE 802.3at-2008 requirements and it allows PoE based systems to be protected against both electrical overstress (EOS) and electrostatic discharges (ESD) according to IEC61000-4-5 and IEC61000-4-2.

The low clamping voltage (100 V) makes it compatible with PMOS and PSE controller technologies. Developed in Planar technology, it provides high reliability level.

Packaged in SO-8, it minimizes PCB consumption (footprint in accordance with the IPC 7531 standard).



## 1 Characteristics

Table 1. Absolute maximum ratings (T<sub>amb</sub> = 25 °C)

| Symbol           |                                                                        | Value                     | Unit |    |
|------------------|------------------------------------------------------------------------|---------------------------|------|----|
| V <sub>PP</sub>  | Peak pulse voltage Peak pulse voltage (IEC61000-4-2 contact discharge) |                           | 30   | kV |
| P <sub>PP</sub>  | Peak pulse power dissipation                                           | $T_j$ initial = $T_{amb}$ | 2700 | W  |
| T <sub>stg</sub> | Storage temperature range                                              | -65 to +150               | °C   |    |
| Tj               | Operating junction temperature ra                                      | -55 to +150               | °C   |    |
| TL               | Maximum lead temperature for so                                        | 260                       | °C   |    |

Figure 1. Electrical characteristics - parameter definitions



Figure 2. Pulse definition for electrical characteristics



DS6245 - Rev 5 page 2/15



Table 2. Electrical characteristics - parameter values (T<sub>amb</sub> = 25 °C, unless otherwise specified)

| Туре       | I <sub>RM</sub> max at V <sub>RM</sub> |       | V <sub>BR</sub> at I <sub>BR</sub> <sup>(1)</sup> |      |      | 8 / 20μs                          |     |                | С  | αΤ   |      |                      |
|------------|----------------------------------------|-------|---------------------------------------------------|------|------|-----------------------------------|-----|----------------|----|------|------|----------------------|
|            |                                        |       |                                                   |      |      | V <sub>CL</sub> <sup>(2)(3)</sup> | Ірр | R <sub>D</sub> |    | ui   |      |                      |
|            | 25 °C                                  | 85 °C |                                                   | Min. | Тур. | Max.                              |     | Max.           |    | Max. | Тур. | Max.                 |
|            | μ                                      | A     | ٧                                                 |      | ٧    |                                   | mA  | V              | Α  | Ω    | pF   | 10 <sup>-4</sup> /°C |
| PEP01-5841 | 0.2                                    | 1     | 58                                                | 64.4 | 67.8 | 71.2                              | 1   | 100            | 24 | 1.2  | 55   | 10.4                 |

- 1. To calculate  $V_{BR}$  versus  $T_j$ :  $V_{BR}$  at  $T_j = V_{BR}$  at 25 °C x (1 +  $\alpha T$  x ( $T_j$  25))
- 2. To calculate  $V_{CL}$  versus  $T_j$ :  $V_{CL}$  at  $T_j = V_{CL}$  at 25 °C x (1 +  $\alpha T$  x ( $T_j$  25))
- 3. To calculate  $V_{CL}$  max versus  $I_{PPappli}$ :  $V_{CLmax} = V_{BR}$  max +  $R_D$  x  $I_{PPappli}$

DS6245 - Rev 5 page 3/15



## 1.1 Characteristics (curves)









DS6245 - Rev 5 page 4/15





to ambient versus pulse duration Z<sub>th(j-a)</sub> / R<sub>th(j-a)</sub> (printed ciruit board FR4, S<sub>cu</sub> = 1 cm<sup>2</sup>) t<sub>p</sub> (s) 0.01 1.0E-03 1.0E-02 1.0E-01 1.0E+00 1.0E+01 1.0E+02 1.0E+03

Figure 9. Leakage current versus junction temperature



DS6245 - Rev 5 page 5/15



# 2 Application

Figure 10. Typical application circuit with PMOS integrated in PSE controller



DS6245 - Rev 5 page 6/15





Figure 11. Typical application circuit with external PMOS

Figure 10. Typical application circuit with PMOS integrated in PSE controller and Figure 11. Typical application circuit with external PMOS show typical application schematics of PoE network. Power sourcing equipment (PSE) allows communication and power sourcing for several power devices (PD). The number of ways is generally a multiple of 4, this optimizes the PEP01-5841 for track layout and crosstalk, as well as PCB surface occupation. This protection device has been studied to comply with the latest IEEE 802.3af-2003 requirements and to withstand the surge defined in the IEC 61000-4-5 level 2 requirements.

DS6245 - Rev 5 page 7/15



# 3 Technical information

Figure 12. Footprint recommendation for improved clearance dimensions in mm (inches)



On top of the recommended SO-8 footprint described in Figure 14. Footprint recommendations, dimensions in mm (inches), the above footprint offers a better clearance for voltage higher than 50 V.

DS6245 - Rev 5 page 8/15



# **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### **SO-8 package information** 4.1



Figure 13. SO-8 package outline





Table 3. SO-8 package mechanical data

|      | Dimensions |             |      |        |       |       |  |  |  |
|------|------------|-------------|------|--------|-------|-------|--|--|--|
| Ref. |            | Millimeters |      | Inches |       |       |  |  |  |
|      | Min.       | Тур.        | Max. | Min.   | Тур.  | Max.  |  |  |  |
| Α    |            |             | 1.75 |        |       | 0.069 |  |  |  |
| A1   | 0.1        |             | 0.25 | 0.004  |       | 0.010 |  |  |  |
| A2   | 1.25       |             |      | 0.049  |       |       |  |  |  |
| b    | 0.31       |             | 0.51 | 0.012  |       | 0.020 |  |  |  |
| С    | 0.10       |             | 0.25 | 0.004  |       | 0.010 |  |  |  |
| D    | 4.80       | 4.90        | 5.00 | 0.189  | 0.193 | 0.197 |  |  |  |
| E    | 5.80       | 6.00        | 6.20 | 0.228  | 0.236 | 0.244 |  |  |  |
| E1   | 3.80       | 3.90        | 4.00 | 0.150  | 0.154 | 0.157 |  |  |  |
| е    |            | 1.27        |      |        | 0.050 |       |  |  |  |
| h    | 0.25       |             | 0.50 | 0.010  |       | 0.020 |  |  |  |
| L    | 0.40       |             | 1.27 | 0.016  |       | 0.05  |  |  |  |
| L1   |            | 1.04        |      |        | 0.041 |       |  |  |  |
| k°   | 0          |             | 8    | 0      |       | 8     |  |  |  |
| ccc  |            |             | 0.10 |        |       | 0.004 |  |  |  |

DS6245 - Rev 5 page 9/15



Figure 14. Footprint recommendations, dimensions in mm (inches)



Figure 15. Marking layout (refer to ordering information table for marking)



XXXXX: Marking ZZ : Manufacturing location Y : Year WW : week

Chamfer indicates pin 1

Figure 16. Package orientation in reel



Taped according to EIA-481

Note: Pocket dimensions are not on scale

Pocket shape may vary depending on package

Figure 17. Tape and reel orientation



Figure 18. Reel dimensions (mm)



Figure 19. Inner box dimensions (mm)



DS6245 - Rev 5 page 10/15



Figure 20. Tape and reel outline

Note: Pocket dimensions are not on scale Pocket shape may vary depending on package

Table 4. Tape and reel mechanical data

|      | Dimensions  |      |      |  |  |  |  |
|------|-------------|------|------|--|--|--|--|
| Ref. | Millimeters |      |      |  |  |  |  |
|      | Min.        | Тур. | Max. |  |  |  |  |
| P0   | 3.9         | 4    | 4.1  |  |  |  |  |
| P1   | 7.9         | 8    | 8.1  |  |  |  |  |
| P2   | 1.95        | 2    | 2.05 |  |  |  |  |
| ØD0  | 1.45        | 1.5  | 1.6  |  |  |  |  |
| ØD1  | 1.6         |      |      |  |  |  |  |
| F    | 5.45        | 5.5  | 5.55 |  |  |  |  |
| K0   | 2.5         | 2.6  | 2.7  |  |  |  |  |
| W    | 11.7        | 12   | 12.3 |  |  |  |  |

DS6245 - Rev 5 page 11/15



Figure 21. ST ECOPACK recommended soldering reflow profile for PCB mounting



Note: Minimize air convection currents in the reflow oven to avoid component movement. Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.

DS6245 - Rev 5 page 12/15



# 5 Ordering information

Figure 22. Ordering information scheme



**Table 5. Ordering information** 

| Order code | Marking | Package | Weight | Base qty. | Delivery mode |
|------------|---------|---------|--------|-----------|---------------|
| PEP01-5841 | 58E1    | SO-8    | 78 mg  | 2000      | Tape and reel |

DS6245 - Rev 5 page 13/15



# **Revision history**

**Table 6. Document revision history** 

| Date        | Version | Changes                                                                                                                                                                                                                        |
|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06-May-2009 | 1       | Initial release.                                                                                                                                                                                                               |
| 14-May-2009 | 2       | Standards compliance updated.                                                                                                                                                                                                  |
| 17-Jan-2013 | 3       | Added note on GND pins in Figure 1 and added Figure 15.                                                                                                                                                                        |
| 13-Nov-2013 | 4       | Updated level 4 to level 2 under Figure 12.                                                                                                                                                                                    |
| 15-May-2020 | 5       | Updated Figure 12. Footprint recommendation for improved clearance dimensions in mm (inches) and Figure 10. Typical application circuit with PMOS integrated in PSE controller.  Minor text change to improve the readability. |

DS6245 - Rev 5 page 14/15



### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

DS6245 - Rev 5 page 15/15