

#### WS72634

# 9MHz Rail-to-Rail Input Output CMOS Operational Amplifiers

### **Descriptions**

The WS72634 is a quad low power rail-to-rail input output operational amplifier featuring low current noise, high slew rate and wide signal bandwidth. The combination of low noise, low input bias currents, high speed and inside EMI filter make this amplifier useful in a wide variety of applications. Filters, integrators, photo-diode amplifiers, and high impedance sensors all benefit from this combination of performance features. Audio and other ac applications benefit from the wide bandwidth and low distortion of this device. Applications for this amplifier include power amplifier (PA) controls, laser diode control loops, portable and loop-powered instrumentation, audio amplification for portable devices, and ASIC input and output amplifiers. The WS72634 is available with MSL 3 Level in SOP-14L and TSSOP-14L package. Standard products are Pb-Free and halogen-Free.

### **Applications**

- Sensor Signal Conditioning
- Consumer Audio
- Communications
- Scanners

#### **Features**

Gain-bandwidth : 9 MHz

Product

• Low Noise : 12.5 nV/ √ Hz (f= 1kHz)

Slew Rate : 5 V/µs

Offset Voltage : 3.5 mV (max)
 Supply Range : 2.2 V to 5.5 V
 Supply Current : 700 µA/Amplifier

High Output Current : 130 mA

Internal EMI Filter

Rail-to-Rail Input/Output Swing

- 40°C to 125°C Operation Range

Robust 8kV HBM and 400V MM and 2kV CDM

#### Http://www.omnivision-group.com





SOP-14L

TSSOP-14L



SOP-14L / TSSOP-14L Pin configuration (Top view)





SOP-14L

TSSOP-14L

#### Marking

72634 = Device code
GS, GH = Special code
Y = Year code
W = Week code

### **Order Information**

| Device         | Package   | Shipping  |
|----------------|-----------|-----------|
| WS72634S-14/TR | SOP-14L   | 4000/Reel |
| W3720343-14/TK | 30F-14L   | &Tape     |
| WS72634H-14/TR | TSSOP-14L | 4000/Reel |
| WS/2034H-14/1K | 1330P-14L | &Tape     |



**Pin Descriptions** 

| Pin Number | Symbol | Descriptions        |
|------------|--------|---------------------|
| 1          | OUTA   | Output              |
| 2          | -INA   | Inverting input     |
| 3          | +INA   | Non-inverting input |
| 4          | V+     | Positive supply     |
| 5          | +INB   | Non-inverting input |
| 6          | -INB   | Inverting input     |
| 7          | OUTB   | Output              |
| 8          | OUTC   | Output              |
| 9          | -INC   | Inverting input     |
| 10         | +INC   | Non-inverting input |
| 11         | V-     | Negative supply     |
| 12         | +IND   | Non-inverting input |
| 13         | -IND   | Inverting input     |
| 14         | OUTD   | Output              |

# **Absolute Maximum Ratings**

| Parameter                           | Symbol            | Value                | Unit |
|-------------------------------------|-------------------|----------------------|------|
| Supply Voltage, ([V+] – [V-])       | Vs <sup>(2)</sup> | 6                    | V    |
| Input Differential Voltage          | $V_{IDR^{(3)}}$   | ±6                   | V    |
| Input Common Mode Voltage Range     | V <sub>ICR</sub>  | (V-)-0.2 to (V+)+0.2 | V    |
| Output Short-Circuit Duration       | t <sub>so</sub>   | Unlimited            | /    |
| Operating Fee-Air Temperature Range | T <sub>A</sub>    | -40 to 125           | °C   |
| Storage Temperature Range           | T <sub>STG</sub>  | -65 to 150           | °C   |
| Junction Temperature Range          | TJ                | 150                  | °C   |
| Lead Temperature Range              | T∟                | 260                  | °C   |

#### Note:

- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the
  device. These are only stress ratings, and functional operation of the device at these or any other
  conditions beyond those indicated under recommended operating conditions are not implied. Exposure
  to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. All voltage values, except differential voltage are with respect to network terminal.
- 3. Differential voltages are at +IN with respect to -IN.

### **ESD, Electrostatic Discharge Protection**

| Symbol | Parameter                | Condition                  | Minimum level | Unit |
|--------|--------------------------|----------------------------|---------------|------|
| НВМ    | Human Body Model ESD     | MIL-STD-883H Method 3015.8 | ±8000         | V    |
|        | ,                        | JEDEC-EIA/JESD22-A114A     |               |      |
| MM     | Machine Model ESD        | JEDEC-EIA/JESD22-A115      | ±400          | V    |
| CDM    | Charged Device Model ESD | JEDEC-EIA/JESD22-C101E     | ±2000         | V    |

Will Semiconductor Ltd. 2 2023/7/7 – Rev. 1.0



### **Electronics Characteristics**

At  $T_A$  = 25° C,  $V_S$  = 5V,  $V_{CM}$  =  $V_{OUT}$  =  $V_S/2$ ,  $R_{load}$  = 100k $\Omega$ ,  $C_{load}$  = 100pF., unless otherwise noted.

| Symbol                                | Parameter                          | Conditions                                      | Min.     | Тур. | Max.     | Unit              |
|---------------------------------------|------------------------------------|-------------------------------------------------|----------|------|----------|-------------------|
| Vos                                   | Input Offset Voltage               | V <sub>CM</sub> = V <sub>S</sub> /2             | -3.5     | ±0.1 | +3.5     | mV                |
| αvos                                  | Input Offset Voltage Drift         | -40°C to 125°C                                  |          | 2    |          | μV/°C             |
| I <sub>IB</sub>                       | Input Bias Current                 |                                                 |          | 10   |          | pА                |
| los                                   | Input Offset Current               |                                                 |          | 10   |          | pА                |
| Vn                                    | Input Voltage Noise                | f=0.1Hz to10Hz                                  |          | 4    |          | μV <sub>P-P</sub> |
| en                                    | Input Voltage Noise Density        | f=1kHz                                          |          | 12.5 |          | nV/√Hz            |
| CMRR                                  | Common Mode Rejection<br>Ratio     | V <sub>CM</sub> =-0.1V to 5.1V                  | 60       | 90   |          | dB                |
| V <sub>CM</sub>                       | Common Mode Input Voltage<br>Range |                                                 | (V-)-0.1 |      | (V+)+0.1 | V                 |
| PSRR                                  | Power Supply Rejection Ratio       | V <sub>S</sub> = 2.2V to 5.0V                   | 80       | 120  |          | dB                |
| A <sub>VOL</sub>                      | Open Loop Large Signal Gain        | V <sub>OUT</sub> = 0.1V to 4.9V                 |          | 100  |          | dB                |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | High Lavial Output Valtage         | $R_{load}$ =2k $\Omega$                         |          | 13   |          | mV                |
| V <sub>OH</sub>                       | High Level Output Voltage          | R <sub>load</sub> =10kΩ                         |          | 2    |          | mV                |
|                                       | Lave Lavel Output Valtage          | $R_{load}$ =2k $\Omega$                         |          | 8    |          | mV                |
| V <sub>OL</sub>                       | Low Level Output Voltage           | R <sub>load</sub> =10kΩ                         |          | 2    |          | mV                |
| R <sub>OUT</sub>                      | Closed-Loop Output                 | G = 1, f =1MHz,                                 |          | 2.5  |          | Ω                 |
| NOUT                                  | Impedance                          | I <sub>OUT</sub> = 0                            |          | 2.5  |          | \$2               |
| I <sub>SC</sub>                       | Output Short-Circuit Current       | Source Current                                  |          | 130  |          | mA                |
| 150                                   |                                    | Sink Current                                    |          | 130  |          | mA                |
| Vs                                    | Supply Voltage                     |                                                 | 2.2      |      | 5.5      | V                 |
| ΙQ                                    | Quiescent Current per<br>Amplifier | Vs=5V                                           |          | 700  | 870      | μА                |
| PM                                    | Phase Margin                       | $R_{load}$ =10k $\Omega$ , $C_{load}$ =30pF     |          | 60   |          | degrees           |
| GM                                    | Gain Margin                        | $R_{load}$ =10k $\Omega$ , $C_{load}$ =30pF     |          | 10   |          | dB                |
| GBWP                                  | Gain-Bandwidth Product             | f=1kHz                                          |          | 9    |          | MHz               |
| ts                                    | 0.1% Settling Time                 | 1.5 to 3.5V, Unity Gain                         |          | 0.5  |          | μS                |
|                                       | Olava Data                         | $A_V=1$ , $R_{load}=10k\Omega$ ,                | _        | _    | 5        | V/μs              |
| SR                                    | Slew Rate                          | C <sub>load</sub> =30pF                         |          | 5    |          |                   |
| FPBW                                  | Full Power Bandwidth               | 2V <sub>P-P</sub>                               |          | 800  |          | kHz               |
| THD+N                                 | Total Harmonic Distortion and      | f=1kHz, AV=1,                                   |          | 100  | -100     | dB                |
| I DU+IN                               | Noise                              | $R_{load}$ =2k $\Omega$ , $V_{OUT}$ =1 $V_{PP}$ |          | -100 |          |                   |
| X <sub>talk</sub>                     | Channel Separation                 | $f = 1kHz, R_{load} = 2k\Omega$                 |          | 80   |          | dB                |

### Note:

- 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
- 2. A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

Will Semiconductor Ltd. 3 2023/7/7 – Rev. 1.0



- 3. Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.
- 4. Full power bandwidth is calculated from the slew rate FPBW =  $SR/(\pi \cdot V_{P-P})$ .

Will Semiconductor Ltd. 4 2023/7/7 – Rev. 1.0



# **Typical Characteristics**

T<sub>A</sub>=25°C, V<sub>S</sub>=±2.5V, V<sub>CM</sub>=0V, unless otherwise noted.

### Offset Voltage Production Distribution



**Open-Loop Gain and Phase** 



Power-Supply Rejection Ratio vs. Temperature



**CMRR vs. Temperature** 



**Short Circuit Current vs. Temperature** 



Input Bias Current vs. Input Common Mode Voltage



Will Semiconductor Ltd. 5 2023/7/7 – Rev. 1.0



# **Typical Characteristics (continued)**

### T<sub>A</sub>=25°C, V<sub>S</sub>=±2.5V, V<sub>CM</sub>=0V, unless otherwise noted



### Power-Supply Rejection Ratio vs. Frequency







Supply Current vs. Supply Voltage



### 0.1 Hz TO 10 Hz Input Voltage Noise



### Offset Voltage vs Common-Mode Voltage



Will Semiconductor Ltd. 6 2023/7/7 – Rev. 1.0



# **Typical Characteristics (continued)**

### T<sub>A</sub>=25°C, V<sub>S</sub>=±2.5V, V<sub>CM</sub>=0V, unless otherwise noted

### **Small-Signal Overshoot vs. Load Capacitance**



### **EMIRR vs. Frequency**



Small-Signal Step Response, 200mV Step



Small-Signal Step Response, 200mV Step



Large-Scale Step Response, 4V Step



Large-Scale Step Response, 2V Step



Will Semiconductor Ltd. 7 2023/7/7 – Rev. 1.0



# **Typical Characteristics (continued)**

# $T_A$ =25°C, $V_S$ =±2.5V, $V_{CM}$ =0V, unless otherwise noted





Will Semiconductor Ltd. 8 2023/7/7 – Rev. 1.0



#### Operation

The WS72634 series op amps can operate on a single-supply voltage (2.2 V to 5.5 V), or a split-supply voltage ( $\pm 1.1 \text{ V}$  to  $\pm 2.75 \text{ V}$ ), making them highly versatile and easy to use. The power-supply pins should have local bypass ceramic capacitors (typically 0.001  $\mu$ F to 0.1  $\mu$ F). These amplifiers are fully specified from +2.2 V to +5.5 V and over the extended temperature range of –40°C to +125°C. Parameters that can exhibit variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

### **Input ESD Diode Protection**

The WS72634 incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit input overdrive protection, as long as the current is limited to 10 mA as stated in the Absolute Maximum Ratings table. Many input signals are inherently current-limited to less than 10 mA; therefore, a limiting resistor is not required. Figure 1 shows how a series input resistor (RS) may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value should be kept to the minimum in noise-sensitive applications.



Figure 1. Input ESD Diode

#### **PCB Surface Leakage**

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $1012\,\Omega$ . A 5V difference would cause 5pA of current to flow, which is greater than the WS72634 OPA's input bias current at +27° C ( $\pm$ 3pA, typical). It is recommended to use multi-layer PCB layout and route the OPA's -IN and +IN signal under the PCB surface.

The effective way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 1 for Inverting Gain application.

1. For Non-Inverting Gain and Unity-Gain Buffer:

Will Semiconductor Ltd. 9 2023/7/7 – Rev. 1.0



- a) Connect the non-inverting pin (VIN+) to the input with a wire that does not touch the PCB surface.
- b) Connect the guard ring to the inverting input pin (VIN–). This biases the guard ring to the Common Mode input voltage.
- 2. For Inverting Gain and Trans-impedance Gain Amplifiers (convert current to voltage, such as photo detectors):
  - a) Connect the guard ring to the non-inverting input pin (VIN+). This biases the guard ring to the same reference voltage as the op-amp (e.g., VDD/2 or ground).
  - b) Connect the inverting pin (VIN-) to the input with a wire that does not touch the PCB surface.



Figure 2. The Layout of Guard Ring

### **Power Supply Layout and Bypass**

The WS72634 OPA's power supply pin (VDD for single-supply) should have a local bypass capacitor (i.e.,  $0.01\mu\text{F}$  to  $0.1\mu\text{F}$ ) within 2mm for good high frequency performance. It can also use a bulk capacitor (i.e.,  $1\mu\text{F}$  or larger) within 100mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

Ground layout improves performance by decreasing the amount of stray capacitance and noise at the OPA's inputs and outputs. To decrease stray capacitance, minimize PC board lengths and resistor leads, and place external components as close to the op amps' pins as possible.

#### **Proper Board Layout**

To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. To avoid leakage currents, the surface of the board should be kept clean and free of moisture. Coating the surface creates a barrier to moisture accumulation and helps reduce parasitic resistance on the board.

Keeping supply traces short and properly bypassing the power supplies minimizes power supply disturbances due to output current variation, such as when driving an ac signal into a heavy load. Bypass capacitors should be connected as closely as possible to the device supply pins. Stray capacitances are a concern at the outputs and the inputs of the amplifier. It is recommended that signal traces be kept at least 5mm from supply lines to minimize coupling.

A variation in temperature across the PCB can cause a mismatch in the Seebeck voltages at solder joints and other points where dissimilar metals are in contact, resulting in thermal voltage errors. To minimize these thermocouple effects, orient resistors so heat sources warm both ends equally. Input signal paths should

Will Semiconductor Ltd. 10 2023/7/7 – Rev. 1.0



contain matching numbers and types of components, where possible to match the number and type of thermocouple junctions. For example, dummy components such as zero value resistors can be used to match real resistors in the opposite input path. Matching components should be located in close proximity and should be oriented in the same manner. Ensure leads are of equal length so that thermal conduction is in equilibrium. Keep heat sources on the PCB as far away from amplifier input circuitry as is practical.

The use of a ground plane is highly recommended. A ground plane reduces EMI noise and also helps to maintain a constant temperature across the circuit board.

Will Semiconductor Ltd. 11 2023/7/7 – Rev. 1.0



# **PACKAGE OUTLINE DIMENSIONS**

# SOP-14L





**TOP VIEW** 

SIDE VIEW



SIDE VIEW

| Symbol | Dimensions In Millimeters (mm) |      |      |  |  |
|--------|--------------------------------|------|------|--|--|
|        | Min.                           | Тур. | Max. |  |  |
| А      | -                              | -    | 1.75 |  |  |
| A1     | 0.10                           | -    | 0.25 |  |  |
| A2     | 1.30                           | 1.40 | 1.50 |  |  |
| b      | 0.39                           | -    | 0.47 |  |  |
| С      | 0.20                           | -    | 0.24 |  |  |
| D      | 8.55                           | 8.65 | 8.75 |  |  |
| E      | 5.80                           | 6.00 | 6.20 |  |  |
| E1     | 3.80                           | 3.90 | 4.00 |  |  |
| е      | 1.27 BSC                       |      |      |  |  |
| L      | 0.50                           | -    | 0.80 |  |  |
| θ      | 0°                             | -    | 8°   |  |  |

Will Semiconductor Ltd. 12 2023/7/7 – Rev. 1.0



# **TAPE AND REEL INFORMATION**

SOP-14L

# **Reel Dimensions**



# **Tape Dimensions**



# **Quadrant Assignments For PIN1 Orientation In Tape**



| RD   | Reel Dimension                          | 7inch       | ▼ 13inch |               |      |
|------|-----------------------------------------|-------------|----------|---------------|------|
| W    | Overall width of the carrier tape       | ■ 8mm       | ☐ 12mm   | <b>☑</b> 16mm |      |
| P1   | Pitch between successive cavity centers | 2mm         | 4mm      | <b>▼</b> 8mm  |      |
| Pin1 | Pin1 Quadrant                           | <b>☑</b> Q1 | □ Q2     | □ Q3          | □ Q4 |

Will Semiconductor Ltd. 13 2023/7/7 – Rev. 1.0



# **PACKAGE OUTLINE DIMENSIONS**

# TSSOP-14L





**TOP VIEW** 

SIDE VIEW



SIDE VIEW

| Oh al  | Dimensions in Millimeters |          |      |  |  |
|--------|---------------------------|----------|------|--|--|
| Symbol | Min.                      | Тур.     | Max. |  |  |
| A      | -                         | -        | 1.20 |  |  |
| A1     | 0.05                      | -        | 0.15 |  |  |
| A2     | 0.80                      | 0.90     | 1.00 |  |  |
| b      | 0.19                      | -        | 0.30 |  |  |
| С      | 0.09                      | -        | 0.20 |  |  |
| D      | 4.90                      | 5.00     | 5.10 |  |  |
| Е      | 4.30                      | 4.40     | 4.50 |  |  |
| E1     | 6.25                      | 6.40     | 6.55 |  |  |
| е      |                           | 0.65 BSC |      |  |  |
| L      | 0.50                      | 0.60     | 0.70 |  |  |
| Н      | 0.25Typ                   |          |      |  |  |
| θ      | 1 °                       | -        | 7 °  |  |  |

Will Semiconductor Ltd. 14 2023/7/7 – Rev. 1.0



### TAPE AND REEL INFORMATION

# TSSOP-14L

# **Reel Dimensions**



# **Tape Dimensions**



# **Quadrant Assignments For PIN1 Orientation In Tape**



| RD   | Reel Dimension                          | 7inch       | <b>✓</b> 13inch |              |      |
|------|-----------------------------------------|-------------|-----------------|--------------|------|
| W    | Overall width of the carrier tape       | □ 8mm       | <b>▼</b> 12mm   | ☐ 16mm       |      |
| P1   | Pitch between successive cavity centers | 2mm         | 4mm             | <b>▼</b> 8mm |      |
| Pin1 | Pin1 Quadrant                           | <b>☑</b> Q1 | □ Q2            | □ Q3         | □ Q4 |

Will Semiconductor Ltd. 15 2023/7/7 – Rev. 1.0