

#### **QCFJ-3439T**

# Automotive 17A Peak Gate Drive Optocoupler with Integrated Desaturation Sensing, Active Miller Clamping, FAULT, GATE, and UVLO Status Feedback and Negative Bias

#### **Description**

The Broadcom<sup>®</sup> QCFJ-3439T is a 17A peak smart gate drive optocoupler. The high peak output current and wide operating voltage range make it ideal for driving IGBT or MOSFET directly in motor-control and inverter applications.

The device features fast propagation delay with excellent timing skew performance. It provides IGBT/MOSFET with desaturation protection and functional safety reporting. This full-featured and easy-to-implement gate drive optocoupler comes in a compact, surface-mountable SO-24 package with 0.8-mm pitch for space-savings, so it is suitable for HEV and EV applications.

Broadcom R<sup>2</sup>Coupler™ isolation products provide reinforced insulation and reliability that deliver safe signal isolation critical in automotive and high-temperature industrial applications.

Figure 1: QCFJ-3439T Functional Diagram



#### **Features**

- Qualified to AEC-Q100 Grade 1 test guidelines<sup>1</sup>
- Automotive temperature range: -40°C to +125°C
- Minimum peak output current: ±10A
- Minimum Miller clamp sinking current: 1A
- Maximum propagation delay: 140 ns
- Integrated fail-safe IGBT/MOSFET protection
  - IGBT/MOSFET desaturation sensing with configurable "Soft" turn-off and feedback
  - Under Voltage Lock-out (UVLO) protection with feedback
- Functional safety reporting
  - IGBT/MOSFET desaturation fault feedback
  - IGBT/MOSFET gate status feedback
  - UVLO status feedback
- High noise immunity
  - Common-mode Rejection (CMR): 100 kV/ $\mu$ s at  $V_{CM}$  = 1000V
  - Miller current clamping
  - Direct LED input with low input impedance and low noise sensitivity
  - Negative gate bias
- SO-24 package with 8-mm creepage and clearance
- Regulatory approvals:
  - UL1577, CSA
  - IEC 60747-5-5

## **Applications**

IGBT/SiC MOSFET gate driver for traction inverter, charger, and HVAC.

1. Refer to ESD immunity.

## **Ordering Information**

| Part Number | Option (RoHS Compliant) | Package | Surface Mount | Tape and Reel | IEC/EN/DIN EN<br>60747-5-5 | Quantity     |
|-------------|-------------------------|---------|---------------|---------------|----------------------------|--------------|
| QCFJ-3439T  | -500UE                  | SO-24   | X             | X             | X                          | 850 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

QCFJ-3439T-500UE to order product of SO-24 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant.

Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information.

## **Package Outline Drawing**

Figure 2: Package Outline Drawing (24-Lead Surface Mount)



#### **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest version).

NOTE: Non-halide flux should be used.

## **Product Overview Description**

The QCFJ-3439T (shown in Figure 1) is a highly integrated power control device that incorporates all the necessary components for an isolated IGBT/MOSFET gate drive circuit. It is primarily designed with high peak driving current capability to ensure optimum performance for direct driving IGBT/MOSFET in various applications. Besides high peak output current, it incorporates fail-safe IGBT/MOSFET desaturation sensing with soft gate turn-off and feedback, active Miller current clamping, and functional safety feedbacks of supply UVLO and gate status, in a compact SO-24 package. Direct LED input allows flexible logic configuration and differential current mode driving with low input impedance, greatly increasing its noise immunity.

# Package Pin Out

Figure 3: QCFJ-3439T Pin Configuration



# **Pin Description**

Table 1: Pin Description

| Pin No. | Pin Name    | Function                                                                  |
|---------|-------------|---------------------------------------------------------------------------|
| 1       | VEE1        | Input ground                                                              |
| 2       | /UVLO       | VCC1 under voltage feedback and VCC2 under voltage lock-out feedback      |
| 3       | /FAULT      | Desaturation fault feedback                                               |
| 4       | /GFAULT     | IGBT/MOSFET gate status feedback                                          |
| 5       | DNC         | Do not connect (Internally this pin is connected to VEE1 lead frame.)     |
| 6       | VCC1        | Input positive power supply                                               |
| 7       | NC          | No connection                                                             |
| 8       | DNC         | Do not connect (Internally connected to input LED cathode lead frame.)    |
| 9       | AN          | Input LED anode                                                           |
| 10      | DNC         | Do not connect (Internally connected to input LED anode lead frame.)      |
| 11      | CA          | Input LED cathode                                                         |
| 12      | NC          | No connection                                                             |
| 13      | VE          | IGBT emitter/ MOSFET source reference                                     |
| 14      | VEE2        | Output negative power supply                                              |
| 15      | VEE2        | Output negative power supply                                              |
| 16      | VOUTN       | Output driver to turn-off IGBT/MOSFET gate                                |
| 17      | VOUTP/CLAMP | Output driver to turn-on IGBT/MOSFET gate/ Miller current clamping output |
| 18      | VCC2        | Output positive power supply                                              |
| 19      | SSD         | Soft shutdown output driver                                               |

**Table 1: Pin Description (Continued)** 

| Pin No. | Pin Name   | Function                                                   |
|---------|------------|------------------------------------------------------------|
| 20      | DESAT      | Desaturation protection sensing                            |
| 21      | DNC        | Do not connect (Internally connected to LED2+ lead frame.) |
| 22      | LED2+(DNC) | Do not connect, for testing only                           |
| 23      | DNC        | Do not connect (Internally connected to VEE2 lead frame.)  |
| 24      | DNC        | Do not connect (Internally connected to VEE2 lead frame.)  |

# **Organization Approval**

The QCFJ-3439T is approved by the following organizations.

| UL                      | Approved under UL 1577, component recognition program up to $V_{ISO}$ = 5000 $V_{RMS}$ |
|-------------------------|----------------------------------------------------------------------------------------|
| CAN/CSA                 | Approved under CAN/CSA-C22.2 No.62368-1                                                |
| IEC/EN/DIN EN 60747-5-5 | Approved under: IEC 60747-5-5, EN 60747-5-5, DIN EN 60747-5-5                          |

# IEC/EN/DIN EN60747-5-5 Insulation Characteristics<sup>2</sup>

| Description                                                                                    | Symbol                | Characteristic    | Units             |
|------------------------------------------------------------------------------------------------|-----------------------|-------------------|-------------------|
| Insulation Classification per DIN VDE 0110/1.89, Table 1                                       |                       |                   |                   |
| For rated mains voltage ≤ 150 Vrms                                                             |                       | I-IV              |                   |
| For rated mains voltage ≤ 300 Vrms                                                             |                       | I-IV              |                   |
| For rated mains voltage ≤ 600 Vrms                                                             |                       | I-IV              |                   |
| Climatic Classification                                                                        |                       | 40/125/21         |                   |
| Pollution Degree (DIN VDE 0110/1.89)                                                           |                       | 2                 |                   |
| Maximum Working Insulation Voltage                                                             | $V_{IORM}$            | 1230              | $V_{PEAK}$        |
| Input to Output Test Voltage, Method b <sup>a</sup>                                            | $V_{PR}$              | 2306              | $V_{PEAK}$        |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test with tm = 1s, partial discharge < 5 pC |                       |                   |                   |
| Input to Output Test Voltage, Method a <sup>a</sup>                                            | $V_{PR}$              | 1968              | $V_{PEAK}$        |
| $V_{IORM} \times 1.6 = V_{PR}$ , type and sample test, tm = 10s, partial discharge < 5 pC      |                       |                   |                   |
| Highest Allowable Overvoltage (transient overvoltage t <sub>ini</sub> = 60s)                   | V <sub>IOTM</sub>     | 8000              | V <sub>PEAK</sub> |
| Safety-limiting values – maximum values allowed in the event of a failure                      |                       |                   |                   |
| Case Temperature                                                                               | $T_S$                 | 175               | °C                |
| Input Current                                                                                  | I <sub>S,INPUT</sub>  | 400               | mA                |
| Output Power                                                                                   | P <sub>S,OUTPUT</sub> | 1200              | mW                |
| Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V                               | R <sub>S</sub>        | > 10 <sup>9</sup> | Ω                 |

a. Refer to the optocoupler section of the *Isolation and Control Components Designer's Catalog*, under Product Safety Regulation section IEC/EN/DIN EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles.

# **Insulation and Safety-Related Specifications**

| Parameter                                            | Symbol | Value | Units | Conditions                                                                                                                             |  |  |
|------------------------------------------------------|--------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Minimum External Air Gap<br>(Clearance)              | L(101) | 8.3   | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                      |  |  |
| Minimum External Tracking (Creepage)                 | L(102) | 8.3   | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                                  |  |  |
| Minimum Internal Plastic Gap<br>(Internal Clearance) |        | 0.3   | mm    | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and the detector. |  |  |
| Tracking Resistance (Comparative Tracking Index)     | CTI    | >175  | V     | DIN IEC 112/VDE 0303 Part 1.                                                                                                           |  |  |
| Isolation Group                                      |        | IIIa  |       | Material Group (DIN VDE 0110).                                                                                                         |  |  |

<sup>2.</sup> Isolation characteristics are guaranteed only within the safety maximum ratings that must be ensured by the protective circuits in the application. The surface mount classification is class A in accordance with CECCO0802.

# **Absolute Maximum Ratings**

Unless otherwise specified, all voltages at input IC reference to V<sub>EE1</sub>, all voltages at output IC reference to V<sub>EE2</sub>.

| Parameter                                                       | Symbol                              | Min. | Max.                   | Units | Note |
|-----------------------------------------------------------------|-------------------------------------|------|------------------------|-------|------|
| Storage Temperature                                             | T <sub>S</sub>                      | -55  | 150                    | °C    |      |
| Operating Temperature                                           | T <sub>A</sub>                      | -40  | 125                    | °C    |      |
| IC Junction Temperature                                         | TJ                                  | _    | 150                    | °C    |      |
| Average LED Input Current                                       | I <sub>F(AVG)</sub>                 | _    | 20                     | mA    |      |
| Peak Transient LED Input Current (<1-µs pulse width, 300 pps)   | I <sub>F(TRAN)</sub>                | _    | 1                      | Α     |      |
| LED Reverse Input Voltage (V <sub>R</sub> )                     | $V_{CA} - V_{AN}$                   | _    | 6                      | V     |      |
| Input Supply Voltage                                            | V <sub>CC1</sub>                    | -0.5 | 6                      | V     | а    |
| /UVLO Pin Voltage                                               | V <sub>/UVLO</sub>                  | -0.5 | 6                      | V     | а    |
| /FAULT Pin Voltage                                              | V <sub>/FAULT</sub>                 | -0.5 | 6                      | V     | а    |
| /GFAULT Pin Voltage                                             | V <sub>/GFAULT</sub>                | -0.5 | 6                      | V     | а    |
| /UVLO Output Sinking Current                                    | I <sub>/UVLO</sub>                  | _    | 5                      | mA    |      |
| /FAULT Output Sinking Current                                   | I <sub>/FAULT</sub>                 | _    | 5                      | mA    |      |
| /GFAULT Output Sinking Current                                  | I <sub>/GFAULT</sub>                | _    | 5                      | mA    |      |
| Total Output Supply Voltage                                     | V <sub>CC2</sub>                    | -0.5 | 30                     | V     | b    |
| Positive Output Supply Voltage                                  | $V_{CC2} - V_E$                     | -0.5 | $30 - (V_E - V_{EE2})$ | V     |      |
| Negative Output Supply Voltage                                  | $V_{EE2} - V_{E}$                   | -15  | 0.5                    | V     |      |
| DESAT Pin Voltage                                               | V <sub>DESAT</sub> – V <sub>E</sub> | -0.5 | V <sub>CC2</sub> + 0.5 | V     |      |
| Gate Driver Output Voltage, SSD                                 | V <sub>SSD</sub>                    | -0.5 | V <sub>CC2</sub> + 0.5 | V     | b    |
| Gate Driver Output Voltage, V <sub>OUTP</sub> /CLAMP            | V <sub>OUTP/CLAMP</sub>             | -0.5 | V <sub>CC2</sub> + 0.5 | V     | b    |
| Gate Driver Output Voltage, V <sub>OUTN</sub>                   | V <sub>OUTN</sub>                   | -0.5 | V <sub>CC2</sub> + 0.5 | V     | b    |
| Peak Output Current for V <sub>OUTP</sub> and V <sub>OUTN</sub> | I <sub>OUT(PEAK)</sub>              | _    | 10                     | Α     | С    |
| Peak Miller Clamp Sinking Current                               | I <sub>CLAMP(PEAK)</sub>            | _    | 5                      | Α     | d    |
| Desat Discharge Current (Continuous)                            | I <sub>DSCHG</sub>                  | _    | 12                     | mA    |      |
| Output IC Power Dissipation                                     | P <sub>O</sub>                      | _    | 800                    | mW    | е    |
| Input IC Power Dissipation                                      | P <sub>I</sub>                      | _    | 150                    | mW    | f    |
| ESD Immunity                                                    | V <sub>ESD</sub>                    | _    | 2                      | kV    | g    |
|                                                                 |                                     | _    | 1.5                    | kV    | h    |
|                                                                 |                                     | _    | 750                    | V     | i    |
|                                                                 |                                     | _    | 500                    | V     | j    |

- a. Reference to V<sub>EE1</sub>.
- b. Reference to V<sub>EE2</sub>.
- c. Maximum pulse width=5 µs, maximum duty cycle=1%. The peak output current is limited to ±10A by external resistors. See Printed Circuit Board Layout Recommendation in the applications notes section to take care of high current loops during gate switching. All operating conditions should not exceed maximum junction temperature rating.

d. Maximum pulse width=5  $\mu$ s, maximum duty cycle=1%.

- e. Output IC power dissipation is derated linearly above 105°C from 800 mW to 550 mW at 125°C for a high effective thermal conductivity board. For a low effective thermal conductivity board, output IC power dissipation is derated linearly above 105°C from 700 mW to 350 mW at 125°C. PCB thermal resistance characteristic must be considered so as not to exceed the absolute maximum rating. See Figure 4 for details.
- f. Input IC power dissipation is derated linearly above 105°C from 150 mW to 125 mW at 125°C for high effective thermal conductivity board. For low effective thermal conductivity board, input IC power dissipation is derated linearly above 105°C from 120 mW to 100 mW at 125°C. See Figure 4 for details.
- g. Human Body Model (HBM) per AEC Q100-002, all pins expect LED2 (pins 21, 22).
- h. Human Body Model (HBM) per AEC Q100-002, pins 21, 22.
- i. Charge Device Model (CDM) per AEC Q100-011, all corner pins.
- j. Charge Device Model (CDM) per AEC Q100-011, all pins.

## **Recommended Operating Conditions**

Unless otherwise specified, all voltages at input IC reference to V<sub>EE1</sub>, all voltages at output IC reference to V<sub>EE2</sub>.

| Parameter                                                       | Symbol                              | Min. | Max. | Units | Note |
|-----------------------------------------------------------------|-------------------------------------|------|------|-------|------|
| Operating Temperature                                           | T <sub>A</sub>                      | -40  | 125  | °C    |      |
| Input IC Supply Voltage                                         | V <sub>CC1</sub>                    | 4.5  | 5.5  | V     |      |
| Total Output IC Supply Voltage                                  | V <sub>CC2</sub> – V <sub>EE2</sub> | 15   | 25   | V     | а    |
| Positive Output IC Supply Voltage                               | V <sub>CC2</sub> – V <sub>E</sub>   | 15   | 20   | V     |      |
| Negative Output IC Supply Voltage                               | $V_{EE2} - V_{E}$                   | -10  | 0    | V     | b    |
| Input LED Turn-on Current                                       | I <sub>F(ON)</sub>                  | 11   | 16   | mA    |      |
| Input LED Turn-off Voltage (V <sub>AN</sub> – V <sub>CA</sub> ) | V <sub>F(OFF)</sub>                 | -5.5 | 0.8  | V     |      |
| Input LED Turn On Pulse Width                                   | T <sub>on(LED)</sub>                | 100  | _    | ns    | С    |

- a. Should not exceed absolute maximum rating of total output supply voltage.
- b. Negative output IC supply is optional. Connect V<sub>E</sub> to V<sub>EE2</sub> if negative gate bias is not required by the application.
- c. Minimum input pulse width for a guaranteed output pulse under no load condition.

# **Electrical and Switching Specifications**

Unless otherwise specified, all minimum/maximum specifications are at recommended operating conditions; all voltages at input IC reference to  $V_{EE1}$ , all voltages at output IC reference to  $V_{EE2}$ . All typical values at  $T_A$  = 25°C,  $V_{CC1}$  = 5V,  $V_{CC2} - V_E$  = 15V,  $V_{EE2} - V_E$  = -10V.

| Parameter                                                             | Symbol                  | Min. | Тур. | Max. | Units | <b>Test Conditions</b>             | Figure | Note |
|-----------------------------------------------------------------------|-------------------------|------|------|------|-------|------------------------------------|--------|------|
| IC Supply Current                                                     |                         |      | 1    | 1    |       |                                    |        |      |
| Input Supply Current                                                  | I <sub>CC1</sub>        | 1    | 1.6  | 2.5  | mA    |                                    | 7      |      |
| Output High Supply Current                                            | I <sub>CC2H</sub>       | 4.5  | 6.6  | 8.6  | mA    | I <sub>F</sub> = 11 mA,<br>No load | 8      |      |
| Output Low Supply Current                                             | I <sub>CC2L</sub>       | 3.5  | 5.6  | 7.5  | mA    | I <sub>F</sub> = 0 mA,<br>No load  | 8      |      |
| Output High V <sub>E</sub> Supply Current                             | I <sub>EH</sub>         | -0.4 | -0.7 | -1.2 | mA    | I <sub>F</sub> = 11 mA,<br>No load | 9      |      |
| Output Low V <sub>E</sub> Supply Current                              | I <sub>EL</sub>         | -0.4 | -0.7 | -1.2 | mA    | I <sub>F</sub> = 0 mA,<br>No load  | 9      |      |
| V <sub>CC1</sub> Under Voltage Protection                             | n                       |      | 1    | 1    |       |                                    | 1      |      |
| V <sub>CC1</sub> Under Voltage Turn On<br>Threshold                   | V <sub>UV1_TH+</sub>    | 3.9  | 4.2  | 4.4  | V     |                                    |        |      |
| V <sub>CC1</sub> Under Voltage Turn Off<br>Threshold                  | V <sub>UV1_TH</sub> _   | 3.6  | 3.9  | 4.1  | V     |                                    |        |      |
| Logic Input and Output                                                | 1                       |      | 1    | 1    | "     |                                    |        |      |
| V <sub>CC1</sub> MOS Threshold                                        | V <sub>CC1_MOS_TH</sub> | 0.5  | 1.4  | 1.7  | V     | I/UVLO = 0.5 mA                    |        |      |
| LED Forward Voltage<br>(V <sub>AN</sub> – V <sub>CA</sub> )           | V <sub>F</sub>          | 1.25 | 1.55 | 1.85 | V     | I <sub>F</sub> = 11 mA             | 10     |      |
| LED Reverse Breakdown<br>Voltage (V <sub>CA</sub> – V <sub>AN</sub> ) | $V_{BR}$                | 6    | _    | _    | V     | I <sub>F</sub> = -10 μA            |        |      |
| LED Input Capacitance                                                 | C <sub>IN</sub>         | _    | 35   | _    | pF    | f = 1 MHz,<br>$V_F = 0V$           |        |      |
| LED Turn On Current<br>Threshold, Low to High                         | I <sub>TH+</sub>        | _    | 2.4  | 7.5  | mA    |                                    | 11     |      |
| LED Turn On Current<br>Threshold, High to Low                         | I <sub>TH</sub> _       | 0.3  | 2.1  | _    | mA    |                                    | 11     |      |
| LED Turn On Current<br>Hysteresis                                     | I <sub>TH_HYS</sub>     | _    | 0.3  | _    | mA    |                                    |        |      |
| /UVLO Logic Low Output<br>Voltage                                     | V <sub>/UVLO_L</sub>    | _    | _    | 0.4  | V     | I <sub>/UVLO</sub> = 4 mA          |        |      |
| /UVLO Logic High Output<br>Current                                    | l/uvlo_h                | _    | 0.02 | 2    | μA    | V <sub>/UVLO</sub> = 5V            |        |      |
| /FAULT Logic Low Output<br>Voltage                                    | V <sub>/FAULT_L</sub>   | _    | _    | 0.4  | V     | I <sub>/FAULT</sub> = 4 mA         |        |      |
| /FAULT Logic High Output<br>Current                                   | I <sub>/FAULT_H</sub>   | _    | 0.02 | 2    | μA    | V <sub>/FAULT</sub> = 5V           |        |      |
| /GFAULT Logic Low Output<br>Voltage                                   | V <sub>/GFAULT_L</sub>  | _    | _    | 0.4  | V     | I <sub>/GFAULT</sub> = 4 mA        |        |      |

| Parameter                                                     | Symbol                      | Min.                    | Тур.                    | Max.                    | Units | <b>Test Conditions</b>                           | Figure | Note |
|---------------------------------------------------------------|-----------------------------|-------------------------|-------------------------|-------------------------|-------|--------------------------------------------------|--------|------|
| /GFAULT Logic High Output<br>Current                          | I <sub>/GFAULT_</sub> H     | _                       | 0.02                    | 2                       | μA    | V <sub>/GFAULT</sub> = 5V                        |        |      |
| Gate Driver                                                   |                             |                         |                         |                         |       |                                                  |        |      |
| VOUTP High Level Voltage                                      | V <sub>OUTP_H</sub>         | V <sub>CC2</sub> – 0.15 | V <sub>CC2</sub> - 0.05 | V <sub>CC2</sub> - 0.01 | V     | $I_0 = -100 \text{ mA}$                          |        |      |
| VOUTN Low Level Voltage                                       | V <sub>OUTN_L</sub>         | 0.01                    | 0.03                    | 0.1                     | V     | I <sub>O</sub> = 100 mA                          |        |      |
| VOUTP High Level Peak<br>Sourcing Current                     | I <sub>OUTP(PEAK)</sub>     | _                       | -16                     | -10                     | Α     | $V_{OUTP} = V_{CC2} - 15V$                       | 12     | а    |
| VOUTN Low Level Peak<br>Sinking Current                       | I <sub>OUTN(PEAK)</sub>     | 10                      | 17                      | _                       | Α     | V <sub>OUTN</sub> = V <sub>EE2</sub> + 15V       | 13     | а    |
| VOUTP Output PMOS<br>R <sub>DS(ON)</sub>                      | R <sub>OUTP</sub>           | 0.1                     | 0.5                     | 1.5                     | Ω     | I <sub>O</sub> = -100 mA                         |        |      |
| VOUTN Output NMOS<br>R <sub>DS(ON)</sub>                      | R <sub>OUTN</sub>           | 0.1                     | 0.3                     | 1.0                     | Ω     | I <sub>O</sub> = 100 mA                          |        |      |
| Low Level SSD Voltage                                         | $V_{SSD}$                   | 0.01                    | 0.04                    | 0.5                     | V     | I <sub>SSD</sub> = 40 mA                         |        |      |
| Low Level SSD Current                                         | I <sub>SSD</sub>            | 1                       | _                       | _                       | Α     | V <sub>SSD</sub> = 10V                           | 14     |      |
| V <sub>IN</sub> to High Level VOUTP<br>Propagation Delay Time | t <sub>PLH</sub>            | _                       | 98                      | 140                     | ns    | $V_{IN} = 5V$ ,<br>$R_{LED} = 260\Omega$ ,       | 15, 20 | b    |
| V <sub>IN</sub> to Low Level VOUTN<br>Propagation Delay Time  | t <sub>PHL</sub>            | _                       | 95                      | 140                     | ns    | Rg_on = $2.2\Omega$ ,<br>Rg_off = $2.2\Omega$    | 15, 20 | С    |
| Pulse Width Distortion                                        | PWD                         | -60                     | _                       | 60                      | ns    | Cload = 2.2 nF,<br>f = 10 kHz,                   |        | d    |
| Dead Time Distortion (t <sub>PLH</sub> – t <sub>PHL</sub> )   | DTD                         | -60                     | _                       | 60                      | ns    | Duty cycle = 50%                                 |        | е    |
| VOUTP 10% to 90% Rise Time                                    | t <sub>R</sub>              | _                       | 23                      | _                       | ns    |                                                  | 20     |      |
| VOUTN 90% to 10% Fall Time                                    | t <sub>F</sub>              | _                       | 19                      | _                       | ns    | 1                                                | 20     |      |
| Output High Level Common<br>Mode Transient Immunity           | CM <sub>H</sub>             | 100                     | _                       | _                       | kV/µs | T <sub>A</sub> = 25°C<br>V <sub>CM</sub> = 1000V |        | f    |
| Output Low Level Common<br>Mode Transient Immunity            | CM <sub>L</sub>             | 100                     | _                       | _                       | kV/µs | T <sub>A</sub> = 25°C<br>V <sub>CM</sub> = 1000V |        | g    |
| Active Miller Clamp                                           |                             | 1                       | I                       | 1                       |       | 1                                                |        |      |
| Clamp Threshold Voltage                                       | V <sub>MC_TH</sub>          | 1.5                     | 2                       | 2.5                     | V     |                                                  |        |      |
| Clamp Low Level Sinking<br>Current                            | I <sub>CLAMP</sub>          | 1                       | 2.5                     | _                       | Α     | $V_{CLAMP} = V_{EE2} + 2.5V$                     | 16     |      |
| Clamp Low Level Peak Sinking<br>Current                       | I <sub>CLAMP</sub> (PEAK)   | 2.5                     | 4                       | _                       | Α     | V <sub>CLAMP</sub> = V <sub>EE2</sub> + 10V      | 16     |      |
| V <sub>CC2</sub> UVLO Protection (UVLO                        | Voltage V <sub>UVLO</sub> I | Reference to            | V <sub>E</sub> )        |                         |       |                                                  |        |      |
| V <sub>CC2</sub> UVLO Threshold Low to High                   | V <sub>UVLO2_TH+</sub>      | 11.25                   | 12.9                    | 13.75                   | V     | $V_{OUTP} - V_E > 5V$                            |        | h, i |
| V <sub>CC2</sub> UVLO Threshold High to Low                   | V <sub>UVLO2_TH</sub> _     | 10.35                   | 11.8                    | 12.65                   | V     | $V_{OUTP} - V_{E} < 5V$                          |        | h, j |
| V <sub>CC2</sub> UVLO Hysteresis                              | V <sub>UVLO2_HYS</sub>      | 0.9                     | 1.1                     | 1.3                     | V     |                                                  |        |      |
| V <sub>CC2</sub> to /UVLO High Delay                          | t <sub>PLH_UVLO2</sub>      | _                       | 10                      | 25                      | μs    |                                                  |        | k    |
| V <sub>CC2</sub> to /UVLO Low Delay                           | t <sub>PHL_UVLO2</sub>      | _                       | 8.8                     | 20                      | μs    |                                                  |        | I    |

| Parameter                                                        | Symbol                                 | Min.                   | Тур. | Max. | Units | Test Conditions                   | Figure | Note |
|------------------------------------------------------------------|----------------------------------------|------------------------|------|------|-------|-----------------------------------|--------|------|
| V <sub>CC2</sub> UVLO to V <sub>OUTP</sub> High<br>Delay         | t <sub>UVLO2_ON</sub>                  | _                      | 3    | 6    | μs    |                                   |        | m    |
| V <sub>CC2</sub> UVLO to V <sub>OUTN</sub> Low<br>Delay          | t <sub>UVLO2_OFF</sub>                 | _                      | 0.8  | 4    | μs    |                                   |        | n    |
| Gate Status                                                      |                                        |                        | •    |      | ·     |                                   |        |      |
| V <sub>GATE</sub> Status Check Blanking<br>Time                  | t <sub>GFAULT(BLANKING)</sub>          | 2.2                    | 3.3  | 6    | μs    |                                   |        | 0    |
| V <sub>GATE</sub> Status Check to<br>/GFAULT Signal Low Delay    | t <sub>PHL_GFAULT</sub>                | 2.5                    | 3.3  | 6    | μs    |                                   |        | р    |
| V <sub>GATE</sub> Status Check to<br>/GFAULT Signal High Delay   | t <sub>PLH_GFAULT</sub>                | 7                      | 10   | 18   | μs    |                                   |        | q    |
| Desaturation/Short-Circuit P                                     | rotection (Referen                     | ce to V <sub>E</sub> ) |      |      |       |                                   |        |      |
| DESAT Sensing Threshold                                          | V <sub>DESAT_TH</sub> - V <sub>E</sub> | 7.0                    | 7.5  | 8.0  | V     |                                   | 17     | r    |
| DESAT DC Charging Current                                        | Існв                                   | 0.95                   | 1.0  | 1.05 | mA    | V <sub>DESAT</sub> = 2V           | 18     |      |
| DESAT Peak Discharging<br>Current                                | I <sub>DSCHG</sub>                     | 19                     | 60   | _    | mA    | V <sub>DESAT</sub> = 9V           | 19     |      |
| DESAT Blanking Time                                              | t <sub>DESAT(BLANKING)</sub>           | 0.5                    | 0.8  | 1.1  | μs    |                                   |        | s    |
| DESAT Sense to 90% V <sub>GATE</sub> Delay                       | t <sub>DESAT(90%)</sub>                | 0.05                   | 0.13 | 0.3  | μs    | $R_{SSD}$ = 15Ω<br>Cload = 2.2 nF |        | t    |
| DESAT Sense to V <sub>GATE</sub> = (V <sub>EE2</sub> + 2V) Delay | t <sub>DESAT(2V)</sub>                 | 0.1                    | 0.17 | 0.5  | μs    |                                   |        | u    |
| DESAT Sense to /FAULT Low<br>Signal Delay                        | t <sub>DESAT(/FAULT)</sub>             | 0.6                    | 1.6  | 3.2  | μs    |                                   |        | ٧    |
| Output Mute Time due to DESAT Sense                              | t <sub>DESAT(MUTE)</sub>               | 0.13                   | 0.2  | 0.4  | ms    |                                   |        | W    |
| Time Input Kept Low Before / FAULT Reset to High                 | t <sub>DESAT(RESET</sub> )             | 0.13                   | 0.2  | 0.4  | ms    |                                   |        | х    |

- a. Maximum pulse width = 10µs, maximum duty cycle = 1%. All operating conditions should not exceed absolute maximum ratings. Junction temperature rating, T<sub>J</sub> should not exceed 150°C.
- b.  $t_{PLH}$  is defined as propagation delay from 50% of input voltage,  $V_{IN}$  to 50% of  $V_{OUTP}$  high level output.
- c.  $t_{PHL}$  is defined as propagation delay from 50% of input voltage,  $V_{IN}$  to 50% of  $V_{OUTN}$  Low level output.
- d. Pulse Width Distortion (PWD) is defined as  $(t_{\text{PHL}} t_{\text{PLH}})$  of any given unit.
- e. Dead Time Distortion (DTD) is defined as (t<sub>PLH</sub> t<sub>PHL</sub>) between any two parts under the same test conditions.
- f. Common-mode transient immunity (CMTI) in the high state is the maximum tolerable dV<sub>CM</sub>/d<sub>t</sub> of the common-mode pulse, V<sub>CM</sub>, to ensure that the output will remain in the high state (that is, V<sub>CC2</sub> V<sub>OUTP</sub> < 1.0V or V<sub>/FAULT</sub> > 2V). A 330-pF and a 10-kΩ pull-up resistor are connected to input logic feedback pins.
- g. Common-mode transient immunity (CMTI) in the low state is the maximum tolerable dV<sub>CM</sub>/d<sub>t</sub> of the common-mode pulse, V<sub>CM</sub>, to ensure that the output will remain in a low state (that is, V<sub>OUTN</sub> V<sub>EE2</sub> < 1.0V or V<sub>/FAULT</sub> < 2V). A 330-pF and a 10-kΩ pull-up resistor are connected to input logic feedback pins.</p>
- h. When  $V_O$  of the QCFJ-3439T is allowed to go high ( $V_{CC2} V_E > V_{UVLO2\_TH+}$ ), the DESAT detection feature of the QCFJ-3439T will be the primary source of IGBT protection.  $V_{CC2}$  must be greater than  $V_{UVLO2\_TH+}$  threshold to ensure DESAT is functional. The DESAT detection feature will remain functional until  $V_{CC2}$  is below  $V_{UVLO2\_TH-}$  threshold. Thus, the DESAT detection and UVLO features of the QCFJ-3439T work in conjunction to ensure constant IGBT protection.
- i. This is the "increasing" (that is, turn-on or "positive going" direction) of  $V_{CC2} V_E$ .
- j. This is the "decreasing" (that is, turn-off or "negative going" direction) of  $V_{\text{CC2}} V_{\text{E}}$ .
- k. The delay time when  $V_{CC2}$  exceeded  $V_{UVLO2\ TH+}$  threshold to 50% of /UVLO positive going edge.
- I. The delay time when  $V_{CC2}$  exceeded  $V_{UVLO2\ TH-}$  threshold to 50% of /UVLO negative going edge.

- m. The delay time when V<sub>CC2</sub> exceeded V<sub>UVLO2</sub> TH+ threshold to 50% of V<sub>OUTP</sub> positive going edge (that is, V<sub>OUTP</sub> turn-on).
- n. The delay time when V<sub>CC2</sub> exceeded V<sub>UVLO2</sub> TH- threshold to 50% of V<sub>OUTN</sub> negative going edge (that is, V<sub>OUTN</sub> turn-off).
- The internal delay time for QCFJ-3439T to start sensing voltage at the V<sub>OUTP</sub>/CLAMP or V<sub>OUTN</sub> pin when the driver output changes states (that is, V<sub>OUTP</sub> turn-on or V<sub>OUTN</sub> turn-off).
- p. The delay time from when gate sense detects voltage at V<sub>OUTP</sub>/CLAMP or V<sub>OUTN</sub> pin does not correspond to LED input logic to 50% of /GFAULT negative-going edge.
- q. The delay time from when gate sense detects voltage at V<sub>OUTP</sub>/CLAMP or V<sub>OUTN</sub> pin correspond to LED input logic or LED input state change reset to 50% of /GFAULT positive-going edge.
- r. See the description of operation During a Desaturation (or Short Circuit) Condition section of this data sheet for further details.
- s. When the  $V_{OUTP}$  is turned on, there is an internal delay time for QCFJ-3439T to start sensing voltage at the DESAT pin. This delay time is called the  $t_{DESAT(BLANKING)}$ .
- t. The amount of time from when DESAT threshold is exceeded to 90% of V<sub>GATE</sub> negative going edge as mentioned test conditions.
- u. The amount of time from when DESAT threshold is exceeded to 10% of V<sub>GATF</sub> negative going edge as mentioned test conditions.
- v. The amount of time from when DESAT threshold is exceeded to 50% of /FAULT negative going edge.
- w. The amount of time when DESAT threshold is exceeded, driver output ( $V_{OUTP}$ ) is mute to LED input.
- x. The amount of time when DESAT Mute time (t<sub>DESAT(MUTE)</sub>) is expired, LED input must be kept Low for /FAULT status to return to High.

## **Package Characteristics**

| Parameter                                | Symbol           | Min. | Тур.             | Max. | Units            | Test Conditions                               | Note    |
|------------------------------------------|------------------|------|------------------|------|------------------|-----------------------------------------------|---------|
| Input-Output Momentary Withstand Voltage | V <sub>ISO</sub> | 5000 | _                | _    | V <sub>RMS</sub> | RH < 50%, t = 1 minute, T <sub>A</sub> = 25°C | a, b, c |
| Resistance (Input – Output)              | R <sub>I-O</sub> | _    | 10 <sup>14</sup> | _    | Ω                | V <sub>I-O</sub> = 500Vdc                     | С       |
| Capacitance (Input – Output)             | C <sub>I-O</sub> | _    | 1.3              | _    | pF               | f = 1 MHz                                     |         |

- a. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 6000 VRMS for 1 second.
- b. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table.
- c. The device is considered as a two-terminal device: pins 1 to 12 are shorted together and pins 13 to 24 are shorted together.

#### Thermal Resistance Model for QCFJ-3439T

The diagram for measurement is shown in Figure 4. This is a multi-chip package with four heat sources, the effect of heating of one die due to the adjacent dice are considered by applying the theory of linear superposition. Here, one die is heated first, and the temperatures of all the dice are recorded after thermal equilibrium is reached. Then, the second die is heated, and all the dice temperatures are recorded and so on until the fourth die is heated. With the known ambient temperature, the die junction temperature, and power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in matrix form. This yields a 4 by 4 matrix for this case of four heat sources.

Figure 4: Diagram of QCFJ-3439T for Thermal Resistance Model



#### **Definitions**

R<sub>11</sub>: Thermal Resistance of Die1 due to heating of Die1 (°C/W)

R<sub>12</sub>: Thermal Resistance of Die1 due to heating of Die2 (°C/W)

R<sub>13</sub>: Thermal Resistance of Die1 due to heating of Die3 (°C/W)

R<sub>14</sub>: Thermal Resistance of Die1 due to heating of Die4 (°C/W)

R<sub>21</sub>: Thermal Resistance of Die2 due to heating of Die1 (°C/W)

R<sub>22</sub>: Thermal Resistance of Die2 due to heating of Die2 (°C/W)

R<sub>23</sub>: Thermal Resistance of Die2 due to heating of Die3 (°C/W)

R<sub>24</sub>: Thermal Resistance of Die2 due to heating of Die4 (°C/W)

R<sub>31</sub>: Thermal Resistance of Die3 due to heating of Die1 (°C/W)

R<sub>32</sub>: Thermal Resistance of Die3 due to heating of Die2 (°C/W)

R<sub>33</sub>: Thermal Resistance of Die3 due to heating of Die3 (°C/W)

R<sub>34</sub>: Thermal Resistance of Die3 due to heating of Die4 (°C/W)

R<sub>41</sub>: Thermal Resistance of Die4 due to heating of Die1 (°C/W)

R<sub>42</sub>: Thermal Resistance of Die4 due to heating of Die2 (°C/W)

R<sub>43</sub>: Thermal Resistance of Die4 due to heating of Die3 (°C/W)

R<sub>44</sub>: Thermal Resistance of Die4 due to heating of Die4 (°C/W)

P<sub>1</sub>: Power dissipation of Die1 (W)

P<sub>2</sub>: Power dissipation of Die2 (W)

P<sub>3</sub>: Power dissipation of Die3 (W)

P<sub>4</sub>: Power dissipation of Die4 (W)

T<sub>1</sub>: Junction temperature of Die1 due to heat from all dice (°C)

T<sub>2</sub>: Junction temperature of Die2 due to heat from all dice (°C)

T<sub>3</sub>: Junction temperature of Die3 due to heat from all dice (°C)

T<sub>4</sub>: Junction temperature of Die4 due to heat from all dice (°C)

#### T<sub>a</sub>: Ambient temperature (°C)

ΔT<sub>1</sub>: Temperature difference between Die1 junction and ambient (°C)

ΔT<sub>2</sub>: Temperature deference between Die2 junction and ambient (°C)

ΔT<sub>3</sub>: Temperature difference between Die3 junction and ambient (°C)

ΔT<sub>4</sub>: Temperature deference between Die4 junction and ambient (°C)

$$T_1 = (R_{11} \times P_1 + R_{12} \times P_2 + R_{13} \times P_3 + R_{14} \times P_4) + T_a$$
 -----(1)

$$T_2 = (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + T_a$$
 ------(2)

$$T_3 = (R_{31} \times P_1 + R_{32} \times P_2 + R_{33} \times P_3 + R_{34} \times P_4) + T_a$$
 -----(3)

$$T_4 = (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + T_a$$
 -----(4)

Measurement is done on both low effective thermal conductivity test board (according to JESD51-3) and on high effective thermal conductivity test board (according to JESD51-7).



The application and environmental design for the QCFJ-3439T must ensure that the junction temperature of the internal ICs and LED within the gate driver optocoupler do not exceed 150°C. The following examples are based on a typical circuit shown in Figure 23 for estimation of maximum power dissipation and corresponding effect on junction temperatures. This thermal calculation can only be used as a reference for thermal comparison between actual application board layout and PCB board according to JESD51-7. The actual power dissipation achievable will depend on the application environment (PCB layout, air flow, part placement, and so on).

#### Calculation of Input IC Power Dissipation, P1

```
Input IC Power Dissipation, P_1 = I_{CC1} (Max.) × V_{CC1} (Recommended Max.)
= 2.5 mA × 5.5V
= 13.75mW
```

#### Calculation of Input LED Power Dissipation, P2

```
LED1 Power Dissipation, P2 = I_{F(LED)} (Recommended Max.) × V_{F(LED)} (125°C) × Duty Cycle = 16 mA × 1.25V * 50% = 10 mW
```

#### Calculation of Output IC Power Dissipation, P<sub>3</sub>

```
Output IC Power Dissipation, P_3 = I_{CC2} (Max.) × V_{CC2} (Applications Max.) + P_{HS} + P_{LS} + P_{MC}
```

$$P_{HS}$$
 – High Side PMOS Switching Power Dissipation = ( $V_{CC2} \times Qg \times f_{PWM}$ )  $\times R_{OUTP} / (R_{OUTP} + R_{GH}) / 2$   
= 20V  $\times$  4  $\mu$ C  $\times$  10 kHz  $\times$  (1.5 $\Omega$  / (1.5 $\Omega$  + 2.2 $\Omega$ ) / 2)  
= 162 mW

$$P_{LS}$$
 – Low Side NMOS Switching Power Dissipation =  $(V_{CC2} \times Qg \times f_{PWM}) \times R_{OUTN} / (R_{OUTN} + R_{GL}) / 2$   
=  $20V \times 4 \mu C \times 10 \text{ kHz} \times (1\Omega / (1\Omega + 2.2\Omega) / 2)$   
=  $125 \text{ mW}$ 

$$P_{MC}$$
 – Miller Clamp NMOS Switching Power Dissipation =  $(V_{THCLAMP}(MAX) \times Qg_{2.5V} \times f_{PWM}) \times R_{DS\_MC}/(R_{DS\_MC} + R_{MC})/2$   
= 2.5V × 0.5  $\mu$ C × 10 kHz ×  $(2.5\Omega / (2.5\Omega + 1\Omega) / 2)$   
=4.5 mW

```
Output IC Power Dissipation, P_3 = (7.5 \text{ mA} \times 20 \text{V}) + 162 \text{ mW} + 125 \text{ mW} + 4.5 \text{ mW}
= 441.5 mW (P_3 < P_{o(MAX)})
```

#### Calculation of LED2 Power Dissipation, P<sub>4</sub>

```
LED2 Power Dissipation, P_4 = I_{F(LED2)} (Design Max.) × V_{F(LED2)} (125°C) × Duty Cycle = 10 mA × 1.25V × 50% = 6.25 mW
```

```
Input IC Junction Temperature, T_1 = (42.6 \text{°C/W} \times P_1 + 17.8 \text{°C/W} \times P_2 + 10.9 \text{°C/W} \times P_3 + 23.8 \text{°C/W} \times P_4) + T_a
```

LED1 Junction Temperature = 
$$T_2$$
 = (11.8°C/W ×  $P_1$  + 213.6°C/W ×  $P_2$  + 16.7°C/W ×  $P_3$  + 21°C/W ×  $P_4$ ) +  $T_a$ 

Output IC Junction Temperature = 
$$T_3$$
 = (11.7°C/W ×  $P_1$  + 26.8°C/W ×  $P_2$  + 37.6°C/W ×  $P_3$  + 35.2°C/W ×  $P_4$ ) +  $T_a$ 

LED2 Junction Temperature = 
$$T_4$$
 = (15.2°C/W ×  $P_1$  + 22.4°C/W ×  $P_2$  + 23°C/W ×  $P_3$  + 195°C/W ×  $P_4$ ) +  $T_a$ 

Junction temperatures of the internal ICs and LEDs must not exceed 150°C.

### **Typical Performance Plots**

Figure 7: I<sub>CC1</sub> vs. Temperature



Figure 9:  $I_E$  vs. Temperature



Figure 11: I<sub>TH</sub> vs. Temperature



Figure 8: I<sub>CC2</sub> vs. Temperature



Figure 10: I<sub>F</sub> vs. V<sub>F</sub>



Figure 12: I<sub>OUTP</sub> vs. V<sub>OUTP</sub>



Figure 13: I<sub>OUTN</sub> vs. V<sub>OUTN</sub>



Figure 15: T<sub>P</sub> vs. Temperature



Figure 17: V<sub>DESAT</sub> vs. Temperature



Figure 14: I<sub>SSD</sub> vs. V<sub>SSD</sub>



Figure 16: I<sub>CLAMP</sub> vs. V<sub>CLAMP</sub>



Figure 18: I<sub>CHG</sub> vs. Temperature



Figure 19: I<sub>DSCHG</sub> vs. Temperature



Figure 21: CMR Output High Test Circuit



Figure 20: Propagation Delay Test Circuit



Figure 22: CMR Output Low Test Circuit



QCFJ-3439T +HV DNC DNC **IGBT** 3 /FAULT LED2+(DNC) uC DNC 21 4 /GFAULT (Low HV D<sub>BLOCE</sub> 10kΩ **≥**10kΩ 10kΩ Voltage 5 DNC DESAT 2 MURA160T3G Logic) +5V [ 6 VCC1 → □+15V → □-7 NC VCC2 1 8 DNC VOUTP/CLAMP 9 AN VOUTN 16 10 DNC 11 CA VEE2 12 NC Galvanic Isolation

Figure 23: QCFJ-3439T Typical Gate Driver Circuit with IGBT Desaturation/Short-Circuit Sensing

**NOTE:** The values of the components are subjected to change with varying application requirements.

The QCFJ-3439T has a LED input control input and three fault reporting mechanisms: namely  $V_{CC1}$  under voltage and  $V_{CC2}$  under voltage lockout (/UVLO), IGBT/MOSFET desaturation fault (/FAULT) and IGBT/MOSFET gate status (/GFAULT). These open drain /UVLO, /FAULT, and /GFAULT outputs are connected to 10-k $\Omega$  pull-up resistors and 330-pF filtering capacitors and are suitable for wired OR applications. /UVLO has the highest fault priority and follows by /FAULT and /GFAULT.

QCFJ-3439T is designed with high peak driving/sinking current capability for direct driving IGBT/MOSFET. Depending on the load gate charge and the requirement of ripple voltage during load switching, minimum capacitance for C1, C2, and C3 can be calculated. These capacitors serve as supplies decoupling capacitors as well as local charge reservoir that provide large transient charge necessary during load switching transition. Use minimum of 1 µF for C1, C2, and C3.

The two resistors ( $R_{an}$  and  $R_{ca}$ ) that connected to input LED's anode and cathode are recommended to be in the ratio of 2:1. The right resistor ratio helps to balance the common mode impedances at the LED's anode and cathode. This then helps to equalize the common mode voltage changes at the anode and cathode to give high CMR performance. For example, use  $160\Omega$  and  $82\Omega$  for  $R_{an}$  and  $R_{ca}$ , respectively, on a 5V LED driving circuit.

The HV blocking diode ( $D_{BLOCK}$ ), resistor ( $R_{BLOCK}$ ), Schottky diode ( $D_4$ ) and blanking capacitor,  $C_{Blank}$  are used to protect the DESAT pin and prevent false fault detection. During over current fault condition, the IGBT/MOSFET is soft shut down through the SSD pin and the rate of shutdown can be adjusted by  $R_{SSD}$ .

The gate resistors ( $R_{GH}$  and  $R_{GL}$ ) are used to limit the gate current, control the IGBT/MOSFET rise/fall times and dissipate gate driver output power. Because pin 17 is shared by VOUTP and CLAMP function, a Schottky diode,  $D_{MC}$ , and  $R_{MC}$  are used to provide a separate active Miller clamp sinking path to shunt parasitic IGBT/MOSFET Miller current during the off cycle. Use an  $R_{MC}$  value in the range of  $0.5\Omega$  to less than  $1\Omega$  for optimum Miller clamp function.

Schottky diodes (D1, D2, and D3) are used to prevent VOUTP, VOUTN, and VE from going below VEE2 due to negative transient caused by parasitic inductance. These Schottky diodes can be omitted if the driver high current path is well taken care of by proper layout design.

## **Description of Operations and Functions**

#### **Output Controls and Status Flags**

The secondary output state (VOUTP/CLAMP, VOUTN, and SSD) is controlled by the combination of  $V_{CC2}$ , LED current ( $I_F$ ) and desaturation (DESAT) conditions. The status flags (/UVLO, /FAULT, and /GFAULT) at the primary side reflect the state of the circuit operation. Note that VCC1 provides power supply to the device's fault reporting mechanisms. If VCC1 is under voltage, all status flags are pulled to low state. The secondary output drivers and protection functions (VOUTN, VOUTP, CLAMP, DESAT, and SSD) remains operational even when there is no VCC1 supply. The following table shows the logic truth table for these outputs. The logic level is defined by the respective threshold of each function pin.

**Table 2: Output Controls and Status Flags** 

|                       | Inputs |      |                |                                 | Secondary Outputs       |                     |        | Status Flag |        |         |
|-----------------------|--------|------|----------------|---------------------------------|-------------------------|---------------------|--------|-------------|--------|---------|
| Condition             | VCC1   | VCC2 | IF             | DESAT sense                     | VOUTP/CLAMP             | VOUTN               | SSD    | /UVLO       | /FAULT | /GFAULT |
| VCC1 UVLO             | Low    | High | Low            | Not Active                      | Low(CLAMP)              | Low                 | High-Z | Low         | Low    | Low     |
|                       | Low    | High | High           | Active (DESAT is not triggered) | High(VOUTP)             | High-Z              | High-Z | Low         | Low    | Low     |
| VCC2 UVLO             | High   | Low  | X <sup>a</sup> | Not active                      | Low(CLAMP)              | Low                 | High-Z | Low         | High   | High    |
| Desaturation<br>Fault | High   | High | Low            | Not active                      | Low(CLAMP)              | Low                 | High-Z | High        | High   | High    |
|                       | High   | High | High           | Active (DESAT is triggered)     | Low(CLAMP)              | High-Z              | Low    | High        | Low    | High    |
| Gate Fault            | High   | High | Low            | Not active                      | High-Z(VOUTP)b          | High <sup>b</sup>   | High-Z | High        | High   | Low     |
|                       | High   | High | High           | Active (DESAT is not triggered) | Low(VOUTP) <sup>c</sup> | High-Z <sup>c</sup> | High-Z | High        | High   | Low     |
| Normal<br>Switching   | High   | High | Low            | Not Active                      | Low(CLAMP)              | Low                 | High-Z | High        | High   | High    |
|                       | High   | High | High           | Active DESAT is not triggered)  | High(VOUTP)             | High-Z              | High-Z | High        | High   | High    |

a. "X" means don't care.

#### **Description of DESAT Sense and Protection**

The QCFJ-3439T DESAT pin monitors the drain-source voltage of the MOSFET or the collector-emitter voltage of the IGBT. When the MOSFET/IGBT goes into desaturation and these voltages exceed the predetermined threshold, V<sub>DESAT\_TH</sub>, QCFJ-3439T triggers a local fault shutdown sequence through the SSD pin and slowly reduces the high over current to prevent damaging voltage spikes appear across MOSFET's drain-source or IGBT's collector-emitter. The desaturation fault is reported to microcontroller through the isolated feedback channel (/FAULT pin) of the QCFJ-3439T. During the off state (no LED input) of the IGBT, the fault detect circuitry is disabled to prevent false "fault' signals.

b. When LED input goes low, the status of gate is checked via VOUTP/CLAMP pin after the internal delay time, t<sub>GFAULT(BLANKING)</sub>. If VOUTP/CLAMP voltage level is higher than V<sub>EE2</sub> + 2V after the t<sub>GFAULT(BLANKING)</sub> time, /GFAULT is pulled to low.

c. When LED input goes high, the status of gate is checked via VOUTN pin after the internal delay time,  $t_{GFAULT(BLANKING)}$ . If VOUTN voltage level is lower than  $V_{CC2} - 2V$  after the  $t_{GFAULT(BLANKING)}$  time, /GFAULT is pulled to low.

## **During a Desaturation (or Short Circuit) Condition**

- 1. DESAT terminal monitors IGBT's  $V_{CE}$  or MOSFET's  $V_{DS}$  voltage.
- When the voltage on the DESAT terminal exceeds 7.5V, the output drivers (V<sub>OUTP</sub> and V<sub>OUTN</sub>) go to Hi-Z state and the SSD goes to low state. SSD pulls down the VGATE at a slow rate adjustable through resistor R<sub>SSD</sub>.
- 3. Output driver VOUTP and VOUTN ignores all PWM commands during mute time (t<sub>DESAT(MUTE)</sub>).
- 4. /FAULT output goes low, notifying the microcontroller of the desaturation fault condition.
- 5. Microcontroller takes appropriate action.
- 6. When t<sub>DESAT(MUTE)</sub> expires, LED input must be kept at low for a period of t<sub>DESAT(RESET)</sub> time before fault condition can be cleared. /FAULT status will return to high and SSD output will return to Hi-Z state.
- 7. In the event of LED input goes high during t<sub>DESAT(RESET)</sub> time, the t<sub>DESAT(RESET)</sub> timing will be reset and the LED input will need to be kept low for another t<sub>DESAT(RESET)</sub> time before fault condition can be cleared.
- 8. Output drivers (VOUTP and VOUTN) start to respond to LED input after fault condition is cleared.

Figure 24: Circuit Behaviors during Desaturation (or Short Circuit) Event



#### **Desaturation Fault Detection Blanking Time**

The DESAT fault detection circuitry must remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT threshold. This time period, called the total DESAT blanking time, is controlled by both the internal DESAT blanking time  $t_{DESAT(BLANKING)}$  and external blanking time. The external blanking time is determined by internal charge current ( $I_{CHG}$ ), the DESAT voltage threshold ( $V_{DESAT\_TH}$ ), and the external blanking capacitor ( $C_{BLANK}$ ).

The total blanking time is calculated as follow:

t<sub>BLANK</sub> = t<sub>DESAT(BLANKING)</sub> + [C<sub>BLANK</sub> × V<sub>DESAT TH</sub> / I<sub>CHG</sub>]

#### **Description of Gate Driver and Miller Clamping**

The gate driver is directly controlled by the LED current. When LED current is driven high the output of the QCFJ-3439T is capable of delivering minimum 10A peak sourcing current to drive the IGBT's/MOSFET's gate. While LED is switched off the gate driver is able to sink a minimum of 10A peak current to switch the gate off fast. Additional Miller clamping pull-down transistor is activated when output voltage reaches about 2V with respect to VEE2 to provide low impedance path to miller current as shown in the following figure.

Figure 25: Gate Drive Switching Behavior under Normal Conditions



#### **Description of Under Voltage Lock Out**

Insufficient gate voltage to IGBT/MOSFET can increase turn-on resistance of IGBT/MOSFET, resulting a large power loss and IGBT/MOSFET damage due to high heat dissipation. The QCFJ-3439T monitors the output power supply, VCC2 constantly. When output power supply is lower than under voltage lockout (UVLO) threshold gate driver output will shut off to protect IGBT/MOSFET from low voltage bias. During power up, the UVLO feature locks the gate driver output low to prevent unwanted turn on at lower supply voltage.

Figure 26: Circuit Behaviors at Power-Up, Power-Down, and UVLO



#### **Description of Gate Status Monitoring**

The status of IGBT/MOSFET gate voltage is monitored by output pins  $V_{OUTP}/CLAMP$  and  $V_{OUTN}$ . The /GFAULT output goes low when the gate voltage does not correspond to the LED input logic. The status of the gate is checked after a GFAULT sense blanking time ( $t_{GFAULT(BLANKING)}$ ) to allow sufficient time for the gate to charge or discharge to its final level.  $T_{GFAULT(BLANKING)}$  is internally fixed by the IC. There is no gate status check during the blanking time. If the switching of gate voltage is slow with large external gate resistances and the gate rise or fall time exceeds the GFAULT sense blanking time ( $t_{GFAULT(BLANKING)}$ ), a delay in reading the GFAULT status flag must be added in the MCU by users to prevent false GFAULT reporting.

When the LED input logic goes high, gate voltage is sensed through the  $V_{OUTN}$  pin after the GFAULT sense blanking time  $(t_{GFAULT(BLANKING)})$  expires. /GFAULT output goes low if gate voltage is lower than  $V_{CC2}$  – 2V. On the other hand, when the LED input logic is low, gate voltage is sensed through the  $V_{OUTP}$ /CLAMP pin after the GFAULT sense blanking time  $(t_{GFAULT(BLANKING)})$  expires. /GFAULT output goes low if gate voltage is higher than  $V_{EE2}$  + 2V. Note that  $V_{OUTP}$  and CLAMP functions share the same pin. The gate voltage is continuously monitored by the  $V_{OUTP}$  whether it is in Hi-Z or CLAMP state when the LED input logic is low.

/GFAULT flag status will be cleared under two conditions stated as follow:

- 1. The LED input logic state changes, such as from low to high or from high to low.
- The gate voltage follows LED input logic eventually, whereby gate voltage manages to cross the threshold of V<sub>CC2</sub> 2V or V<sub>FF2</sub> + 2V.

Figure 27: Circuit Behaviors during Gate Status Monitoring



## **Printed Circuit Board Layout Recommendations**

Take care when designing the layout of printed circuit board (PCB) for optimum performance.

Maintain adequate spacing between the high-voltage isolated circuitry and any input-referenced circuitry. Maintain the same minimum spacing between two adjacent high-side isolated regions of the printed circuit board as well. Insufficient spacing reduces the effective isolation and increases parasitic coupling that will affect CMR performance.

The QCFJ-3439T is used for direct driving the power module. Due to high peak current source and sink capability and fast switching transient, the placement and routing of supply bypass capacitors, the gate charging and discharging paths require special attention. Use planes for supply and ground, such as VCC2 and VEE2 planes. In addition, connect IC power pins, such as VCC2 (pin 18) and VEE2 (pins 14 and 15) directly to these planes using multiple via holes locally. Nevertheless, put effort into maintaining short, clean charging and discharging paths to minimize oscillation (noise) due to parasitic inductance in the high current loop.

As for input side circuitry, use planes for supply and ground. Connect IC power supply VCC1 (pin 6), input side ground VEE1 (pin 1) and the bypass capacitor locally to these planes through multiple via holes.

For thermal dissipation purposes, it is recommended to place large copper area for top layer VEE2 (pins 14 and 15) and connect the copper area with multiple via holes to VEE2 plane at the bottom layer of PCB as illustrated in the following figure.

Figure 28: Example of Recommended Layout



| Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, the A logo, and R <sup>2</sup> Coupler are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries, and/or the EU.                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Copyright © 2021 Broadcom. All Rights Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, please visit www.broadcom.com.                                                                                                                                                                                                                                                                                                                                                                        |
| Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others. |