

# Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

# **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com



# **USB Type-C Port Controller**

#### **General Description**

EZ-PD™ CCG4 is a dual USB Type-C controller that complies with the latest USB Type-C and PD standards. EZ-PD CCG4 provides a complete dual USB Type-C and USB-Power Delivery port control solution for notebooks, power adapters and docking stations. It can also be used in dual role and downstream facing port applications. EZ-PD CCG4 uses Cypress's proprietary M0S8 technology with a 32-bit, 48-MHz Arm® Cortex®-M0 processor with 128 KB flash and integrates two complete Type-C Transceivers including the Type-C termination resistors R<sub>P</sub> and R<sub>D</sub>.

### **Applications**

- Notebooks
- Power adapters
- Docking stations

#### **Features**

#### 32-bit MCU Subsystem

- 48-MHz Arm Cortex-M0 CPU
- 128-KB Flash
- 8-KB SRAM

#### **Integrated Digital Blocks**

- Up to four integrated timers and counters to meet response times required by the USB-PD protocol
- Four run-time serial communication blocks (SCBs) with re-configurable I<sup>2</sup>C, SPI, or UART functionality

#### **Clocks and Oscillators**

■ Integrated oscillator eliminating the need for external clock

#### Type-C and USB-PD Support

- Integrated USB Power Delivery 3.0 support (only PD 2.0 support for 33-ball CSP part)
- Two integrated USB-PD BMC transceivers
- Integrated UFP<sup>[1]</sup> (R<sub>D</sub>) and current sources for DFP<sup>[2]</sup> (R<sub>P</sub>) on both Type-C ports

- Integrated dead battery termination for DRP (Power Source/Sink) applications
- Supports two USB Type-C ports
- Integrated VCONN FETs to power EMCA cables
- Integrated fast role swap and extended data messaging (not supported for 33-ball CSP part)

#### **Low-Power Operation**

- 2.7-V to 5.5-V operation
- Independent supply voltage pin for GPIO that allows 1.71-V to 5.5-V signaling on the I/Os
- Reset: 1.0 µA, Deep Sleep: 2.5 µA, Sleep: 2.5 mA

#### System-Level ESD on CC Pins

■ ±8-kV Contact Discharge and ±15-kV Air Gap Discharge based on IEC61000-4-2 level 4C (on 40-pin QFN and 33-ball CSP only)

#### Hot Swappable I/Os

■ Port 0 I<sup>2</sup>C pins and CC1, CC2 pins are hot-swappable

#### **Packages**

- 4.0 mm × 4.0 mm, 0.5 mm, 24-pin QFN
- 6.0 mm × 6.0 mm, 0.6 mm, 40-pin QFN
- 2.4 mm x 2.5 mm, 0.5 mm, 33-ball CSP
- Supports extended industrial temperature range (-40 °C to +105 °C)

#### Notes

- 1. UFP refers to Power Sink.
- 2. DFP refers to Power Source.



# **Logic Block Diagram**



- 1. Timer, counter, pulse width modulation block
- 2. Serial communication block configurable as UART, SPI, or I<sup>2</sup>C
- 3. Termination resistor denoting a UFP
- 4. Current sources to indicate a DFP
- 5. Configuration channel
- 6. General purpose input/output



#### **Contents**

| Available Firmware and Software Tools | 4  |
|---------------------------------------|----|
| EZ-PD Configuration Utility           |    |
| EZ-PD CCG4 Block Diagram              |    |
| Functional Overview                   |    |
| CPU and Memory Subsystem              |    |
| USB-PD Subsystem (SS)                 |    |
| System Resources                      |    |
| Peripherals                           |    |
| GPIO                                  |    |
| Pinouts                               |    |
| Power                                 | 18 |
| Application Diagrams                  |    |
| Electrical Specifications             |    |
| Absolute Maximum Ratings              |    |
| Device-Level Specifications           |    |
| Digital Peripherals                   |    |
| Memory                                |    |
| System Resources                      |    |

| Ordering Information                             | 29 |
|--------------------------------------------------|----|
| Ordering Code Definitions                        |    |
| Packaging                                        |    |
| Acronyms                                         | 33 |
| Document Conventions                             | 34 |
| Units of Measure                                 | 34 |
| References and Links to Applications Collaterals | 35 |
| Knowledge Base Articles                          | 35 |
| Application Notes                                | 35 |
| Reference Designs                                | 35 |
| Kits                                             | 35 |
| Datasheets                                       | 35 |
| Document History Page                            | 36 |
| Sales, Solutions, and Legal Information          | 38 |
| Worldwide Sales and Design Support               | 38 |
| Products                                         |    |
| PSoC® Solutions                                  | 38 |
| Cypress Developer Community                      | 38 |
| Technical Support                                | 38 |



#### Available Firmware and Software Tools

#### **EZ-PD Configuration Utility**

The EZ-PD Configuration Utility is a GUI-based Microsoft Windows application developed by Cypress to guide a CCGx user through the process of configuring and programming the chip. The utility allows users to:

- 1. Select and configure the parameters they want to modify
- 2. Program the resulting configuration onto the target CCGx device.

The utility works with the Cypress supplied CCG1, CCG2, CCG3, and CCG4 kits, which host the CCGx controllers along with a USB interface. This version of the EZ-PD Configuration Utility supports configuration and firmware update operations on CCGx controllers implementing EMCA and Display Dongle applications. Support for other applications, such as Power Adapters and Notebook port controllers, will be provided in later versions of the utility.

You can download the EZ-PD Configuration Utility and its associated documentation at the following link:

http://www.cypress.com/documentation/software-and-drivers/ez-pd-configuration-utility

### **EZ-PD CCG4 Block Diagram**

Figure 1. EZ-PD CCG4 Block Diagram





#### Functional Overview

#### **CPU and Memory Subsystem**

CPU

The Cortex-M0 CPU in EZ-PD CCG4 is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher performance processors such as the Cortex-M3 and M4, thus enabling upward compatibility. The Cypress implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and also includes a wakeup interrupt controller (WIC). The WIC can wake the processor up from the Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in the Deep Sleep mode. The Cortex-M0 CPU provides a nonmaskable interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user.

The CPU also includes a serial wire debug (SWD) interface, which is a 2-wire form of JTAG. The debug configuration used for EZ-PD CCG4 has four break-point (address) comparators and two watchpoint (data) comparators.

#### Flash

The EZ-PD CCG4 device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver two wait-states (WS) access time at 48 MHz and with 0-WS access time at 16 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required.

#### **SROM**

A supervisory ROM that contains boot and configuration routines is provided.

#### **USB-PD Subsystem (SS)**

EZ-PD CCG4 has two USB-PD subsystems consisting of USB Type-C baseband transceivers and physical-layer logic. These transceivers perform the BMC and the 4b/5b encoding and decoding functions as well as the 1.2-V analog front end. This subsystem integrates the required termination resistors to identify the role of the EZ-PD CCG4 solution.  $\rm R_D$  is used to identify EZ-PD CCG4 as a UFP in a DRP application. When configured as a DFP, integrated current sources perform the role of  $\rm R_P$  or pull-up resistors. These current sources can be programmed to indicate the complete range of current capacity on VBUS defined in the USB Type-C spec. EZ-PD CCG4 responds to all USB-PD communication.

The USB-PD sub-system contains two 8-bit SAR (successive approximation register) ADCs for analog to digital conversions. The ADCs include an 8-bit DAC and a comparator. The DAC output forms the positive input of the comparator. The negative input of the comparator is from a 4-input multiplexer. The four inputs of the multiplexer are a pair of global analog multiplex busses an internal bandgap voltage and an internal voltage proportional to the absolute temperature. All GPIO inputs can be connected to the global analog multiplex busses through a switch at each GPIO that can enable that GPIO to be connected to the mux bus for ADC use. The CC1 and CC2 pins of both Type-C ports are not available to connect to the mux busses.

To support the latest USB-PD 3.0 specification, CCG4 has implemented the fast role swap feature. Fast Role Swap enables externally powered docks and hubs to rapidly switch to bus power when their external power supply is removed. For more details, refer to Section 6.3.17 (FR\_Swap Message) in the USB-PD 3.0 specification.

CCG4 is designed to be fully interoperable with revision 3.0 of the USB Power Delivery specification as well as revision 2.0 of the USB Power Delivery specification.

CCG4 supports Extended Messages containing data of up to 260 bytes. The Extended Messages will be larger than expected by the USB-PD 2.0 hardware. To accommodate Revision 2.0 based systems, a Chunking mechanism is implemented such that Messages are limited to Revision 2.0 sizes unless it is discovered that both systems support the longer Message lengths.





Figure 2. USB-PD Subsystem

#### **System Resources**

Power System

The power system is described in detail in the section Power on page 18. It provides the assurance that voltage levels are as required for each respective mode and either delay mode entry (on power-on reset (POR), for example) until voltage levels are as required for proper function or generate resets (brown-out detect (BOD)) or interrupts (low voltage detect (LVD)). EZ-PD

CCG4 can operate from three different power sources over the range of 2.7 to 5.5 V and has three different power modes, transitions between which are managed by the power system. EZ-PD CCG4 provides Sleep and Deep Sleep low-power modes.

Clock System

The clock system for EZ-PD CCG4 consists of the internal main oscillator (IMO) and the internal low-power oscillator (ILO).



#### **Peripherals**

Serial Communication Blocks (SCB)

EZ-PD CCG4 has four SCBs, which can be configured to implement an  $I^2$ C, SPI, or UART interface. The hardware  $I^2$ C blocks implement full multi-master and slave interfaces capable of multimaster arbitration. In the SPI mode, the SCB blocks can be configured to act as a master or a slave.

In the I<sup>2</sup>C mode, the SCB blocks are capable of operating at speeds up to 1 Mbps (Fast Mode Plus) and have flexible buffering options to reduce interrupt overhead and latency for the CPU. These blocks also support I<sup>2</sup>C that creates a mailbox address range in the memory of EZ-PD CCG4 and effectively reduce I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the blocks support 8-deep FIFOs for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduce the need for clock stretching caused by the CPU not having read data on time.

The I<sup>2</sup>C peripherals are compatible with the I<sup>2</sup>C Standard-mode, Fast-mode, and Fast-mode Plus devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/Os are implemented with GPIO in open-drain modes.

The I<sup>2</sup>C port on SCB 1, SCB 2 and SCB 3 blocks of EZ-PD CCG4 are not completely compliant with the I<sup>2</sup>C spec in the following:

- The GPIO cells for SCB 1 to SCB 3 I<sup>2</sup>C port are not overvoltage-tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.
- Fast-mode Plus has an  $\rm I_{OL}$  specification of 20 mA at a  $\rm V_{OL}$  of 0.4 V. The GPIO cells can sink a maximum of 8-mA  $\rm I_{OL}$  with a  $\rm V_{OL}$  maximum of 0.6 V.
- Fast-mode and Fast-mode Plus specify minimum Fall times, which are not met with the GPIO cell; Slow strong mode can help meet this spec depending on the bus load.

Timer/Counter/PWM Block (TCPWM)

EZ-PD CCG4 has up to four TCPWM blocks. Each implements a 16-bit timer, counter, pulse-width modulator (PWM), and quadrature decoder functionality. The block can be used to measure the period and pulse width of an input signal (timer), find the number of times a particular event occurs (counter), generate PWM signals, or decode quadrature signals.

#### **GPIO**

EZ-PD CCG4 has 30 GPIOs that includes the  $I^2$ C and SWD pins, which can also be used as GPIOs. The  $I^2$ C pins from only SCB 0 are overvoltage-tolerant. The number of available GPIOs vary with the part numbers. The GPIO block implements the following:

- Seven drive strength modes:
  - □ Input only
  - □ Weak pull-up with strong pull-down
- ☐ Strong pull-up with weak pull-down
- □ Open drain with strong pull-down
- □ Open drain with strong pull-up
- □ Strong pull-up with strong pull-down
- □ Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL)
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes
- Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode)
- Selectable slew rates for dV/dt related noise control to improve EMI

During power-on and reset, the I/O pins are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin.



#### **Pinouts**

Table 1. Pinout for CYPD4225-40LQXIT, CYPD4226-40LQXIT, and CYPD4236-40LQXIT

| Group               | Pin Name                           | Pin<br>Number | ESD<br>Protection | Description                                                                                                                                  |
|---------------------|------------------------------------|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| USB Type-C          | CC1_P0                             | 9             | HBM, IEC          | USB PD connector detect/Configuration Channel 1                                                                                              |
| Port 0              | CC2_P0                             | 7             | HBM, IEC          | USB PD connector detect/Configuration Channel 2                                                                                              |
| USB Type-C          | CC1_P1                             | 22            | HBM, IEC          | USB PD connector detect/Configuration Channel 1                                                                                              |
| Port 1              | CC2_P1                             | 24            | HBM, IEC          | USB PD connector detect/Configuration Channel 2                                                                                              |
| VBUS<br>Control     |                                    |               | HBM               | Full rail control I/O for enabling/disabling Provider load FET of USB Type-C port 0                                                          |
|                     | VBUS_C_CTRL_P0/P1.7                | 12            | НВМ               | Full rail control I/O for enabling/disabling Consumer load FET of USB Type-C port 0/SCB0 (see Table 3 on page 14 through Table 6 on page 14) |
|                     | VBUS_P_CTRL_P1/P4.2                | 39            | HBM               | Full rail control I/O for enabling/disabling Provider load FET of USB Type-C port 1                                                          |
|                     | VBUS_C_CTRL_P1/P4.1                | 38            | HBM               | Full rail control I/O for enabling/disabling Consumer load FET of USB Type-C port 1                                                          |
|                     | VBUS_DISCHARGE_P0/<br>P2.5         | 20            | HBM               | I/O used for discharging VBUS line during voltage change                                                                                     |
|                     | VBUS_DISCHARGE_P1/<br>P4.3         | 40            | HBM               | I/O used for discharging VBUS line during voltage change                                                                                     |
| VCONN<br>Control    | VCONN_MON_P0/P2.4                  | 19            | HBM               | VCONN_MON_P0 (Monitor VCONN for UVP condition on port 0)/GPIO                                                                                |
|                     | SCL_2/VCONN_MON_P1/<br>P2.7        | 25            | HBM               | SCB2 (see Table 3 on page 14 through Table 6 on page 14) or VCONN_MON_P1(Monitor VCONN for UVP condition on port 1)                          |
| Over-voltage        | OVP_TRIP_P0/P2.1                   | 14            | HBM               | VBUS overvoltage output indicator for port 0 (active LOW)                                                                                    |
| Protection (OVP)    | OVP_TRIP_P1/P3.0                   | 21            | HBM               | VBUS overvoltage output indicator for port 1 (active LOW)                                                                                    |
| GPIOs and<br>Serial | VBUS_MON_P0/P2.0                   | 13            | НВМ               | VBUS_MON_P0 (VBUS overvoltage protection monitoring signal)/GPIO                                                                             |
| Interfaces          | HPD_P0/P2.3                        | 18            | HBM               | HPD_P0 (Hot Plug Detect I/O for port 0)/GPIO                                                                                                 |
|                     | HPD_P1/P3.4                        | 30            | HBM               | HPD_P1 (Hot Plug Detect I/O for port 1)/GPIO                                                                                                 |
|                     | MUX_CTRL_3_P1/<br>OCP_DET_P1/P3.5  | 34            | HBM               | MUX_CTRL_3_P1 (Mux control for port 1) or VBUS Overcurrent Protection Input for port 1 (active LOW)                                          |
|                     | MUX_CTRL_2_P1/P3.6                 | 35            | HBM               | MUX_CTRL_2_P1 (Mux control for port 1)/SCB3 (see Table 3 on page 14 through Table 6 on page 14)                                              |
|                     | MUX_CTRL_1_P1/P3.7                 | 36            | HBM               | MUX_CTRL_1_P1 (Mux control for port 2)/SCB3 (see Table 3 on page 14 through Table 6 on page 14)                                              |
|                     | VBUS_MON_P1/P4.0                   | 37            | HBM               | VBUS_MON_P1(VBUS overvoltage protection monitoring signal)                                                                                   |
|                     | VSEL_2_P1/P3.1                     | 27            | HBM               | VSEL_2_P1(Voltage selection control for VBUS on port 1)/GPIO                                                                                 |
|                     | I2C_SCL_SCB0_EC/P0.1               | 17            | HBM               | SCB0/SCB3 (see Table 3 on page 14 through Table 6 on page 14)                                                                                |
|                     | I2C_SDA_SCB0_EC/P0.0               | 16            | HBM               | SCB0/SCB2 (see Table 3 on page 14 through Table 6 on page 14)                                                                                |
|                     | I2C_INT_EC/P2.2                    | 15            | HBM               | I2C Interrupt line                                                                                                                           |
|                     | I2C_SCL_SCB1_AR/<br>VSEL_1_P1/P1.0 | 4             | HBM               | SCB1 (see Table 3 on page 14 through Table 6 on page 14) or VSEL_1_P1 (Voltage selection control for VBUS on port 1)                         |



Table 1. Pinout for CYPD4225-40LQXIT, CYPD4226-40LQXIT, and CYPD4236-40LQXIT (continued)

| Group                             | Pin Name                               | Pin<br>Number | ESD<br>Protection | Description                                                                                                                                                    |
|-----------------------------------|----------------------------------------|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIOs and<br>Serial<br>Interfaces | I2C_SDA_SCB1_AR/<br>VSEL_1_P0/P1.3     | 3             | НВМ               | SCB0/SCB1 (see Table 3 on page 14 through Table 6 on page 14) or VSEL_1_P0 (Voltage selection control for VBUS on port 0)                                      |
|                                   | I2C_INT_AR_P0/<br>OCP_DET_P0/P1.4      | 5             | HBM               | I2C interrupt line or VBUS Overcurrent Protection Input for port 0 (active LOW)                                                                                |
|                                   | I2C_INT_AR_P1/P1.5                     | 6             | HBM               | I2C interrupt line/SCB0/SCB1 (see Table 3 on page 14 through Table 6 on page 14)                                                                               |
|                                   | SDA_2/MUX_C-<br>TRL_3_P0/VSEL_2_P0/P2. | 26            | НВМ               | SCB2 (see Table 3 on page 14 through Table 6 on page 14) or MUX_CTRL_3_P1 (Mux control for port 0) or VSEL_2_P0 (Voltage selection control for VBUS on port 0) |
|                                   | SCL_3/MUX_C-<br>TRL_1_P0/P3.3          | 29            | HBM               | SCB3 (see Table 3 on page 14 through Table 6 on page 14) /MUX_CTRL_1_P0 (Mux control for port 0)                                                               |
|                                   | SDA_3/MUX_C-<br>TRL_2_P0/P3.2          | 28            | HBM               | SCB3 (see Table 3 on page 14 through Table 6 on page 14) /MUX_CTRL_2_P0 (Mux control for port 0)                                                               |
|                                   | SWD_IO/AR_RST#/P1.1                    | 1             | HBM               | SWD_IO (serial wire debug I/O)/SCB0. See Table 3 on page 14 through Table 6 on page 14.                                                                        |
|                                   | SWD_CLK/I2C_CFG_EC/<br>P1.2            | 2             | HBM               | SWD Clock/I2C_CFG_EC                                                                                                                                           |
| Reset                             | XRES <sup>[3]</sup>                    | 10            | HBM               | Reset input (active LOW)                                                                                                                                       |
| Power                             | V5V_P0                                 | 8             | HBM               | 2.7-V to 5.5-V supply for VCONN FET of Type-C port 0                                                                                                           |
|                                   | V5V_P1                                 | 23            | HBM               | 2.7-V to 5.5-V supply for VCONN FET of Type-C port 1                                                                                                           |
|                                   | VDDIO                                  | 32            | HBM               | 1.71-V to 5.5-V supply for I/Os                                                                                                                                |
|                                   | VCCD                                   | 33            | HBM               | 1.8-V regulator output for filter capacitor. This pin cannot drive external load.                                                                              |
|                                   | VDDD                                   | 31            | HBM               | VDDD supply input/output (2.7 V to 5.5 V)                                                                                                                      |
|                                   | VSS                                    | EPAD          | НВМ               | Ground supply                                                                                                                                                  |

Note

3. This is firmware configurable GPIO. By default, this pin is floating. Firmware can add pull-up/pull-down and enable/disable I/O buffers.



Figure 3. 40-pin QFN Pin Map (Top View) for CYPD4225-40LQXIT, CYPD4226-40LQXIT, and CYPD4236-40LQXIT





Table 2. Pinout for CYPD4125-40LQXIT and CYPD4126-40LQXIT

| Group                            | Pin Name                                   | Pin<br>Number | ESD<br>Protection | Description                                                                                                                                         |
|----------------------------------|--------------------------------------------|---------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| USB Type-C Port 0                | CC1_P0                                     | 9             | HBM, IEC          | USB PD connector detect/Configuration Channel 1                                                                                                     |
|                                  | CC2_P0                                     | 7             | HBM, IEC          | USB PD connector detect/Configuration Channel 2                                                                                                     |
| VBUS Control                     | VBUS_P_CTRL_P0/P1.6                        | 11            | НВМ               | Full rail control I/O for enabling/disabling. Provider load FET of USB Type-C port 0.                                                               |
|                                  | VBUS_C_CTRL_P0/P1.7                        | 12            | НВМ               | Full rail control I/O for enabling/disabling. Consumer load FET of USB Type-C port 0/SCB0 (see Table 3 on page 14 through Table 6 on page 14).      |
|                                  | VBUS_DIS-<br>CHARGE_P0/P2.5                | 20            | HBM               | I/O used for discharging VBUS line during voltage change                                                                                            |
| VCONN Control                    | VCONN_MON_P0/P2.4                          | 19            | НВМ               | VCONN_MON_P0 (Monitor VCONN for OVP condition on port 0)/GPIO                                                                                       |
| Over-voltage<br>Protection (OVP) | OVP_TRIP_P0/P2.1                           | 14            | HBM               | VBUS overvoltage output indicator for port 0 (active LOW)                                                                                           |
| GPIOs and Serial<br>Interfaces   | P3.1                                       | 27            | HBM               | SCB2 (see Table 3 on page 14 through Table 6 on page 14)/GPIO                                                                                       |
|                                  | VBUS_MON_P0/P2.0                           | 13            | HBM               | VBUS_MON_P0 (VBUS overvoltage protection monitoring signal)/GPIO                                                                                    |
|                                  | HPD_P0/P2.3                                | 18            | HBM               | HPD_P0 (Hot Plug Detect I/O for port 0)/GPIO                                                                                                        |
|                                  | P3.0                                       | 21            | HBM               | GPIO                                                                                                                                                |
|                                  | P3.4                                       | 30            | HBM               |                                                                                                                                                     |
|                                  | P3.5                                       | 34            | HBM               |                                                                                                                                                     |
|                                  | P3.6                                       | 35            | HBM               | GPIO/SCB3 (see Table 3 on page 14 through Table 6 on page                                                                                           |
|                                  | P3.7                                       | 36            | HBM               | 14)                                                                                                                                                 |
|                                  | P4.0                                       | 37            | HBM               | GPIO                                                                                                                                                |
|                                  | P4.1                                       | 38            | HBM               |                                                                                                                                                     |
|                                  | P4.2                                       | 39            | HBM               |                                                                                                                                                     |
|                                  | P4.3                                       | 40            | HBM               |                                                                                                                                                     |
|                                  | I2C_SCL_SCB0_EC/P0.1                       | 17            | НВМ               | SCB0/SCB3 (see Table 3 on page 14 through Table 6 on page 14)                                                                                       |
|                                  | I2C_SDA_SCB0_EC/<br>P0.0                   | 16            | HBM               | SCB0/SCB2 (see Table 3 on page 14 through Table 6 on page 14)                                                                                       |
|                                  | I2C_INT_EC/P2.2                            | 15            | HBM               | I2C interrupt line                                                                                                                                  |
|                                  | I2C_SCL_SCB1_AR/P1.0                       | 4             | HBM               | SCB1 (see Table 3 on page 14 through Table 6 on page 14)                                                                                            |
|                                  | I2C_SDA_SCB1_AR/<br>VSEL_1_P0/P1.3         | 3             | НВМ               | SCB0 or SCB1 (see Table 3 on page 14 through Table 6 on page 14) or voltage selection control for VBUS on port 0                                    |
|                                  | I2C_INT_AR_P0/<br>OCP_DET_P0/P1.4          | 5             | НВМ               | I2C interrupt line or VBUS Overcurrent Protection Input for port 0 (Active LOW)                                                                     |
|                                  | P1.5                                       | 6             | НВМ               | GPIO/SCB0/SCB1 (see Table 3 on page 14 through Table 6 on page 14)                                                                                  |
|                                  | SCL_2/P2.7                                 | 25            | HBM               | GPIO/SCB2 (see Table 3 through Table 6)                                                                                                             |
|                                  | SDA_2/<br>MUX_CTRL_3_P0/<br>VSEL_2_P0/P2.6 | 26            | НВМ               | SCB2 (see Table 3 on page 14 through Table 6 on page 14) or MUX_CTRL_3_P0 (Mux control for port 0), or Voltage selection control for VBUS on port 0 |



Table 2. Pinout for CYPD4125-40LQXIT and CYPD4126-40LQXIT (continued)

| Group                       | Pin Name                     | Pin<br>Number | ESD<br>Protection | Description                                                                                                   |
|-----------------------------|------------------------------|---------------|-------------------|---------------------------------------------------------------------------------------------------------------|
| GPIOs and Serial Interfaces | ······ - · · · ·             |               | HBM               | SCB3 (see Table 3 on page 14 through Table 6 on page 14) or MUX_CTRL_1_P0 (Mux control for port 0)            |
|                             | SDA_3/<br>MUX_CTRL_2_P0/P3.2 | 28            | HBM               | SCB3 (see Table 3 on page 14 through Table 6 on page 14) or MUX_CTRL_2_P0 (Mux control for port 0)            |
|                             | SWD_IO/AR_RST#/P1.1          | 1             | HBM               | Serial wire debug I/O (SWD IO)/SCB0. See Table 3 on page 14 through Table 6 on page 14 or Alpine Ridge Reset. |
|                             | SWD_CLK/I2C_CFG_EC/<br>P1.2  | 2             | HBM               | SWD Clock/I2C_CFG_EC                                                                                          |
| Reset                       | XRES <sup>[4]</sup>          | 10            | HBM               | Reset input (active LOW)                                                                                      |
| Power                       | V5V_P0                       | 8             | HBM               | 2.7-V to 5.5-V supply for VCONN FET of Type-C port 0                                                          |
|                             | VDDIO                        | 32            | HBM               | 1.71-V to 5.5-V supply for I/Os                                                                               |
|                             | VCCD                         | 33            | HBM               | 1.8-V regulator output for filter capacitor. This pin cannot drive external load.                             |
|                             | VDDD                         | 31            | HBM               | VDDD supply I/O (2.7 V to 5.5 V)                                                                              |
|                             | VSS                          | EPAD          | HBM               | Ground supply                                                                                                 |
| No Connect                  | NC                           | 22            | -                 | These pins are not bonded                                                                                     |
|                             | NC                           | 23            | -                 |                                                                                                               |
|                             | NC                           | 24            | -                 |                                                                                                               |

Note
4. This is firmware configurable GPIO. By default, this pin is floating. Firmware can add pull-up/pull-down and enable/disable IO buffers.



OCP\_DET\_P0/P3.5 VDDIO VCCD P4.3 P4.2 P4.1 P4.0 P3.7 P3.6 37[\_\_\_\_36[\_\_\_ 35 33 39 321 311 SWD IO/AR RST#/P1.1 30 P3.4 SWD CLK/I2C CFG EC/P1.2 29 SCL\_3/MUX\_CTRL\_1\_P0/P3.3 \_\_\_\_2 I2C\_SDA\_SCB1\_AR/VSEL\_1\_P0/P1.3 28 SDA\_3/MUX\_CTRL\_2\_P0/P3.2 I2C\_SCL\_SCB1\_AR/P1.0 **4** 27 P3.1 I2C\_INT\_AR\_P0/OCP\_DET\_P0/P1.4 **5** 26 SDA\_2/MUX\_CTRL\_3\_P0/VSEL\_2\_P0/P2.6 P1.5 25 SCL\_2/P2.7 **6** CC2 P0 7 24 NC V5V\_P0 8 23 NC CC1\_P0 9 22 NC **XRES** 21 P3.0 12 13 14 14 17 17 17 19 20 VBUS\_MON\_P0/P2.0 OVP\_TRIP\_P0/P2.1 I2C\_INT\_EC/P2.2 VCONN\_MON\_P0/P2.4 VBUS\_DISCHARGE\_P0/P2.5 VBUS\_P\_CTRL\_P0/P1.6 VBUS\_C\_CTRL\_P0/P1.7

Figure 4. 40-pin QFN Pin Map (Top View) for CYPD4125-40LQXIT and CYPD4126-40LQXIT



### Table 3. Serial Communication Block (SCB0) Configuration

| GPIO | UART          | SPI Master    | SPI Slave     | I2C Master     | I2C Slave                  |
|------|---------------|---------------|---------------|----------------|----------------------------|
| P1.7 | UART_TX_SCB0  | SPI_MOSI_SCB0 | SPI_MOSI_SCB0 | VBUS_C_CTRL_P0 | VBUS_C_CTRL_P0             |
| P2.1 | UART_RX_SCB0  | SPI_CLK_SCB0  |               |                | VSEL_2_P0/<br>VCONN_MON_P0 |
| P0.1 | UART_RTS_SCB0 | SPI_MISO_SCB0 | SPI_MISO_SCB0 | I2C_SDA_SCB0   | I2C_SDA_SCB0               |
| P0.0 | UART_CTS_SCB0 | SPI_SEL_SCB0  | SPI_SEL_SCB0  | I2C_SCL_SCB0   | I2C_SCL_SCB0               |

#### Table 4. Serial Communication Block (SCB1) Configuration

| GPIO | UART          | SPI Master    | SPI Slave     | I2C Master   | I2C Slave    |
|------|---------------|---------------|---------------|--------------|--------------|
| P1.0 | UART_TX_SCB1  | SPI_CLK_SCB1  | SPI_CLK_SCB1  | I2C_SCL_SCB1 | I2C_SCL_SCB1 |
| P1.3 | UART_RX_SCB1  | SPI_MISO_SCB1 | SPI_MISO_SCB1 | I2C_SDA_SCB1 | I2C_SDA_SCB1 |
| P1.5 | UART_RTS_SCB1 | SPI_SEL_SCB1  | SPI_SEL_SCB1  | GPIO         | GPIO         |
| P1.1 | UART_CTS_SCB1 | SPI_MOSI_SCB1 | SPI_MOSI_SCB1 | SWD_IO       | SWD_IO       |

#### Table 5. Serial Communication Block (SCB2) Configuration

| GPIO | UART          | SPI Master    | SPI Slave     | I2C Master   | I2C Slave    |
|------|---------------|---------------|---------------|--------------|--------------|
| P2.6 | UART_TX_SCB2  | SPI_MISO_SCB2 | SPI_MISO_SCB1 | I2C_SDA_SCB2 | I2C_SDA_SCB2 |
| P2.7 | UART_RX_SCB2  | SPI_MOSI_SCB2 | SPI_MOSI_SCB2 | I2C_SCL_SCB2 | I2C_SCL_SCB2 |
| P0.0 | UART_RTS_SCB2 | SPI_SEL_SCB2  | SPI_SEL_SCB2  | I2C_SCL_SCB0 | I2C_SCL_SCB0 |
| P3.0 | UART_CTS_SCB2 | SPI_CLK_SCB2  | SPI_CLK_SCB2  | AR_RST#      | AR_RST#      |

#### Table 6. Serial Communication Block (SCB3) Configuration

| GPIO | UART          | SPI Master    | SPI Slave     | I2C Master   | I2C Slave    |
|------|---------------|---------------|---------------|--------------|--------------|
| P3.2 | UART_TX_SCB3  | SPI_MOSI_SCB3 | SPI_MOSI_SCB3 | I2C_SDA_SCB3 | I2C_SDA_SCB3 |
| P3.3 | UART_RX_SCB3  | SPI_MISO_SCB3 | SPI_MISO_SCB3 | I2C_SCL_SCB3 | I2C_SCL_SCB3 |
| P3.7 | UART_RTS_SCB3 | SPI_SEL_SCB3  | SPI_SEL_SCB3  | GPIO         | GPIO         |
| P3.6 | UART_CTS_SCB3 | SPI_CLK_SCB3  | SPI_CLK_SCB3  | GPIO         | GPIO         |

Document Number: 001-98440 Rev. \*M Page 14 of 38



Table 7. Pin List for CYPD4126-24LQXIT and CYPD4136-24LQXIT

| Pin Name | Pin Number | <b>ESD Protection</b> | Description                                                                       |
|----------|------------|-----------------------|-----------------------------------------------------------------------------------|
| P1.2     | 1          | НВМ                   | GPIO/SWD_CLK                                                                      |
| P1.3     | 2          | НВМ                   | GPIO                                                                              |
| P1.5     | 3          | НВМ                   | GPIO                                                                              |
| CC2      | 4          | НВМ                   | Configuration Channel 2                                                           |
| V5V      | 5          | НВМ                   | 2.7-V to 5.5-V supply for VCONN FET of Type-C                                     |
| CC1      | 6          | НВМ                   | Configuration Channel 1                                                           |
| XRES     | 7          | НВМ                   | Reset input (active LOW)                                                          |
| P1.7     | 8          | НВМ                   | GPIO                                                                              |
| P0.0     | 9          | НВМ                   | SCB0_I2C_SDA                                                                      |
| P0.1     | 10         | НВМ                   | SCB0_I2C_SCL                                                                      |
| P2.3     | 11         | НВМ                   | HotPlug_Detect                                                                    |
| P2.5     | 12         | НВМ                   | GPIO/VBUS_DISCHARGE                                                               |
| P3.0     | 13         | НВМ                   | GPIO                                                                              |
| P2.6     | 14         | НВМ                   | GPIO                                                                              |
| P3.1     | 15         | НВМ                   | GPIO                                                                              |
| P3.2     | 16         | НВМ                   | SCB3_I2C_SDA                                                                      |
| P3.3     | 17         | НВМ                   | SCB3_I2C_SCL                                                                      |
| P3.4     | 18         | НВМ                   | GPIO                                                                              |
| GND      | 19         | НВМ                   | Ground supply                                                                     |
| VDDD     | 20         | НВМ                   | VDDD supply input/output (2.7 V to 5.5 V)                                         |
| VDDIO    | 21         | НВМ                   | 1.71-V to 5.5-V supply for I/Os                                                   |
| VCCD     | 22         | НВМ                   | 1.8-V regulator output for filter capacitor. This pin cannot drive external load. |
| P3.6     | 23         | НВМ                   | GPIO                                                                              |
| P1.1     | 24         | НВМ                   | GPIO/SWD_DATA                                                                     |
| VSS      | 25/EPAD    | НВМ                   | Ground supply                                                                     |

Figure 5. 24-pin QFN Pin Map for CYPD4126-24LQXIT and CYPD4136-24LQXIT





Table 8. Pin List for CYPD4225A0-33FNXIT

| P3.1   |            | Protection | Description                                                                                                            |
|--------|------------|------------|------------------------------------------------------------------------------------------------------------------------|
|        | C6         | HBM        | GPIO                                                                                                                   |
| P3.6   | A6         | HBM        | GPIO                                                                                                                   |
| P0.0   | F5         | HBM        | GPIO/optional SWD_DATA                                                                                                 |
| P0.1   | G8         | HBM        | GPIO/optional SWD_CLK                                                                                                  |
| P1.0   | C10        | HBM        | GPIO                                                                                                                   |
| P1.1   | B11        | HBM        | GPIO/SWD_DATA                                                                                                          |
| P1.2   | A10        | HBM        | GPIO/SWD_CLK                                                                                                           |
| P1.3   | B9         | HBM        | GPIO                                                                                                                   |
| P1.5   | В7         | HBM        | GPIO                                                                                                                   |
| P1.7   | G10        | HBM        | GPIO                                                                                                                   |
| P2.1   | F7         | HBM        | GPIO                                                                                                                   |
| P2.3   | G6         | HBM        | GPIO                                                                                                                   |
| P2.6   | D5         | HBM        | GPIO                                                                                                                   |
| P2.7   | D3         | HBM        | GPIO                                                                                                                   |
| P3.0   | G4         | HBM        | GPIO                                                                                                                   |
| P3.2   | C2         | HBM        | GPIO                                                                                                                   |
| P3.3   | C4         | HBM        | GPIO                                                                                                                   |
| P3.4   | B1         | HBM        | GPIO                                                                                                                   |
| CC2_P0 | D9         | HBM, IEC   | USB PD connector detect/ Configuration Channel 2 - Port 0. This pin can be hot swappable.                              |
| V5V_P0 | E10        | HBM        | 5V supply for VCONN FETs - Port 0.                                                                                     |
| CC1_P0 | E8         | HBM, IEC   | USB PD connector detect/ Configuration Channel 1 - Port 0. This pin can be hot swappable. RD1_P0 is shorted to CC1_P0. |
| XRES   | F9         | HBM        | Reset input.                                                                                                           |
| CC1_P1 | F3         | HBM, IEC   | USB PD connector detect/ Configuration Channel 1 - Port 1. This pin can be hot swappable. RD1_P1 is shorted to CC1_P1. |
| V5V_P1 | E4         | HBM        | 5V supply for VCONN FETs - Port 1.                                                                                     |
| CC2_P1 | E2         | HBM, IEC   | USB PD connector detect/ Configuration Channel 2- Port 1. This pin can be hot swappable.                               |
| VDDD   | В3         | HBM        | VDDD supply input/output (2.7 V to 5.5 V)                                                                              |
| VDDIO  | B5         | HBM        | 1.71-V to 5.5-V supply for I/Os                                                                                        |
| VCCD   | A8         | HBM        | 1.8-V regulator output for filter capacitor. This pin cannot drive external load.                                      |
| VSS    | A2, C8, G2 | HBM        | Ground supply                                                                                                          |
| RD2_P0 | D7         | HBM        | Rd for Port 0.                                                                                                         |
| RD2_P1 | E6         | HBM        | Rd for Port 1.                                                                                                         |



Figure 6. 33-CSP Ball Map for CYPD4225A0-FNXIT (Bottom View)





#### **Power**

The following power system diagram shows the set of power supply pins as implemented in EZ-PD CCG4.

CCG4 will be able to operate from three possible external supply sources: V5V P0 for first Type-C port, V5V P1 for second Type-C port and VDDD.

CCG4 has the power supply input V5V P0 and V5V P1 pins for providing power to EMCA cables through integrated VCONN FETs. There are two VCONN FETs in CCG4 per Type-C port to power either CC1 or CC2 pin. These FETs are capable of providing a minimum of 1W on the CC1 and CC2 pins for the EMCA cables. In USB-PD applications, the valid levels on V5V P0 and V5V P1 supplies can range from 4.85 V to 5.5 V.

The device's internal operating power supply is derived from VDDD. In UFP mode, CCG4 operates in 2.7 V-5.5V. In DFP and DRP modes, it operates in the 3.0 V-5.5 V range.

A separate I/O supply pin, VDDIO, allows the GPIOs to operate at levels from 1.71 V to 5.5 V. The VDDIO pin can be equal to or less than the voltages connected to the V5V P0 or V5V P1 and VDDD pins. The VDDIO supply should be less than or equal to VDDD supply.

The VCCD output of EZ-PD CCG4 must be bypassed to ground via an external capacitor (in the range of 80 to 120 nF; X5R ceramic or better).

Bypass capacitors must be used from VDDD and V5V P0 or V5V P1 pins to ground; typical practice for systems in this frequency range is to use a 0.1-µF capacitor on VDDD, V5V P0 and V5V P1. Note that these are simply rules of thumb; for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing.

Figure 7 shows an example of the power supply bypass capacitors.



Figure 7. EZ-PD CCG4 Power and Bypass Scheme Example

#### Notes

- V5V\_P0 denoted power supply input for Type-C port 0
- V5V\_P1 denoted power supply input for Type-C port 1
  CC1\_P0:USB PD connector detect/Configuration Channel 1 for Type-C port 0
  CC1\_P1:USB PD connector detect/Configuration Channel 1 for Type-C port 1
- CC2 P0:USB PD connector detect/Configuration Channel 2 for Type-C port 0 CC2\_P1:USB PD connector detect/Configuration Channel 2 for Type-C port 1



### **Application Diagrams**

Figure 8 and Figure 9 on page 20 show a dual Type-C port and a single Type-C port Notebook DRP application diagram using a CCG4 device. The Type-C port can be used as a power provider or a power consumer.

In each of these applications, CCG4 communicates with the Embedded Controller (EC), which manages the Battery Charger Controller (BCC) to control the charging and discharging of internal battery. It also controls the Data Mux to route the HighSpeed signals either to the USB chipset (during normal mode) or the DisplayPort Chipset (during Alternate Mode). The SBU, SuperSpeed, and HighSpeed lines are routed directly from the Display Mux of the notebook to the Type-C receptacle.

For the dual Type-C notebook application, these Type-C ports can be power providers or power consumers simultaneously. In addition, the CCG4 device controls the transfer of DisplayPort signals over the Type-C interface using the display mux controllers.

Optional FETs are provided for applications that need to provide power for accessories and cables using VCONN pin of the Type-C receptacle. VBUS FETs are also used for providing power over VBUS and for consuming power over VBUS. A VBUS\_DISCHARGE FET controlled by CCG4 device is used to quickly discharge VBUS after the Type-C connection is detached.



Figure 8. CCG4 in a Dual Port Notebook Application using CYPD4225-40LQXIT





Figure 9. CCG4 in a Single Port Notebook Application using CYPD4125-40LQXIT



# **Electrical Specifications**

### **Absolute Maximum Ratings**

Table 9. Absolute Maximum Ratings<sup>[8]</sup>

| Parameter                   | Description                                                                                                        | Min   | Тур | Max                     | Unit | Details/Conditions                     |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------|-------|-----|-------------------------|------|----------------------------------------|
| V <sub>DDD_MAX</sub>        | Digital supply relative to V <sub>SS</sub>                                                                         | -0.5  | _   | 6                       | V    | Absolute max                           |
| V5V_P0                      | Max supply voltage relative to V <sub>SS</sub>                                                                     | _     | _   | 6                       | V    | Absolute max                           |
| V5V_P1                      | Max supply voltage relative to V <sub>SS</sub>                                                                     | _     | _   | 6                       | V    | Absolute max                           |
| V <sub>DDIO_MAX</sub>       | Max supply voltage relative to V <sub>SS</sub>                                                                     | _     | _   | 6                       | V    | Absolute max                           |
| V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                                                       | -0.5  | _   | V <sub>DDIO</sub> + 0.5 | V    | Absolute max                           |
| I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                                           | -25   | _   | 25                      | mA   | Absolute max                           |
| I <sub>GPIO_injection</sub> | GPIO injection current, Max for V <sub>IH</sub> > V <sub>DDD</sub> , and Min for V <sub>IL</sub> < V <sub>SS</sub> | -0.5  | -   | 0.5                     | mA   | Absolute max, current injected per pin |
| ESD_HBM                     | Electrostatic discharge human body model                                                                           | 2200  | _   | _                       | V    | -                                      |
| ESD_CDM                     | Electrostatic discharge charged device model                                                                       | 500   | -   | -                       | V    | -                                      |
| LU                          | Pin current for latch-up                                                                                           | -200  | _   | 200                     | mA   | _                                      |
| ESD_IEC_CON                 | Electrostatic discharge<br>IEC61000-4-2                                                                            | 8000  | -   | _                       | V    | Contact discharge on CC1 and CC2 pins  |
| ESD_IEC_AIR                 | Electrostatic discharge<br>IEC61000-4-2                                                                            | 15000 | _   | _                       | V    | Air discharge for pins CC1 and CC2     |

#### Note

<sup>8.</sup> Usage above the absolute maximum conditions listed in Table 9 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.



#### **Device-Level Specifications**

All specifications are valid for –40 °C  $\leq$  TA  $\leq$  85 °C and TJ  $\leq$  100 °C, except where noted. Specifications are valid for 3.0 V to 5.5 V, except where noted.

Table 10. DC Specifications

| Spec ID                     | Parameter                 | Description                                                           | Min                  | Тур    | Max | Unit       | Details/Conditions                                                                                                                                                                        |
|-----------------------------|---------------------------|-----------------------------------------------------------------------|----------------------|--------|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.PWR#1                   | $V_{DDD}$                 | Power supply input voltage                                            | 2.7                  | _      | 5.5 | V          | UFP applications                                                                                                                                                                          |
| SID.PWR#1_A                 | $V_{DDD}$                 | Power supply input voltage                                            | 3.15                 | _      | 5.5 | V          | DFP/DRP applications                                                                                                                                                                      |
| SID.PWR#26                  | V5V_P0,<br>V5V_P1         | Power supply input voltage                                            | 4.85                 | _      | 5.5 | V          | _                                                                                                                                                                                         |
| PWR#13                      | $V_{DDIO}$                | GPIO power supply                                                     | 1.71                 | _      | 5.5 | V          | -                                                                                                                                                                                         |
| SID.PWR#24                  | V <sub>CCD</sub>          | Output voltage (for core logic)                                       | _                    | 1.8    | _   | V          | -                                                                                                                                                                                         |
| SID.PWR#15                  | C <sub>EFC</sub>          | External regulator voltage bypass on V <sub>CCD</sub>                 | 80                   | 100    | 120 | nF         | X5R ceramic or better                                                                                                                                                                     |
| SID.PWR#16                  | C <sub>EXC</sub>          | Power supply decoupling capacitor on V <sub>DDD</sub>                 | 0.8                  | 1      | -   | μF         | X5R ceramic or better                                                                                                                                                                     |
| SID.PWR#27                  | C <sub>EXV</sub>          | Power supply decoupling capacitor on V5V_P0 and V5V_P1                | _                    | 0.1    | -   | μF         | X5R ceramic or better                                                                                                                                                                     |
| Active Mode, V <sub>D</sub> | <sub>DD</sub> = 2.7 to 5  | .5 V. Typical values measured a                                       | at V <sub>DD</sub> = | 3.3 V. |     |            |                                                                                                                                                                                           |
| SID.PWR#4                   | I <sub>DD12</sub>         | Supply current                                                        | _                    | 10     | _   | mA         | V5V_P0 and V5V_P1 = 5 V,<br>$T_A$ = 25 °C,<br>CC I/O IN Transmit or Receive, no<br>I/O sourcing current, CPU at 24<br>MHz, two PD ports active                                            |
| Sleep Mode, V <sub>DI</sub> | <sub>DD</sub> = 2.7 to 5. | 5 V                                                                   | 1                    |        | ·   |            |                                                                                                                                                                                           |
| SID25A                      | I <sub>DD20A</sub>        | I <sup>2</sup> C wakeup<br>WDT ON<br>IMO at 48 MHz                    | _                    | 2.5    | 4.0 | mA         | V <sub>DDD</sub> = 3.3 V, T <sub>A</sub> = 25 °C, all blocks<br>except CPU are ON, CC I/O ON, no<br>I/O sourcing current                                                                  |
| Deep Sleep Mod              | e, V <sub>DDD</sub> = 2.  | 7 to 3.6 V (Regulator on)                                             |                      |        |     |            |                                                                                                                                                                                           |
| SID34                       | I <sub>DD29</sub>         | V <sub>DDD</sub> = 2.7 to 3.6 V<br>I <sup>2</sup> C wakeup and WDT ON | _                    | 80     | _   | μ <b>A</b> | V <sub>DDD</sub> = 3.3 V, T <sub>A</sub> = 25 °C                                                                                                                                          |
| SID_DS                      | I <sub>DD_DS</sub>        | V <sub>DDD</sub> = 2.7 to 3.6 V<br>CC wakeup ON                       | -                    | 2.5    | -   | μ <b>A</b> | Power source = V <sub>DDD</sub> , Type-C not attached, CC enabled for wakeup, R <sub>P</sub> disabled                                                                                     |
| SID_DS1                     | I <sub>DD_DS1</sub>       | V <sub>DDD</sub> = 2.7 to 3.6 V<br>CC wakeup ON                       | _                    | 100    | _   | μ <b>Α</b> | Power source = $V_{DDD}$ , Type-C not attached, CC enabled for wakeup, $R_P$ and $R_D$ connected at 70 ms intervals by CPU. $R_P$ , $R_D$ connection should be enabled for both PD ports. |
| XRES Current                |                           |                                                                       |                      |        |     |            |                                                                                                                                                                                           |
| SID307                      | I <sub>DD_XR</sub>        | Supply current while XRES asserted                                    | _                    | 1      | 10  | μ <b>A</b> | _                                                                                                                                                                                         |



Table 11. AC Specifications

| Spec ID    | Parameter              | Description                                                 | Min | Тур | Max | Unit | Details/Conditions                          |
|------------|------------------------|-------------------------------------------------------------|-----|-----|-----|------|---------------------------------------------|
| SID.CLK#4  | F <sub>CPU</sub>       | CPU frequency                                               | DC  | _   | 48  | MHz  | $3.0~V \le V_{DDD} \le 5.5~V$               |
| SID.PWR#20 | T <sub>SLEEP</sub>     | Wakeup from sleep mode                                      | -   | 0   | -   | μs   | Guaranteed by characterization              |
| SID.PWR#21 | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode                                 | -   | -   | 35  | μs   | 24-MHz IMO. Guaranteed by characterization. |
| SID.XRES#5 | T <sub>XRES</sub>      | External reset pulse width                                  | 5   | -   | _   | μs   | Guaranteed by characterization              |
| SYS.FES#1  | T_PWR_RDY              | Power-up to "Ready to accept I <sup>2</sup> C / CC command" | -   | 5   | 25  | ms   | Guaranteed by characterization              |

I/O

Table 12. I/O DC Specifications

| Spec ID     | Parameter                      | Description                                                | Min                      | Тур | Max                   | Unit | Details/Conditions                                            |
|-------------|--------------------------------|------------------------------------------------------------|--------------------------|-----|-----------------------|------|---------------------------------------------------------------|
| SID.GIO#37  | V <sub>IH</sub> <sup>[9]</sup> | Input voltage HIGH threshold                               | $0.7 \times V_{DDIO}$    | _   | _                     | V    | CMOS input                                                    |
| SID.GIO#38  | $V_{IL}$                       | Input voltage LOW threshold                                | _                        | _   | $0.3 \times V_{DDIO}$ | V    | CMOS input                                                    |
| SID.GIO#39  | V <sub>IH</sub> <sup>[9]</sup> | LVTTL input, V <sub>DDIO</sub> < 2.7 V                     | 0.7× V <sub>DDIO</sub>   | _   | _                     | V    | _                                                             |
| SID.GIO#40  | $V_{IL}$                       | LVTTL input, V <sub>DDIO</sub> < 2.7 V                     | _                        | _   | $0.3 \times V_{DDIO}$ | V    | _                                                             |
| SID.GIO#41  | V <sub>IH</sub> <sup>[9]</sup> | LVTTL input, $V_{DDIO} \ge 2.7 \text{ V}$                  | 2.0                      | _   | _                     | V    | _                                                             |
| SID.GIO#42  | V <sub>IL</sub>                | LVTTL input, V <sub>DDIO</sub> ≥ 2.7 V                     | _                        | _   | 0.8                   | V    | _                                                             |
| SID.GIO#33  | V <sub>OH</sub>                | Output voltage HIGH level                                  | V <sub>DDIO</sub> –0.6   | _   | _                     | V    | I <sub>OH</sub> = 4 mA at 3 V V <sub>DDIO</sub>               |
| SID.GIO#34  | V <sub>OH</sub>                | Output voltage HIGH level                                  | V <sub>DDIO</sub> –0.5   | _   | _                     | V    | I <sub>OH</sub> = 1 mA at 1.8 V V <sub>DDIO</sub>             |
| SID.GIO#35  | V <sub>OL</sub>                | Output voltage LOW level                                   | _                        | _   | 0.4                   | V    | I <sub>OL</sub> = 4 mA at 1.8 V V <sub>DDIO</sub>             |
| SID.GIO#36  | V <sub>OL</sub>                | Output voltage LOW level                                   | _                        | _   | 0.6                   | V    | I <sub>OL</sub> = 8 mA at 3 V V <sub>DDIO</sub>               |
| SID.GIO#5   | R <sub>PULLUP</sub>            | Pull-up resistor                                           | 3.5                      | 5.6 | 8.5                   | kΩ   | _                                                             |
| SID.GIO#6   | R <sub>PULLDOWN</sub>          | Pull-down resistor                                         | 3.5                      | 5.6 | 8.5                   | kΩ   | _                                                             |
| SID.GIO#16  | I <sub>IL</sub>                | Input leakage current (absolute value)                     | _                        | _   | 2                     | nA   | 25 °C, V <sub>DDIO</sub> = 3.0 V                              |
| SID.GIO#17  | C <sub>IN</sub>                | Input capacitance                                          | _                        | _   | 7                     | pF   | _                                                             |
| SID.GIO#43  | V <sub>HYSTTL</sub>            | Input hysteresis LVTTL                                     | 25                       | 40  | _                     | mV   | $V_{DDIO} \ge 2.7 \text{ V. Guaranteed}$ by characterization. |
| SID.GPIO#44 | V <sub>HYSCMOS</sub>           | Input hysteresis CMOS                                      | 0.05 × V <sub>DDIO</sub> | -   | _                     | mV   | Guaranteed by characterization                                |
| SID69       | I <sub>DIODE</sub>             | Current through protection diode to V <sub>DDIO</sub> /Vss | -                        | ı   | 100                   | μД   | Guaranteed by characterization                                |
| SID.GIO#45  | I <sub>TOT_GPIO</sub>          | Maximum total source or sink chip current                  | _                        | -   | 200                   | mA   | Guaranteed by characterization                                |

Note 9.  $V_{IH}$  must not exceed  $V_{DDIO}$  + 0.2 V.



#### Table 13. I/O AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter          | Description | Min | Тур | Max | Unit | Details/Conditions                      |
|---------|--------------------|-------------|-----|-----|-----|------|-----------------------------------------|
| SID70   | T <sub>RISEF</sub> | Rise time   | 2   | 1   | 12  | ns   | 3.3-V V <sub>DDIO</sub> , Cload = 25 pF |
| SID71   | T <sub>FALLF</sub> | Fall time   | 2   | -   | 12  | ns   | 3.3-V V <sub>DDIO</sub> , Cload = 25 pF |

#### **XRES**

#### Table 14. XRES DC Specifications

| Spec ID    | Parameter            | Description                  | Min                   | Тур | Max                      | Unit | Details/Conditions             |
|------------|----------------------|------------------------------|-----------------------|-----|--------------------------|------|--------------------------------|
| SID.XRES#1 | $V_{IH}$             | Input voltage HIGH threshold | $0.7 \times V_{DDIO}$ | _   | -                        | V    | CMOS input                     |
| SID.XRES#2 | $V_{IL}$             | Input voltage LOW threshold  | _                     | _   | $0.3 \times V_{DDIO}$    | V    | CMOS input                     |
| SID.XRES#3 | C <sub>IN</sub>      | Input capacitance            | -                     | _   | 7                        | pF   | _                              |
| SID.XRES#4 | V <sub>HYSXRES</sub> | Input voltage hysteresis     | -                     | 1   | 0.05 × V <sub>DDIO</sub> | mV   | Guaranteed by characterization |

#### **Digital Peripherals**

The following specifications apply to the Timer/Counter/PWM peripherals in the Timer mode.

Pulse Width Modulation (PWM) for GPIO Pins

#### Table 15. PWM AC Specifications

(Guaranteed by Characterization)

| Spec ID      | Parameter             | Description                  | Min | Тур  | Max | Unit | Details/Conditions                                                                                 |
|--------------|-----------------------|------------------------------|-----|------|-----|------|----------------------------------------------------------------------------------------------------|
| SID.TCPWM.3  | T <sub>CPWMFREQ</sub> | Operating frequency          | -   | Fc   | _   | MHz  | Fc max = CLK_SYS. Maximum = 48 MHz                                                                 |
| SID.TCPWM.4  | T <sub>PWMENEXT</sub> | Input trigger pulse width    | -   | 2/Fc | _   | ns   | For all trigger events                                                                             |
| SID.TCPWM.5  | T <sub>PWMEXT</sub>   | Output trigger pulse width   | _   | 2/Fc | -   | ns   | Minimum possible width of Overflow,<br>Underflow, and CC (Counter equals<br>Compare value) outputs |
| SID.TCPWM.5A | T <sub>CRES</sub>     | Resolution of counter        | -   | 1/Fc | -   | ns   | Minimum time between successive counts                                                             |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution               | _   | 1/Fc | _   | ns   | Minimum pulse width of PWM output                                                                  |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution | -   | 1/Fc | _   | ns   | Minimum pulse width between quadrature-phase inputs                                                |

#### P<sub>C</sub>

#### Table 16. Fixed I<sup>2</sup>C AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Unit | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | ı   | ı   | 1   | Mbps | _                  |

#### **UART**

#### Table 17. Fixed UART AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter         | Description | Min | Тур | Max | Unit | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | ı   | -   | 1   | Mbps | _                  |



SPI

#### Table 18. Fixed SPI AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter        | Description                                       | Min | Тур | Max | Unit | Details/Conditions |
|---------|------------------|---------------------------------------------------|-----|-----|-----|------|--------------------|
| SID166  | F <sub>SPI</sub> | SPI operating frequency (Master; 6X oversampling) | 1   | -   | 8   | MHz  | _                  |

#### Table 19. Fixed SPI Master Mode AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter        | Description                             | Min | Тур | Max | Unit | Details/Conditions               |
|---------|------------------|-----------------------------------------|-----|-----|-----|------|----------------------------------|
| SID167  | T <sub>DMO</sub> | MOSI valid after SClock driving edge    | -   | -   | 15  | ns   | -                                |
| SID168  | T <sub>DSI</sub> | MISO valid before SClock capturing edge | 20  | -   | -   | ns   | Full clock, late MISO sampling   |
| SID169  | T <sub>HMO</sub> | Previous MOSI data hold time            | 0   | -   | -   | ns   | Referred to Slave capturing edge |

#### Table 20. Fixed SPI Slave Mode AC Specifications

(Guaranteed by Characterization)

| Spec ID | Parameter            | Description                                          | Min | Тур | Max                             | Unit | Details/Conditions                             |
|---------|----------------------|------------------------------------------------------|-----|-----|---------------------------------|------|------------------------------------------------|
| SID170  | T <sub>DMI</sub>     | MOSI valid before Sclock capturing edge              | 40  | -   | _                               | ns   | _                                              |
| SID171  | T <sub>DSO</sub>     | MISO valid after Sclock driving edge                 | _   | _   | 48 + (3 ×<br>T <sub>SCB</sub> ) | ns   | T <sub>SCB</sub> = T <sub>CPU</sub> = 1/24 MHz |
| SID171A | T <sub>DSO_EXT</sub> | MISO valid after Sclock driving edge in Ext Clk mode | -   | _   | 48                              | ns   | _                                              |
| SID172  | T <sub>HSO</sub>     | Previous MISO data hold time                         | 0   | -   | _                               | ns   | _                                              |
| SID172A | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge                   | 100 | _   | _                               | ns   | _                                              |



#### Memory

#### Table 21. Flash AC Specifications

| Spec ID   | Parameter                               | Description                                                      | Min | Тур    | Max                            | Unit                           | Details/Conditions             |
|-----------|-----------------------------------------|------------------------------------------------------------------|-----|--------|--------------------------------|--------------------------------|--------------------------------|
| SID.MEM#4 | T <sub>ROWWRITE</sub> <sup>[10]</sup>   | Row (block) write time (erase and program)                       | -   | _      | 20                             | ms                             | _                              |
| SID.MEM#3 | T <sub>ROWERASE</sub> <sup>[10]</sup>   | Row erase time                                                   | _   | -      | 13                             | ms                             | _                              |
| SID.MEM#8 | T <sub>ROWPROGRAM</sub> <sup>[10]</sup> | Row program time after erase                                     | _   | _      | 7                              | ms                             | _                              |
| SID178    | T <sub>BULKERASE</sub> <sup>[10]</sup>  | Bulk erase time (128 KB) – – 35 ms                               |     | ms     | _                              |                                |                                |
| SID180    | T <sub>DEVPROG</sub> <sup>[10]</sup>    | Total device program time                                        |     | 25     | seconds                        | Guaranteed by characterization |                                |
| SID.MEM#6 | F <sub>END</sub>                        | Flash endurance 100K                                             |     | cycles | Guaranteed by characterization |                                |                                |
| SID182    | F <sub>RET1</sub>                       | Flash retention. T <sub>A</sub> ≤ 55 °C, 100 K 20 – – P/E cycles |     | years  | Guaranteed by characterization |                                |                                |
| SID182A   | F <sub>RET2</sub>                       | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles                | 10  | _      | _                              | years                          | Guaranteed by characterization |

#### Note

#### **System Resources**

Power-on-Reset (POR) with Brown Out

#### Table 22. Imprecise Power On Reset (PRES)

| Spec ID | Parameter             | Description          | Min  | Тур Мах |      | Unit | Details/Conditions             |
|---------|-----------------------|----------------------|------|---------|------|------|--------------------------------|
| SID185  | V <sub>RISEIPOR</sub> | Rising trip voltage  | 0.80 | 1       | 1.50 | V    | Guaranteed by characterization |
| SID186  | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | 1       | 1.4  | V    | Guaranteed by characterization |

#### Table 23. Precise Power On Reset (POR)

| Spec ID | Parameter              | Description                                | Min  | Тур | Max  | Unit | Details/Conditions             |
|---------|------------------------|--------------------------------------------|------|-----|------|------|--------------------------------|
| SID190  | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.48 | -   | 1.62 |      | Guaranteed by characterization |
| SID192  | V <sub>FALLDPSLP</sub> | BOD trip voltage in deep sleep             | 1.1  | 1   | 1.5  |      | Guaranteed by characterization |

<sup>10.</sup> It can take as much as 20 milliseconds to write to flash. During this time the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



#### SWD Interface

#### Table 24. SWD Interface Specifications

| Spec ID   | Parameter    | Description                                             | Min      | Тур | Max     | Unit | Details/Conditions               |
|-----------|--------------|---------------------------------------------------------|----------|-----|---------|------|----------------------------------|
| SID.SWD#1 | F_SWDCLK1    | $3.3 \text{ V} \leq \text{V}_{DDIO} \leq 5.5 \text{ V}$ | -        | -   | 14      |      | SWDCLK ≤ 1/3 CPU clock frequency |
| SID.SWD#2 | F_SWDCLK2    | $1.8 \text{ V} \leq \text{V}_{DDIO} \leq 3.3 \text{ V}$ | -        | _   | 7       |      | SWDCLK ≤ 1/3 CPU clock frequency |
| SID.SWD#3 | T_SWDI_SETUP | T = 1/f SWDCLK                                          | 0.25 × T | _   | -       | ns   | Guaranteed by characterization   |
| SID.SWD#4 | T_SWDI_HOLD  | T = 1/f SWDCLK                                          | 0.25 × T | _   | _       | ns   | Guaranteed by characterization   |
| SID.SWD#5 | T_SWDO_VALID | T = 1/f SWDCLK                                          | -        | _   | 0.5 × T | ns   | Guaranteed by characterization   |
| SID.SWD#6 | T_SWDO_HOLD  | T = 1/f SWDCLK                                          | 1        | _   | -       | ns   | Guaranteed by characterization   |

### Internal Main Oscillator

### Table 25. IMO AC Specifications

| Spec ID          | Parameter              | Description                                         | Min | Тур | Max | Unit | Details/Conditions |
|------------------|------------------------|-----------------------------------------------------|-----|-----|-----|------|--------------------|
| SID.CLK#13       | F <sub>IMOTOL</sub>    | Frequency variation at 24, 36, and 48 MHz (trimmed) | -   | -   | ±2  | %    | _                  |
| SID226           | T <sub>STARTIMO</sub>  | IMO startup time                                    | _   | _   | 7   | μs   | _                  |
| SID229           | T <sub>JITRMSIMO</sub> | RMS jitter at 48 MHz                                | _   | 145 | -   | ps   | _                  |
| F <sub>IMO</sub> | _                      | IMO frequency                                       | 24  | _   | 48  | MHz  | _                  |

### Internal Low-Speed Oscillator

# Table 26. ILO AC Specifications

| Spec ID   | Parameter             | Description      | Min | Тур | Max | Unit | Details/Conditions             |
|-----------|-----------------------|------------------|-----|-----|-----|------|--------------------------------|
| SID234    | T <sub>STARTILO</sub> | ILO startup time | -   | 1   | 2   |      | Guaranteed by characterization |
| SID236    | T <sub>ILODUTY</sub>  | ILO duty cycle   | 40  | 50  | 60  |      | Guaranteed by characterization |
| SID.CLK#5 | F <sub>ILO</sub>      | ILO frequency    | 20  | 40  | 80  | kHz  | _                              |



#### Power Down

### Table 27. PD DC Specifications

| Spec ID   | Parameter     | Description                                                                                                                                                                             | Min  | Тур | Max  | Unit | Details/Conditions                                                                                |
|-----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|---------------------------------------------------------------------------------------------------|
| SID.PD.1  | Rp_std        | DFP CC termination for default USB Power                                                                                                                                                | 64   | 80  | 96   | μA   | _                                                                                                 |
| SID.PD.2  | Rp_1.5A       | DFP CC termination for 1.5A power                                                                                                                                                       | 166  | 180 | 194  | μA   | _                                                                                                 |
| SID.PD.3  | Rp_3.0A       | DFP CC termination for 3.0A power                                                                                                                                                       | 304  | 330 | 356  | μA   | _                                                                                                 |
| SID.PD.4  | Rd            | UFP CC termination                                                                                                                                                                      | 4.59 | 5.1 | 5.61 | kΩ   | _                                                                                                 |
| SID.PD.5  | Rd_DB         | UFP Dead Battery CC termination on CC1 and CC2                                                                                                                                          | 4.08 | 5.1 | 6.12 | kΩ   | All supplies forced to 0 V and 1.0 V applied at CC1 or CC2. Applicable for DRP applications only. |
| SID.PD.15 | Vdrop_V5V_CC1 | Voltage drop from V5V_P0 and V5V_P1 pins to CC1 pin while sourcing 215 mA. CC1 and CC2 pins of Port0 and Port1 are not short circuit protected. Max sourcing current allowed is 500 mA. | 1    | 1   | 100  | mV   | _                                                                                                 |
| SID.PD.16 | Vdrop_V5V_CC2 | Voltage drop from V5V_P0 and V5V_P1 pins to CC2 pin while sourcing 215 mA. CC1 and CC2 pins of Port0 and Port1 are not short circuit protected. Max allowed sourcing current is 500 mA. | -    | -   | 100  | mV   | _                                                                                                 |

#### Analog to Digital Converter

### Table 28. ADC DC Specifications

| Spec ID   | Parameter  | Description               | Min  | Тур | Max | Unit | Details/Conditions |
|-----------|------------|---------------------------|------|-----|-----|------|--------------------|
| SID.ADC.1 | Resolution | ADC resolution            | -    | 8   | _   | bits | _                  |
| SID.ADC.2 | INL        | Integral nonlinearity     | -1.5 | _   | 1.5 | LSB  | _                  |
| SID.ADC.3 | DNL        | Differential nonlinearity | -2.5 | _   | 2.5 | LSB  | _                  |
| SID.ADC.4 | Gain Error | Gain error                | -1.0 | _   | 1.0 | LSB  | _                  |

### Table 29. ADC AC Specifications

| Spec ID   | Parameter | Description                              |   | Тур | Max | Unit | Details/Conditions |
|-----------|-----------|------------------------------------------|---|-----|-----|------|--------------------|
| SID.ADC.5 | SLEW_Max  | Rate of change of sampled voltage signal | - | -   | 3   | V/ms | _                  |



### **Ordering Information**

The EZ-PD CCG4 part numbers and features are listed in Table 30.

Table 30. EZ-PD CCG4 Ordering Information

| Part Number        | Application             | Type-C<br>Ports | тсрwм | PD<br>Spec# | Dead Battery<br>Termination | Termination<br>Resistor                                                                             | Role | Package     |
|--------------------|-------------------------|-----------------|-------|-------------|-----------------------------|-----------------------------------------------------------------------------------------------------|------|-------------|
| CYPD4125-40LQXIT   | Notebooks, desktops     | 1               | 4     | PD2.0       | Yes                         | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup> , R <sub>D-DB</sub> <sup>[12]</sup> | DRP  | 40-pin QFN  |
| CYPD4225-40LQXIT   | Notebooks, desktops     | 2               | 4     | PD2.0       | Yes                         | $R_P^{[11]}, R_D^{[12]}, R_{D-DB}^{[12]}$                                                           | DRP  | 40-pin QFN  |
| CYPD4126-40LQXIT   | Notebooks, desktops     | 1               | 2     | PD3.0       | Yes                         | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup> , R <sub>D-DB</sub> <sup>[12]</sup> | DRP  | 40-pin QFN  |
| CYPD4226-40LQXIT   | Notebooks, desktops     | 2               | 2     | PD3.0       | Yes                         | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup> , R <sub>D-DB</sub> <sup>[12]</sup> | DRP  | 40-pin QFN  |
| CYPD4236-40LQXIT   | Docking station         | 2               | 2     | PD3.0       | No                          | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup>                                     | DRP  | 40-pin QFN  |
| CYPD4236-40LQXQT   | Dual Port Power Adapter | 2               | 2     | PD3.0       | No                          | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup>                                     | DFP  | 40-pin QFN  |
| CYPD4126-24LQXIT   | Notebooks, desktops     | 1               | 2     | PD3.0       | Yes                         | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup> , R <sub>D-DB</sub> <sup>[12]</sup> | DRP  | 24-pin QFN  |
| CYPD4136-24LQXIT   | Docking station         | 1               | 2     | PD3.0       | No                          | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup>                                     | DRP  | 24-pin QFN  |
| CYPD4225A0-33FNXIT | Notebooks, desktops     | 2               | 4     | PD2.0       | Yes                         | R <sub>P</sub> <sup>[11]</sup> , R <sub>D</sub> <sup>[12]</sup> , R <sub>D-DB</sub> <sup>[12]</sup> | DRP  | 33-ball CSP |

#### **Ordering Code Definitions**



#### Notes

<sup>11.</sup> Termination resistor denoting a downstream facing port.
12. Termination resistor denoting an accessory or upstream facing port.



# **Packaging**

**Table 31. Package Characteristics** 

| Parameter      | Description                           | Conditions | Min | Тур | Max | Unit |
|----------------|---------------------------------------|------------|-----|-----|-----|------|
| T <sub>A</sub> | Operating ambient temperature         | _          | -40 | 25  | 85  | °C   |
| T <sub>J</sub> | Operating junction temperature        | _          | -40 | _   | 100 | °C   |
| $T_JA$         | Package θ <sub>JA</sub> (40-pin QFN)  | _          | _   | 31  | _   | °C/W |
| $T_{JC}$       | Package θ <sub>JC</sub> (40-pin QFN)  | _          | _   | 29  | _   | °C/W |
| $T_JA$         | Package θ <sub>JA</sub> (24-pin QFN)  | _          | _   | 22  | _   | °C/W |
| $T_{JC}$       | Package θ <sub>JC</sub> (24-pin QFN)  | _          | _   | 29  | _   | °C/W |
| $T_JA$         | Package θ <sub>JA</sub> (33-ball CSP) | _          | _   | 24  | _   | °C/W |
| $T_{JC}$       | Package θ <sub>JC</sub> (33-ball CSP) | _          | _   | 1   | _   | °C/W |

Table 32. Solder Reflow Peak Temperature

| Package     | Maximum Peak Temperature | Maximum Time within 5 °C of Peak Temperature |
|-------------|--------------------------|----------------------------------------------|
| 24-pin QFN  | 260 °C                   | 30 seconds                                   |
| 40-pin QFN  | 260 °C                   | 30 seconds                                   |
| 33-ball CSP | 260 °C                   | 30 seconds                                   |

Table 33. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package     | MSL   |
|-------------|-------|
| 24-pin QFN  | MSL 3 |
| 40-pin QFN  | MSL 3 |
| 33-ball CSP | MSL 1 |

Figure 10. 40-Pin QFN (6 × 6 × 0.6 mm), LR40A/LQ40A 4.6 × 4.6 E-PAD (Sawn) Package Outline, 001-80659

<u>TOP VIEW</u> <u>SIDE VIEW</u> <u>BOTTOM VIEW</u>



#### NOTES:

- 1. MATCH AREA IS SOLDERABLE EXPOSED PAD
- 2. REFERENCE JEDEC # MO-248
- 3. PACKAGE WEIGHT: 68 ±2 mg
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-80659 \*A



Figure 11. 24-pin QFN Package Outline







| SYMBOL         | DI        | MENSIC  | ONS   |  |
|----------------|-----------|---------|-------|--|
| STWIBOL        | MIN.      | NOM.    | MAX.  |  |
| Α              | _         | _       | 0.60  |  |
| A1             | 0.00      | _       | 0.05  |  |
| A2             | _         | 0.40    | 0.425 |  |
| Аз             | С         | .152 RE | F     |  |
| b              | 0.18      | 0.25    | 0.30  |  |
| D              | 4.00 BSC  |         |       |  |
| D <sub>2</sub> | 2.65 2.75 |         | 2.85  |  |
| E              | 4.00 BSC  |         |       |  |
| E2             | 2.65      | 2.75    | 2.85  |  |
| L              | 0.30      | 0.40    | 0.50  |  |
| е              | 0.50 BSC  |         |       |  |
| R              | 0.09      |         |       |  |
|                |           |         |       |  |

| 10 | T | E | S |  |
|----|---|---|---|--|
|    | _ | _ | _ |  |

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIE THICKNESS ALLOWABLE IS 0.305 mm MAXIMUM(.012 INCHES MAXIMUM)
- 3. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. -1994.
- 4. THE PIN #1 IDENTIFIER MUST BE PLACED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY.
- 5. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.
- 6. PACKAGE WARPAGE MAX 0.08 mm.
- 7. APPLIED FOR EXPOSED PAD AND TERMINALS, EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING.
- 8. APPLIED ONLY TO TERMINALS.
- 9. JEDEC SPECIFICATION NO. REF. N.A.

002-16934 \*C





Figure 12. 33-ball CSP Package Outline

| SYMBOL    | DIMENSIONS |         |       |
|-----------|------------|---------|-------|
| STIVIBUL  | MIN.       | NOM.    | MAX.  |
| А         | -          | -       | 0.514 |
| A1        | 0.169      | -       | -     |
| D         | 2          | .443 BS | С     |
| E         | 2.510 BSC  |         |       |
| D1        | 2.000 BSC  |         |       |
| E1        | 2.078 BSC  |         |       |
| MD        | 11         |         |       |
| ME        | 7          |         |       |
| N         | 33         |         |       |
| • • • •   | 0.235      | 0.265   | 0.295 |
| eD        | 0.40 BSC   |         |       |
| eE        | 0.693 BSC  |         |       |
| eDs / eEs | 0.40 BSC   |         |       |
| SD / SE   | 0.00 BSC   |         |       |

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020.
- 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH.
- 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

  SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

  N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.
- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- 6. "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" OR "SE" = 0.
  - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALIZED MARK, INDENTATION OR OTHER MEANS.
  - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS.
- 9. JEDEC SPECIFICATION NO. REF.: N/A.

002-28711 \*\*



# **Acronyms**

Table 34. Acronyms Used in this Document

| Acronym                  | Description                                                                                                   |  |
|--------------------------|---------------------------------------------------------------------------------------------------------------|--|
| ADC                      | analog-to-digital converter                                                                                   |  |
| API                      | application programming interface                                                                             |  |
| Arm <sup>®</sup>         | advanced RISC machine, a CPU architecture                                                                     |  |
| СС                       | configuration channel                                                                                         |  |
| CPU                      | central processing unit                                                                                       |  |
| CRC                      | cyclic redundancy check, an error-checking protocol                                                           |  |
| CS                       | current sense                                                                                                 |  |
| DFP                      | downstream facing port                                                                                        |  |
| DIO                      | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                               |  |
| DRP                      | dual role port                                                                                                |  |
| EEPROM                   | electrically erasable programmable read-only memory                                                           |  |
| EMCA                     | a USB cable that includes an IC that reports cable characteristics (e.g., current rating) to the Type-C ports |  |
| EMI                      | electromagnetic interference                                                                                  |  |
| ESD                      | electrostatic discharge                                                                                       |  |
| FPB                      | flash patch and breakpoint                                                                                    |  |
| FS                       | full-speed                                                                                                    |  |
| GPIO                     | general-purpose input/output                                                                                  |  |
| IC                       | integrated circuit                                                                                            |  |
| IDE                      | integrated development environment                                                                            |  |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol                                                           |  |
| ILO                      | internal low-speed oscillator, see also IMO                                                                   |  |
| IMO                      | internal main oscillator, see also ILO                                                                        |  |
| I/O                      | input/output, see also GPIO                                                                                   |  |
| LVD                      | low-voltage detect                                                                                            |  |
| LVTTL                    | low-voltage transistor-transistor logic                                                                       |  |
| MCU                      | microcontroller unit                                                                                          |  |
| NC                       | no connect                                                                                                    |  |
| NMI                      | nonmaskable interrupt                                                                                         |  |
| NVIC                     | nested vectored interrupt controller                                                                          |  |

Table 34. Acronyms Used in this Document (continued)

| Acronym           | Description                                                                                                        |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| opamp             | operational amplifier                                                                                              |  |  |
| OCP               | overcurrent protection                                                                                             |  |  |
| OVP               | overvoltage protection                                                                                             |  |  |
| РСВ               | printed circuit board                                                                                              |  |  |
| PD                | power delivery                                                                                                     |  |  |
| PGA               | programmable gain amplifier                                                                                        |  |  |
| PHY               | physical layer                                                                                                     |  |  |
| POR               | power-on reset                                                                                                     |  |  |
| PRES              | precise power-on reset                                                                                             |  |  |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                                                                       |  |  |
| PWM               | pulse-width modulator                                                                                              |  |  |
| RAM               | random-access memory                                                                                               |  |  |
| RISC              | reduced-instruction-set computing                                                                                  |  |  |
| RMS               | root-mean-square                                                                                                   |  |  |
| RTC               | real-time clock                                                                                                    |  |  |
| RX                | receive                                                                                                            |  |  |
| SAR               | successive approximation register                                                                                  |  |  |
| SCL               | I <sup>2</sup> C serial clock                                                                                      |  |  |
| SDA               | I <sup>2</sup> C serial data                                                                                       |  |  |
| S/H               | sample and hold                                                                                                    |  |  |
| SPI               | Serial Peripheral Interface, a communications protocol                                                             |  |  |
| SRAM              | static random access memory                                                                                        |  |  |
| SWD               | serial wire debug, a test protocol                                                                                 |  |  |
| TX                | transmit                                                                                                           |  |  |
| Type-C            | a new standard with a slimmer USB connector and<br>a reversible cable, capable of sourcing up to 100 W<br>of power |  |  |
| UART              | Universal Asynchronous Transmitter Receiver, a communications protocol                                             |  |  |
| USB               | Universal Serial Bus                                                                                               |  |  |
| USBIO             | USB input/output, CCG4 pins used to connect to a USB port                                                          |  |  |
| XRES              | external reset I/O pin                                                                                             |  |  |



## **Document Conventions**

#### **Units of Measure**

Table 35. Units of Measure

| Symbol | Unit of Measure        |  |  |
|--------|------------------------|--|--|
| °C     | degrees Celsius        |  |  |
| Hz     | hertz                  |  |  |
| KB     | 1024 bytes             |  |  |
| kHz    | kilohertz              |  |  |
| kΩ     | kilo ohm               |  |  |
| Mbps   | megabits per second    |  |  |
| MHz    | megahertz              |  |  |
| ΜΩ     | mega-ohm               |  |  |
| Msps   | megasamples per second |  |  |
| μΑ     | microampere            |  |  |
| μF     | microfarad             |  |  |
| μs     | microsecond            |  |  |

**Table 35. Units of Measure** (continued)

| Symbol | Unit of Measure    |  |  |
|--------|--------------------|--|--|
| μV     | microvolt          |  |  |
| μW     | microwatt          |  |  |
| mA     | milliampere        |  |  |
| ms     | millisecond        |  |  |
| mV     | millivolt          |  |  |
| nA     | nanoampere         |  |  |
| ns     | nanosecond         |  |  |
| Ω      | ohm                |  |  |
| pF     | picofarad          |  |  |
| ppm    | parts per million  |  |  |
| ps     | picosecond         |  |  |
| s      | second             |  |  |
| sps    | samples per second |  |  |
| V      | volt               |  |  |



# References and Links to Applications Collaterals

#### **Knowledge Base Articles**

- Key Differences Among EZ-PD™ CCG1, CCG2, CCG3 and CCG4 - KBA210740
- Programming EZ-PD™ CCG2, EZ-PD™ CCG3 and EZ-PD™ CCG4 Using PSoC® Programmer and MiniProg3 KBA96477
- CCGX Frequently Asked Questions (FAQs) KBA97244
- Handling Precautions for CY4501 CCG1 DVK KBA210560
- Cypress EZ-PD™ CCGx Hardware KBA204102
- Difference between USB Type-C and USB-PD KBA204033
- CCGx Programming Methods KBA97271
- Getting started with Cypress USB Type-C Products -KBA04071
- Type-C to DisplayPort Cable Electrical Requirements
- Dead Battery Charging Implementation in USB Type-C Solutions - KBA97273
- Termination Resistors Required for the USB Type-C Connector – KBA97180
- VBUS Bypass Capacitor Recommendation for Type-C Cable and Type-C to Legacy Cable/Adapter Assemblies – KBA97270
- Need for Regulator and Auxiliary Switch in Type-C to DisplayPort (DP) Cable Solution - KBA97274
- Need for a USB Billboard Device in Type-C Solutions KBA97146
- CCG1 Devices in Type-C to Legacy Cable/Adapter Assemblies - KBA97145
- Cypress USB Type-C Controller Supported Solutions KBA97179
- Termination Resistors for Type-C to Legacy Ports KBA97272
- Handling Instructions for CY4502 CCG2 Development Kit KBA97916
- Thunderbolt™ Cable Application Using CCG3 Devices -KBA210976
- Power Adapter Application Using CCG3 Devices KBA210975
- Methods to Upgrade Firmware on CCG3 Devices KBA210974
- Device Flash Memory Size and Advantages KBA210973
- Applications of EZ-PD™ CCG4 KBA210739

#### **Application Notes**

- AN96527 Designing USB Type-C Products Using Cypress's CCG1 Controllers
- AN95615 Designing USB 3.1 Type-C Cables Using EZ-PD™ CCG2
- AN95599 Hardware Design Guidelines for EZ-PD™ CCG2
- AN210403 Hardware Design Guidelines for Dual Role Port Applications Using EZ-PD™ USB Type-C Controllers
- AN210771 Getting Started with EZ-PD™ CCG4

#### **Reference Designs**

- EZ-PD™ CCG2 Electronically Marked Cable Assembly (EMCA) Paddle Card Reference Design
- EZ-PD™ CCG2 USB Type-C to DisplayPort Cable Solution
- CCG1 USB Type-C to DisplayPort Cable Solution
- CCG1 USB Type-C to HDMI/DVI/VGA Adapter Solution
- EZ-PD™ CCG2 USB Type-C to HDMI Adapter Solution
- CCG1 Electronically Marked Cable Assembly (EMCA) Paddle Card Reference Design
- CCG1 USB Type-C to Legacy USB Device Cable Paddle Card Reference Schematics
- EZ-USB GX3 USB Type-C to Gigabit Ethernet Dongle
- EZ-PD<sup>™</sup> CCG2 USB Type-C Monitor/Dock Solution
- CCG2 20W Power Adapter Reference Design
- CCG2 18W Power Adapter Reference Design
- EZ-USB GX3 USB Type-A to Gigabit Ethernet Reference Design Kit

#### Kits

- CY4501 CCG1 Development Kit
- CY4502 EZ-PD™ CCG2 Development Kit
- CY4531 EZ-PD CCG3 Evaluation Kit
- CY4541 EZ-PD™ CCG4 Evaluation Kit

#### **Datasheets**

- CCG1 Datasheet: USB Type-C Port Controller with Power Delivery
- CYPD1120 Datasheet: USB Power Delivery Alternate Mode Controller on Type-C
- CCG2: USB Type-C Port Controller Datasheet
- CCG3: USB Type-C Controller Datasheet



# **Document History Page**

| Revision | ECN     | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 4921014 | 09/24/2015         | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *A       | 4999504 | 11/03/2015         | Updated Pinouts: Updated Table 1. Updated Figure 3. Updated Figure 4. Updated Figure 8. Updated Figure 9. Updated Electrical Specifications: Updated Table 9. Updated Table 9. Updated Device-Level Specifications: Updated Digital Peripherals: Updated Digital Peripherals: Updated System Resources: Updated Table 20. Updated System Resources: Updated Internal Main Oscillator: Updated Table 25.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *B       | 5049109 | 12/14/2015         | Updated Electrical Specifications: Updated Device-Level Specifications: Updated Table 10. Updated System Resources: Updated Analog to Digital Converter: Updated Table 28.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *C       | 5141544 | 03/02/2016         | Updated Features: Updated Low-Power Operation: Replaced "Sleep: 2 mA" with "Sleep: 2.5 mA". Updated Pinouts: Updated Table 1: Updated Table 2: Updated details in "Description" column corresponding to pins 34, 5, and 10. Updated Table 2: Updated details in "Description" column corresponding to pins 5, and 10. Updated Application Diagrams: Updated Figure 8. Updated Figure 9. Updated Electrical Specifications: Updated Digital Peripherals: Updated I <sup>2</sup> C: Removed table "Fixed I2C DC Specifications". Updated UART: Removed table "Fixed UART DC Specifications". Updated SPI: Removed table "Fixed SPI DC Specifications". Updated System Resources: Updated Internal Main Oscillator: Removed table "IMO DC Specifications". Updated Internal Low-Speed Oscillator: Removed table "ILO DC Specifications". Updated copyright information. |
| *D       | 5290129 | 05/31/2016         | Updated EZ-PD CCG4 Block Diagram: Updated Figure 1. Updated Functional Overview: Updated USB-PD Subsystem (SS): Updated description (Updated to include support for PD 3.0 features). Updated Table 33.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *E       | 5307418 | 06/14/2016         | Added Available Firmware and Software Tools. Updated Application Diagrams: Added description (Added descriptive notes). Added References and Links to Applications Collaterals. Updated Cypress logo and copyright information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



# **Document History Page** (continued)

| Document Number: 001-98440  Revision Submission Pagevintion of Change |         |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-----------------------------------------------------------------------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision                                                              | ECN     | Date       | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| *F                                                                    | 5669709 | 03/30/2017 | Changed status from Preliminary to Final. Updated Electrical Specifications: Updated Device-Level Specifications: Updated Table 10: Changed typical value of $I_{DD29}$ parameter from 60 $\mu$ A to 80 $\mu$ A corresponding to Condition " $V_{DDD}$ = 3. $V$ , $T_A$ = 25 °C". Updated Ordering Information: Updated Table 30: Updated part numbers. Updated to new template.                                                                                                                                                                                                                |  |
| *G                                                                    | 5830717 | 07/24/2017 | Updated Pinouts: Added Table 7. Added Figure 5. Updated Ordering Information: Updated Table 30: Updated part numbers. Updated Packaging: Added spec 002-16934 *A. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| *H                                                                    | 5899958 | 09/29/2017 | Updated Pinouts: Updated Table (Updated caption only). Updated Table 2 (Updated caption only). Updated Figure 3 (Updated caption only). Updated Figure 4 (Updated caption only). Updated Figure 4 (Updated caption only). Updated Electrical Specifications: Updated Device-Level Specifications: Updated Table 10: Changed minimum value of V <sub>DDD</sub> parameter from 3 V to 3.15 V corresponding to Test Condition "DFP/DRP applications".                                                                                                                                              |  |
| *                                                                     | 5963293 | 11/10/2017 | Updated Ordering Information: No change in part numbers. Updated Ordering Code Definitions: Updated details under "Device Role".                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| *J                                                                    | 6045099 | 01/25/2018 | Updated Electrical Specifications: Updated Device-Level Specifications: Updated I/O: Updated Table 12: Changed maximum value of V <sub>OL</sub> parameter from 0.6 V to 0.4 V corresponding to Test Condition "I <sub>OL</sub> = 4 mA at 1.8 V V <sub>DDIO</sub> ". Updated to new template.                                                                                                                                                                                                                                                                                                    |  |
| *K                                                                    | 6217334 | 06/26/2018 | Updated Ordering Code Definitions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| *L                                                                    | 6730730 | 11/15/2019 | Changed document status from Final to Preliminary. Updated Features. Updated Table 1 through Table 7 and Table 31 through Table 33. Updated Figure 3 and Figure 4. Added CY MPN "CYPD4225A0-33FNXIT" to Table 30. Added Table 8 for 33-ball CSP part. Added Figure 6 for 33-ball CSP part. Added Figure 12 for 33-ball CSP part. Updated Ordering Code Definitions. Updated spec 002-16934 *B in Packaging. Updated SCB nomenclatures from SCB1 thru SCB4 to SCB0 thru SCB3 across the entire document Updated Port 1 and Port 2 nomenclatures to Port 0 and Port 1 across the entire document. |  |
| *M                                                                    | 7037701 | 12/08/2020 | Removed Preliminary status. Updated Features. Added CY MPN "CYPD4236-40LQXQT" to Table 30. Updated Table 31. Updated Ordering Code Definitions. Updated Figure 11 in Packaging (spec 002-16934 *B to *C). Updated Sales, Solutions, and Legal Information.                                                                                                                                                                                                                                                                                                                                      |  |



### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory

Microcontrollers cypress.com/mcu **PSoC** 

cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb Wireless Connectivity cypress.com/wireless

#### PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### **Cypress Developer Community**

Community | Code Examples | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

Notice regarding compliance with Universal Serial Bus specification. Cypress offers firmware and hardware solutions that are certified to comply with the Universal Serial Bus specification, USB Type-C™ Cable and Connector Specification, and other specifications of USB Implementers Forum, Inc (USB-IF). You may use Cypress or third party software tools, including sample code, to modify the firmware for Cypress USB products. Modification of such firmware could cause the firmware/hardware combination to no longer comply with the relevant USB-IF specification. You are solely responsible ensuring the compliance of any modifications you make, and you must follow the compliance requirements of USB-IF before using any USB-IF trademarks or logos in connection with any modifications you make. In addition, if Cypress modifies firmware based on your specifications, then you are responsible for ensuring compliance with any desired standard or specifications as if you had made the modification. CYPRESS IS NOT RESPONSIBLE IN THE EVENT THAT YOU MODIFY OR HAVE MODIFIED A CERTIFIED CYPRESS PRODUCT AND SUCH MODIFIED PRODUCT NO LONGER COMPLIES WITH THE RELEVANT USB-IF SPECIFICATIONS.

© Cypress Semiconductor Corporation, 2015-2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATALOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any use of a Cypress product as a Critical Component in a High-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and assigns harmless from and against all claims, costs, damages, and expenses, arising out of any claim, including claims for product liability, personal injury or death, or property damage arising from any use of a Cypress product as a Critical Component in a High-Risk Device. Cypress products are not intended or authorized for use as a Critical Component in any High-Risk Device except to the limited extent that (i) Cypress's published data sheet for the product explicitly states Cypress has qualified the product for use in a specific High-Risk Device, or (ii) Cypress has given you advance written authorization to use the product as a Critical Component in the specific High-Risk Device and you have signed a separate indemnification agreement.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-98440 Rev. \*M Revised December 8, 2020 Page 38 of 38