

#### Features

- Operating voltage: 2.5V~5.5V
- Minimal external components
- No external filter is required
- Low standby current (on power down mode)
- Excellent performance
- Tristate data output for MCU interface
- 3.58MHz crystal or ceramic resonator
- 1633Hz can be inhibited by the INH pin

# **General Description**

The XD/XL9170 are Dual Tone Multi Frequency (DTMF) receivers integrated with digital decoder and bandsplit filter functions as well as power-down mode and inhibit mode operations. Such devices use digital counting techniques to detect and decode all the 16 DTMF tone pairs into a 4-bit code output.

Highly accurate switched capacitor filters are implemented to divide tone signals into low and high group signals. A built-in dial tone rejection circuit is provided to eliminate the need for pre-filtering.

| Ordering Information |         |         |            |                 |      |           |          |  |  |
|----------------------|---------|---------|------------|-----------------|------|-----------|----------|--|--|
| part                 | Device  | Package | Body size  | Temperature(°C) | MSL  | Transport | Package  |  |  |
| Number               | Marking | type    | (mm)       |                 | MOL  | Media     | Quantity |  |  |
| XL9170               | XL9170  | SOP-18  | 11.45*7.5  | -20 to +75      | MSL3 | T&R       | 1000     |  |  |
| XD9170               | XD9170  | DIP-18  | 22.90*6.50 | -20 to +75      | MSL3 | Tube 20   | 800      |  |  |

## Ordering information

# **Block Diagram**





# **Pin Assignment**



# **Pin Description**

| Pin Name | I/O | Internal<br>Connection   | Description                                                                                                                            |
|----------|-----|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| VP       | I   | Operational<br>Amplifier | Operational amplifier non-inverting input                                                                                              |
| VN       | I   |                          | Operational amplifier inverting input                                                                                                  |
| GS       | 0   |                          | Operational amplifier output terminal                                                                                                  |
| VREEF    | 0   | VREF                     | Reference voltage output, normally $V_{DD}/2$                                                                                          |
| X1       | I   |                          | The system oscillator consists of an inverter, a bias resistor and the necessary                                                       |
| X2       | 0   | oscillator               | load capacitor on chip.<br>A standard 3.579545MHz crystal connected to X1 and X2 terminals imple-<br>ments the oscillator function.    |
| PWDN     | I   | CMOS IN<br>Pull-low      | Active high. This enables the device to go into power down mode and inhibits the oscillator. This pin input is internally pulled down. |
| INH      | I   | CMOS IN<br>Pull-low      | Logic high. This inhibits the detection of tones representing characters A, B, C and D. This pin input is internally pulled down.      |
| VSS      |     |                          | Negative power supply, ground                                                                                                          |
| OE       | I   | CMOS IN<br>Pull-high     | D0~D3 output enable, high active                                                                                                       |
| D0~D3    | 0   | CMOS OUT<br>Tristate     | Receiving data output terminals<br>OE="H": Output enable<br>OE="L": High impedance                                                     |
| DV       | 0   | CMOS OUT                 | Data valid output<br>When the chip receives a valid tone (DTMF) signal, the DV goes high; other-<br>wise it remains low.               |
| EST      | 0   | CMOS OUT                 | Early steering output (see Functional Description)                                                                                     |
| RT/GT    | I/O | CMOS IN/OUT              | Tone acquisition time and release time can be set through connection with ex-<br>ternal resistor and capacitor.                        |
| VDD      | _   | _                        | Positive power supply, 2.5V~5.5V for normal operation                                                                                  |



#### Approximate internal connection circuits



## Absolute Maximum Ratings

| Supply Voltage0.3V to 6V                                    | Storage Temperature50°C to 125°C   |
|-------------------------------------------------------------|------------------------------------|
| Input VoltageV <sub>SS</sub> -0.3V to V <sub>DD</sub> +0.3V | Operating Temperature–20°C to 75°C |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

| Symbol           | B                               |                 | Test Conditions                      | Min.   | -      |        |      |
|------------------|---------------------------------|-----------------|--------------------------------------|--------|--------|--------|------|
|                  | Parameter                       | V <sub>DD</sub> | V <sub>DD</sub> Conditions           |        | Тур.   | Max.   | Unit |
| V <sub>DD</sub>  | Operating Voltage               | _               |                                      | 2.5    | 5      | 5.5    | V    |
| I <sub>DD</sub>  | Operating Current               | 5V              | _                                    |        | 3.0    | 7      | mA   |
| I <sub>STB</sub> | Standby Current                 | 5V              | PWDN=5V                              |        | 10     | 25     | μA   |
| VIL              | "Low" Input Voltage             | 5V              |                                      |        | _      | 1.0    | V    |
| VIH              | "High" Input Voltage            | 5V              | _                                    | 4.0    | _      |        | V    |
| IIL              | "Low" Input Current             | 5V              | V <sub>VP</sub> =V <sub>VN</sub> =0V |        | _      | 0.1    | μA   |
| I <sub>IH</sub>  | "High" Input Current            | 5V              | V <sub>VP</sub> =V <sub>VN</sub> =5V |        | _      | 0.1    | μA   |
| R <sub>OE</sub>  | Pull-high Resistance (OE)       | 5V              | V <sub>OE</sub> =0V                  | 60     | 100    | 150    | kΩ   |
| R <sub>IN</sub>  | Input Impedance (VN, VP)        | 5V              | _                                    |        | 10     |        | MΩ   |
| I <sub>OH</sub>  | Source Current (D0~D3, EST, DV) | 5V              | V <sub>OUT</sub> =4.5V               | -0.4   | -0.8   | _      | mA   |
| I <sub>OL</sub>  | Sink Current (D0~D3, EST, DV)   | 5V              | V <sub>OUT</sub> =0.5V               | 1.0    | 2.5    | _      | mA   |
| f <sub>OSC</sub> | System Frequency                | 5V              | Crystal=3.5795MHz                    | 3.5759 | 3.5795 | 3.5831 | MHz  |

#### **D.C. Characteristics**

Ta=25°C

# XINLUDA<sup>®</sup> 信路达 A.C. Characteri (1

| Symbol           | Parameter                       |          | Test Conditions                                                        | Min.     | Тур. | Max. | Unit            |
|------------------|---------------------------------|----------|------------------------------------------------------------------------|----------|------|------|-----------------|
|                  |                                 | $V_{DD}$ | Conditions                                                             |          | Typ. |      | Onit            |
| DTMF Sig         | gnal                            |          |                                                                        | _        |      |      |                 |
|                  | Input Signal Level              | 3V       |                                                                        | -36      |      | -6   | dBm             |
|                  |                                 | 5V       |                                                                        | -29      |      | 1    |                 |
|                  | Twist Accept Limit (Positive)   | 5V       |                                                                        |          | 10   |      | dB              |
|                  | Twist Accept Limit (Negative)   | 5V       |                                                                        |          | 10   |      | dB              |
|                  | Dial Tone Tolerance             | 5V       |                                                                        |          | 18   |      | dB              |
|                  | Noise Tolerance                 | 5V       |                                                                        |          | -12  |      | dB              |
|                  | Third Tone Tolerance            | 5V       |                                                                        |          | -16  |      | dB              |
|                  | Frequency Deviation Acceptance  | 5V       |                                                                        |          |      | ±1.5 | %               |
|                  | Frequency Deviation Rejection   | 5V       |                                                                        | ±3.5     |      |      | %               |
| t <sub>PU</sub>  | Power Up Time (See Figure 4.)   | 5V       |                                                                        |          | 30   |      | ms              |
| Gain Sett        | ing Amplifier                   |          | ·                                                                      |          |      |      |                 |
| R <sub>IN</sub>  | Input Resistance                | 5V       |                                                                        |          | 10   | _    | MΩ              |
| l <sub>IN</sub>  | Input Leakage Current           | 5V       | V <sub>SS</sub> <(V <sub>VP</sub> ,V <sub>VN</sub> ) <v<sub>DD</v<sub> |          | 0.1  | _    | μA              |
| Vos              | Offset Voltage                  | 5V       |                                                                        |          | ±25  | _    | mV              |
| P <sub>SRR</sub> | Power Supply Rejection          | 5V       |                                                                        |          | 60   |      | dB              |
| C <sub>MRR</sub> | Common Mode Rejection           | 5V       | 100 Hz<br>_3V <v<sub>IN&lt;3V</v<sub>                                  | _        | 60   |      | dB              |
| A <sub>VO</sub>  | Open Loop Gain                  | 5V       |                                                                        |          | 65   | _    | dB              |
| f <sub>T</sub>   | Gain Band Width                 | 5V       | _                                                                      |          | 1.5  | _    | MHz             |
| V <sub>OUT</sub> | Output Voltage Swing            | 5V       | R <sub>L</sub> >100kΩ                                                  |          | 4.5  | _    | V <sub>PP</sub> |
| RL               | Load Resistance (GS)            | 5V       |                                                                        |          | 50   | _    | kΩ              |
| CL               | Load Capacitance (GS)           | 5V       |                                                                        |          | 100  |      | pF              |
| V <sub>CM</sub>  | Common Mode Range               | 5V       | No load                                                                |          | 3.0  |      | V <sub>PP</sub> |
| Steering         | Control                         |          |                                                                        |          |      |      | L               |
| t <sub>DP</sub>  | Tone Present Detection Time     |          |                                                                        | 5        | 16   | 22   | ms              |
| t <sub>DA</sub>  | Tone Absent Detection Time      |          |                                                                        | _        | 4    | 8.5  | ms              |
| t <sub>ACC</sub> | Acceptable Tone Duration        |          |                                                                        |          |      | 42   | ms              |
| t <sub>REJ</sub> | Rejected Tone Duration          |          |                                                                        | 20       | _    |      | ms              |
| t <sub>IA</sub>  | Acceptable Inter-digit Pause    |          |                                                                        | 1_       | _    | 42   | ms              |
| t <sub>IR</sub>  | Rejected Inter-digit Pause      |          |                                                                        | 20       |      |      | ms              |
| t <sub>PDO</sub> | Propagation Delay (RT/GT to DO) |          |                                                                        | _        | 8    | 11   | μs              |
| t <sub>PDV</sub> | Propagation Delay (RT/GT to DV) |          |                                                                        |          | 12   |      | μs              |
| t <sub>DOV</sub> | Output Data Set Up (DO to DV)   |          |                                                                        |          | 4.5  |      | μs              |
| t <sub>DDO</sub> | Disable Delay (OE to DO)        |          |                                                                        | <u> </u> | 300  |      | ns              |
| t <sub>EDO</sub> | Enable Delay (OE to DO)         |          |                                                                        |          | 50   | 60   | ns              |

Note: DO=D0~D3





Figure 1. Test circuit

# **Functional Description**

#### Overview

TheXD/XL9170 tone decoders consist of three band pass filters and two digital decode circuits to convert a tone (DTMF) signal into digital code output.

An operational amplifier is built-in to adjust the input signal (refer to Figure 2).



(a) Standard input circuit



(b) Differential input circuit

Figure 2. Input operation for amplifier application circuits

The pre-filter is a band rejection filter which reduces the dialing tone from 350Hz to 400Hz.

The low group filter filters low group frequency signal output whereas the high group filter filters high group frequency signal output.

Each filter output is followed by a zero-crossing detector with hysteresis. When each signal amplitude at the output exceeds the specified level, it is transferred to full swing logic signal. When input signals are recognized to be effective, DV becomes high, and the correct tone code (DTMF) digit is transferred.

#### Steering control circuit

The steering control circuit is used for measuring the effective signal duration and for protecting against drop out of valid signals. It employs the analog delay by external RC time-constant controlled by EST.

The timing is shown in Figure 3. The EST pin is normally low and draws the RT/GT pin to keep low through discharge of external RC. When a valid tone input is detected, EST goes high to charge RT/GT through RC.

When the voltage of RT/GT changes from 0 to V<sub>TRT</sub> (2.35V for 5V supply), the input signal is effective, and the correct code will be created by the code detector. After D0~D3 are completely latched, DV output becomes high. When the voltage of RT/GT falls down from VDD to V<sub>TRT</sub> (i.e.., when there is no input tone), DV output becomes low, and D0~D3 keeps data until a next valid tone input is produced.

By selecting adequate external RC value, the minimum acceptable input tone duration ( $t_{ACC}$ ) and the minimum acceptable inter-tone rejection ( $t_{IR}$ ) can be set. External components (R, C) are chosen by the formula (refer to Figure 5.):

## $t_{ACC} = t_{DP} + t_{GTP};$

 $t_{\mathsf{IR}} \texttt{=} t_{\mathsf{DA}} \texttt{+} t_{\mathsf{GTA}};$ 

where  $t_{ACC}$ : Tone duration acceptable time  $t_{DP}$ : EST output delay time ("L" $\rightarrow$ "H")  $t_{GTP}$ : Tone present time

 $t_{IR}$ : Inter-digit pause rejection time  $t_{DA}$ : EST output delay time ("H" $\rightarrow$ "L")  $t_{GTA}$ : Tone absent time



**Timing Diagrams** 











(a) Fundamental circuit:  $t_{GTP} = R \times C \times Ln (V_{DD} / (V_{DD} - V_{TRT}))$ 

 $t_{GTA} = R \times C \times Ln (V_{DD} / V_{TRT})$ 





(c)  $t_{GTP} > t_{GTA}$ :  $t_{GTP} = R1 \times C \times Ln (V_{DD} / (V_{DD} - V_{TRT}))$  $t_{GTA} = (R1 // R2) \times C \times Ln (V_{DD} / V_{TRT})$ 

(b)  $t_{GTP} < t_{GTA}$ :

$$\begin{split} t_{\text{GTP}} &= (\text{R1 } \textit{//} \text{ R2}) \times \text{C} \times \text{Ln} \; (\text{V}_{\text{DD}} \textit{-} \text{V}_{\text{TRT}})) \\ t_{\text{GTA}} &= \text{R1} \times \text{C} \times \text{Ln} \; (\text{V}_{\text{DD}} \textit{/} \text{V}_{\text{TRT}}) \end{split}$$

Figure 5. Steering time adjustment circuits

# DTMF dialing matrix

| COL1   | COL2           | COL3 | COL4     |
|--------|----------------|------|----------|
| ROW1 1 | 2              | 3    | A        |
| ROW2 4 | 5              | 6    | В        |
| ROW3 7 | 8              | 9    | <b>c</b> |
| ROW4 * | $\overline{)}$ | (#)  |          |

# DTMF data output table

| Low Group (Hz) | High Group (Hz) | Digit | OE | D3 | D2 | D1 | D0 |
|----------------|-----------------|-------|----|----|----|----|----|
| 697            | 1209            | 1     | Н  | L  | L  | L  | Н  |
| 697            | 1336            | 2     | Н  | L  | L  | Н  | L  |
| 697            | 1477            | 3     | Н  | L  | L  | Н  | Н  |
| 770            | 1209            | 4     | Н  | L  | Н  | L  | L  |
| 770            | 1336            | 5     | Н  | L  | Н  | L  | Н  |
| 770            | 1477            | 6     | Н  | L  | Н  | Н  | L  |
| 852            | 1209            | 7     | Н  | L  | Н  | Н  | Н  |
| 852            | 1336            | 8     | Н  | Н  | L  | L  | L  |
| 852            | 1477            | 9     | Н  | Н  | L  | L  | Н  |
| 941            | 1336            | 0     | Н  | Н  | L  | Н  | L  |
| 941            | 1209            | *     | Н  | Н  | L  | Н  | Н  |
| 941            | 1477            | #     | Н  | Н  | Н  | L  | L  |
| 697            | 1633            | A     | Н  | Н  | Н  | L  | Н  |
| 770            | 1633            | В     | Н  | Н  | Н  | Н  | L  |
| 852            | 1633            | С     | Н  | Н  | Н  | Н  | Н  |
| 941            | 1633            | D     | Н  | L  | L  | L  | L  |
|                |                 | ANY   | L  | Z  | Z  | Z  | Z  |

Note: "Z" High impedance; "ANY" Any digit



#### Data output

The data outputs (D0~D3) are tristate outputs. When OE input becomes low, the data outputs (D0~D3) are high impedance.

# **Application Circuits**

**Application Circuit 1** 



Note: X'tal = 3.579545MHz crystal C1 = C2  $\cong$  20pF X'tal = 3.58MHz ceramic resonator C1 = C2  $\cong$  39pF

#### **Application Circuit 2**







Xinluda reserves the right to change the above information without prior notice.