# Hex Inverter with Open Drain Outputs The MC74HC05A contains six inverters with open drain outputs. The MC74HC05A is identical to the MC74HC04A, except for the open drain outputs. The outputs can be connected to other open drain outputs to implement active LOW wired–OR or active High wired–AND logic functions. The open drain outputs require pull–up resistors to perform correctly. #### **Features** - Output Drive Capability: 10 LSTTL Loads with Suitable Pull-up Resistor - Outputs Directly Interface to CMOS, NMOS and TTL - · High Noise Immunity Characteristic of CMOS Devices - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1 μA - In Compliance With the JEDEC Standard No. 7A Requirements - · Chip Complexity: 36 FETs or 9 Equivalent Gates - These are Pb-Free Devices ## ON Semiconductor® http://onsemi.com ## MARKING DIAGRAMS SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G A = Assembly Location WL or L = Wafer Lot YY or Y = Year WW or W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) ## **FUNCTION TABLE** | Inputs | Outputs | |--------|---------| | Α | Υ | | L | Н | | Н | L | ### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. #### MAXIMUM RATINGS | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | ٧ | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>in</sub> | DC Input Current, per Pin | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ±25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds SOIC or TSSOP Package | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ## TSSOP Package: - 6.1 mW/°C from 65° to 125°C #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |------------------------------------|----------------------------------------------------------------------------------------|-------------|--------------------|------| | Vcc | DC Supply Voltage (Referenced to GND) | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC}$ = 2.0 V (Figure 1) $V_{CC}$ = 4.5 V $V_{CC}$ = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | <sup>\*</sup>This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{Out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. <sup>†</sup>Derating - SOIC Package: - 7 mW/°C from 65° to 125°C ## DC CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | Guara | nteed Lim | nit | | |-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|----------------------|------| | Symbol | Parameter | Condition | v | -55 to 25°C | ≤85°C | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | $V_{out} = 0.1V \text{ or } V_{CC} - 0.1V$<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 1.50<br>3.15<br>4.20 | 1.50<br>3.15<br>4.20 | 1.50<br>3.15<br>4.20 | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | $V_{out} = 0.1V \text{ or } V_{CC} - 0.1V$<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.50<br>1.35<br>1.80 | 0.50<br>1.35<br>1.80 | 0.50<br>1.35<br>1.80 | V | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $V_{out} = 0.1V \text{ or } V_{CC} - 0.1V$<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$ $ I_{out} \le 4.0 \text{mA}$<br>$ I_{out} \le 5.2 \text{mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±0.1 | ±1.0 | ±1.0 | μΑ | | Icc | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0\mu A$ | 6.0 | 1.0 | 10 | 40 | μА | | loz | Maximum Three-State Leakage<br>Current | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND | 6.0 | ±0.5 | ±5.0 | ±10 | μА | ## AC CHARACTERISTICS ( $C_L = 50 pF$ , Input $t_r = t_f = 6 ns$ ) | | | v <sub>cc</sub> | Guaranteed Limit | | | | |----------------------------------------|------------------------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|------| | Symbol | Parameter | V | -55 to 25°C | ≤85°C | ≤125°C | Unit | | t <sub>PLZ</sub> ,<br>t <sub>PZL</sub> | Maximum Propagation Delay, Input A or B to Output Y (Figures 1 and 2) | 2.0<br>4.5<br>6.0 | 90<br>18<br>15 | 115<br>23<br>20 | 135<br>27<br>23 | ns | | t <sub>THL</sub> | THL Maximum Output Transition Time, Any Output 2.0 (Figures 1 and 2) 4.5 6.0 | | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | | | 10 | 10 | pF | | C <sub>out</sub> | Cout Maximum Three-State Output Capacitance (Output in High-Impedance State) | | 10 | 10 | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V, V <sub>EE</sub> = 0 V | | |-----------------|---------------------------------------------|----------------------------------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Per Buffer)* | 4.0 | pF | <sup>\*</sup>Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . \*Includes all probe and jig capacitance Figure 1. Switching Waveforms Figure 2. Test Circuit <sup>\*</sup>The expected minimum curves are not guarantees, but are design aids. Figure 3. Open-Drain Output Characteristics ## ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |----------------|------------------------|-----------------------| | MC74HC05ADG | SOIC-14<br>(Pb-Free) | 55 / Rail | | MC74HC05ADR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | MC74HC05ADTR2G | TSSOP-14* | | | MC74HC05ADTG | TSSOP-14<br>(Pb-Free) | 96 / Tube | | MC74HC05AFELG | SOEIAJ-14<br>(Pb-Free) | 2000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>This package is inherently Pb-Free. #### PACKAGE DIMENSIONS ### TSSOP-14 CASE 948G-01 ISSUE B #### NOTES: - DTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL - DIMENSION AT MAXIMUM MATERIAL CONDITION. - 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | C | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 | BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | BSC | 0.252 BSC | | | | M | 0 ° | 8° | 0 ° | 8 ° | | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER - CONTROLLING DIMENSION: MILLIMETER DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL | | MILLIMETERS | | INC | HES | |-----|-------------|----------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 8.55 | 8.75 | 0.337 | 0.344 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | 1.27 BSC | | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0 ° | 7° | 0 ° | 7° | | Р | 5.80 | 6.20 | 0.228 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### SOLDERING FOOTPRINT\* DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, octs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative ## PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative