











**TPS727** 

SBVS128F - JUNE 2009-REVISED DECEMBER 2015

# TPS727 250-mA, Ultralow I<sub>O</sub>, Fast Transient Response, **RF Low-Dropout Linear Regulator**

#### **Features**

- Very Low Dropout:
  - 65 mV Typical at 100 mA
  - 130 mV Typical at 200 mA
  - 163 mV Typical at 250 mA
- 2% Accuracy Over Load, Line, Temperature
- Ultralow I<sub>Q</sub>: 7.9 µA
- Excellent Load Transient Performance: ±50 mV for 200 mA Loading and Unloading Transient
- Available in Fixed-Output Voltages From 0.9 V to 5 V Using Innovative Factory EEPROM Programming
- High PSRR: 70 dB at 1 kHz
- Stable with a 1.0-µF Ceramic Capacitor
- Thermal Shutdown and Overcurrent Protection
- Available in 4-Ball, 0.4-mm Pitch Wafer-Level Chip Scale and 1.5-mm x 1.5-mm SON Packages

# **Applications**

- Wireless Handsets, Smart Phones, PDAs
- MP3 Players and Other Handheld Products
- Wireless LAN, Bluetooth<sup>®</sup>, Zigbee<sup>®</sup>
- Remote Controls
- Portable Consumer Products

# 3 Description

The TPS727 family of low-dropout (LDO) linear regulators are ultralow quiescent current LDOs with line and ultra-fast load performance and are designed for power-sensitive applications. The LDO output voltage level is preset use of innovative factory EEPROM programming. A precision band-gap and error amplifier provides overall 2% accuracy over load, line, and temperature extremes. The TPS727 family is available in 1.5-mm × 1.5-mm SON and wafer chipscale (WCSP) packages that make the devices ideal for handheld applications. This family of devices is fully specified over a temperature range of  $T_J$  = -40°C to +125°C.

#### **Device Information**

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS727xxDSE | WSON (6)  | 1.50 mm × 1.50 mm |
| TPS727xxYFF | DSBGA (4) | 1.20 mm × 0.80 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### TYPICAL APPLICATION CIRCUIT







Features ...... 1



7.4 Device Functional Modes...... 12

# **Table of Contents**

| 2   | Applications 1                                                                 | 8        | Applications and Implementation                     | 13   |
|-----|--------------------------------------------------------------------------------|----------|-----------------------------------------------------|------|
| 3   | Description 1                                                                  |          | 8.1 Application Information                         | 13   |
| 4   | Revision History2                                                              |          | 8.2 Typical Application                             |      |
| 5   | Pin Configurations and Functions4                                              |          | 8.3 Do's and Don'ts                                 |      |
| 6   | Specifications5                                                                | 9        | Power-Supply Recommendations                        |      |
|     | 6.1 Absolute Maximum Ratings 5                                                 | 10       | Layout                                              |      |
|     | 6.2 ESD Ratings 5                                                              |          | 10.1 Layout Guidelines                              |      |
|     | 6.3 Recommended Operating Conditions 5                                         |          | 10.2 Layout Example                                 |      |
|     | 6.4 Thermal Information 5                                                      | 11       | Device and Documentation Support                    |      |
|     | 6.5 Electrical Characteristics6                                                |          | 11.1 Documentation Support                          |      |
|     | 6.6 Typical Characteristics                                                    |          | 11.2 Community Resources                            |      |
| 7   | Detailed Description 11                                                        |          | 11.3 Trademarks                                     |      |
|     | 7.1 Overview 11                                                                |          | 11.4 Electrostatic Discharge Caution                |      |
|     | 7.2 Functional Block Diagram                                                   | 12       | 11.5 Glossary  Mechanical, Packaging, and Orderable | 22   |
|     | 7.3 Feature Description                                                        | 12       | Information                                         | 22   |
|     | Revision History<br>E: Page numbers for previous revisions may differ from pag | je numb  | ers in the current version.                         |      |
| han | ges from Revision E (September 2014) to Revision F                             |          |                                                     | Page |
| С   | hanged DSBGA body size in Device Information table                             |          |                                                     | 1    |
|     | ges from Revision D (February 2014) to Revision E                              |          |                                                     | Page |
|     | dded TPS727105 to document                                                     |          |                                                     |      |
|     | hanged terminal to pin throughout document                                     |          |                                                     |      |
| U   | pdated Device Information table to current standards                           |          |                                                     | 1    |
| С   | hanged Pin Configurations note                                                 |          |                                                     | 4    |
| С   | hanged Pin Functions table: reordered table by pin name, a                     | added I/ | O column                                            | 4    |
|     | pdated Handling Ratings table to current standard                              |          |                                                     |      |
|     | hanged Thermal Information table: updated symbols                              |          |                                                     |      |
|     | . ,                                                                            |          |                                                     |      |
|     | eleted new generation from first sentence of Overview sect                     |          |                                                     |      |
| Α   | dded note to Applications and Implementation section                           |          |                                                     | 13   |
| han | ges from Revision C (January, 2011) to Revision D                              |          |                                                     | Page |
| С   | hanged format to meet latest data sheet standards; added                       | new sec  | tions and moved existing sections                   | 1    |
|     | eleted pinout diagrams from front page; see Pin Configurati                    |          | _                                                   |      |
|     | hanged Pin Configurations section and moved to Pin Config                      |          |                                                     |      |
|     |                                                                                | _        |                                                     |      |
|     | hanged note in Pin Configurations and Functions section                        |          |                                                     |      |
| D   | eleted Figure 26 and Figure 27                                                 |          |                                                     | 17   |
| han | ges from Revision B (April, 2010) to Revision C                                |          |                                                     | Page |
| U   | pdated YFF front page pin drawing to show pin locations                        |          |                                                     | 1    |
|     | evised Pin Configurations section                                              |          |                                                     |      |
|     | hanged graph title for Figure 6                                                |          |                                                     |      |
| U   | nangoa graph inc for Figure U                                                  |          |                                                     |      |



| Changes from Revision A (September, 2009) to Revision B                                   | Page |
|-------------------------------------------------------------------------------------------|------|
| Updated Features list                                                                     | 1    |
| Changed title of data sheet                                                               | 1    |
| Changed footnote 2 to Absolute Maximum Ratings table                                      | 5    |
| Revised numerous specifications and parameters in <i>Electrical Characteristics</i> table | 6    |
| Revised operating parameters for Figure 4                                                 | 7    |
| Replaced Figure 5                                                                         | 7    |
| Added operating parameters to Figure 6                                                    | 7    |
| Updated Figure 9                                                                          |      |



# 5 Pin Configurations and Functions

TPS72715, TPS72718, TPS72728, TPS72748
YFF Package
DSBGA-4
Top View

| OUT      | GND       |  |
|----------|-----------|--|
| B2<br>() | B1<br>()  |  |
| A2<br>() | A1<br>○ • |  |
| IN       | EN        |  |

See note.

All Other TPS727 Devices YFF Package DSBGA-4 Top View

| IN       | EN        |
|----------|-----------|
| A2<br>() | A1<br>O   |
| B2<br>() | B1<br>○ • |
| OUT      | GND       |

See note.

#### DSE Package 1,5mm × 1,5mm WSON-6 Top View







#### NOTE

The **EN** pin is marked with a dot for the 1.5-V, 1.8-V, 2.8-V, and 4.8-V versions of the YFF package. The **GND** pin is marked with a dot for all other voltage versions of the YFF package. Refer to YFF0004 Package Outline page included at the end of this document for dimensions of the YFF package. On the package outline, the shaded box indicates the location of ball A1 and does not correlate to any marking on the topside of the physical package.

#### **Pin Functions**

|      | PIN |      | I/O |                                                                                                                                                                                                                                        |
|------|-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | YFF | DSE  | 1/0 | DESCRIPTION                                                                                                                                                                                                                            |
| EN   | A1  | 4    | ı   | Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode, thus reducing the operating current to 120 nA, nominal.                                                        |
| GND  | B1  | 3    | _   | Ground pin.                                                                                                                                                                                                                            |
| IN   | A2  | 6    | ı   | Input pin. A small capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details.                                 |
| NC   | _   | 2, 5 | _   | No connection. This pin can be tied to ground to improve thermal dissipation.                                                                                                                                                          |
| OUT  | B2  | 1    | 0   | Regulated output voltage pin. A small 1-µF ceramic capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details. |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

at  $T_J = -40$ °C to +125°C (unless otherwise noted); all voltages are with respect to GND<sup>(1)</sup>

|                                                | MIN  | MAX                 | UNIT |  |  |
|------------------------------------------------|------|---------------------|------|--|--|
| Input voltage range, V <sub>IN</sub>           | -0.3 | +6.0                | V    |  |  |
| Enable voltage range, V <sub>EN</sub>          | -0.3 | +6.0 <sup>(2)</sup> | V    |  |  |
| Output voltage range, V <sub>OUT</sub>         | -0.3 | +6.0                | V    |  |  |
| Maximum output current, I <sub>OUT</sub>       |      | Internally limited  |      |  |  |
| Output short-circuit duration                  |      | Indefinite          |      |  |  |
| Operating junction temperature, T <sub>J</sub> | -55  | +150                | °C   |  |  |
| Storage temperature, T <sub>stg</sub>          | -55  | +150                | °C   |  |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

# 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  |                                      | MIN | NOM MAX | UNIT |
|------------------|--------------------------------------|-----|---------|------|
| V <sub>IN</sub>  | Input voltage                        | 2   | 5.5     | V    |
| I <sub>OUT</sub> | Output current                       | 0   | 250     | mA   |
| $T_{J}$          | Operating junction temperature range | -40 | +125    | °C   |

#### 6.4 Thermal Information

|                        |                                                  | TPS        |        |      |
|------------------------|--------------------------------------------------|------------|--------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                    | DSE (WSON) | UNITS  |      |
|                        |                                                  | 6 PINS     | 4 PINS |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance           | 190.5      | 160    | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance        | 94.9       | 75     | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance             | 149.3      | 76     | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter       | 6.4        | 3      | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter     | 152.8      | 74     | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance (2) | N/A        | N/A    | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup>  $V_{EN}$  absolute maximum rating is  $V_{IN}$  or 6.0 V, whichever is less.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup>  $\theta_{\text{JCbot}}$  is not applicable because there is no thermal pad.



#### 6.5 Electrical Characteristics

Over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(TYP)} + 0.3$  V or 2.0 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = 0.9$  V, and  $C_{OUT} = 1.0$  µF (unless otherwise noted). Typical values are at  $T_J = +25^{\circ}C$ .

|                               | PARAMETER                            | TEST                                                                    | CONDITIONS                                                 | MIN   | TYP   | MAX             | UNIT          |
|-------------------------------|--------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------|-------|-------|-----------------|---------------|
| V <sub>IN</sub>               | Input voltage range                  |                                                                         |                                                            | 2.0   |       | 5.5             | V             |
| Vo                            | Output voltage range                 |                                                                         |                                                            | 0.9   |       | 5.0             | V             |
|                               |                                      | T <sub>J</sub> = +25°C                                                  |                                                            | -2.5  |       | +2.5            | mV            |
| V <sub>OUT</sub> (1)          | DC output accuracy                   | $V_{OUT} + 0.3 V \le V$<br>0 mA $\le I_{OUT} \le 20$                    |                                                            | -2.0% | ±1.0% | +2.0%           |               |
|                               |                                      | $V_{OUT} + 0.3 V \le V$<br>0 mA $\le I_{OUT} \le 25$                    |                                                            |       | ±1.0% |                 |               |
| A) /                          | Landinarian                          | 1 mA to 200 mA<br>200 mA to 1 mA                                        | or<br>in 1 μs, C <sub>OUT</sub> = 1 μF                     |       | ±50.0 |                 | >/            |
| ΔV <sub>OUT</sub>             | Load transient                       | 1 mA to 250 mA<br>250 mA to 1 mA                                        | or<br>in 1 μs, C <sub>OUT</sub> = 1 μF                     |       | ±65   |                 | mV            |
| $\Delta V_{O}/\Delta V_{IN}$  | Line regulation                      | $V_{OUT(NOM)} + 0.3$ $I_{OUT} = 10 \text{ mA}$                          | $V \le V_{IN} \le 5.5 V$ ,                                 |       | 8     |                 | μV/V          |
| $\Delta V_{O}/\Delta I_{OUT}$ | Load regulation                      | 0 mA ≤ I <sub>OUT</sub> ≤ 25                                            | 60 mA                                                      |       | 20    |                 | μV/mA         |
|                               |                                      | $V_{IN} = 0.98 \times V_{OU}$                                           | <sub>IT(NOM)</sub> , I <sub>OUT</sub> = 10 mA              |       | 6.5   |                 |               |
|                               |                                      | $V_{IN} = 0.98 \times V_{OU}$                                           | <sub>IT(NOM)</sub> , I <sub>OUT</sub> = 50 mA              |       | 32.5  |                 |               |
| $V_{DO}$                      | Dropout voltage (2)                  | $V_{IN} = 0.98 \times V_{OL}$                                           | IT(NOM), I <sub>OUT</sub> = 100 mA                         |       | 65    |                 | mV            |
|                               |                                      | $V_{IN} = 0.98 \times V_{OUT(NOM)}$ , $I_{OUT} = 200 \text{ mA}$        |                                                            |       | 130   | 200             | ı             |
|                               |                                      | $V_{IN} = 0.98 \times V_{OL}$                                           | <sub>IT(NOM)</sub> , I <sub>OUT</sub> = 250 mA             |       | 162.5 |                 | 1             |
| I <sub>CL</sub>               | Output current limit                 | $V_{OUT} = 0.9 \times V_{OU}$                                           | UT(NOM)                                                    | 300   | 400   | 550             | mA            |
|                               | Ground pin current                   | $I_{OUT} = 0$ mA, $T_J = -40$ °C to +125°C                              |                                                            |       | 7.9   | 12              | μA            |
| $I_{GND}$                     |                                      | I <sub>OUT</sub> = 200 mA                                               |                                                            |       | 110   |                 |               |
|                               |                                      | I <sub>OUT</sub> = 250 mA                                               |                                                            |       | 130   |                 |               |
|                               |                                      | V <sub>EN</sub> ≤ 0.4 V, V <sub>IN</sub>                                | = 2 V, T <sub>J</sub> = +25°C                              |       | 0.12  |                 |               |
| I <sub>SHDN</sub>             | Shutdown current (I <sub>GND</sub> ) | $V_{EN} \le 0.4 \text{ V}, 2.0$<br>$T_{J} = -40^{\circ}\text{C to } +8$ |                                                            |       | 0.55  | 2               | μA            |
|                               |                                      |                                                                         | f = 10 Hz                                                  |       | 85    |                 |               |
|                               |                                      |                                                                         | f = 100 Hz                                                 |       | 75    |                 |               |
| DCDD                          | Davisa aventu esiantian estia        | $V_{IN} = 2.3 \text{ V},$                                               | f = 1 kHz                                                  |       | 70    |                 | 4D            |
| PSRR                          | Power-supply rejection ratio         | $V_{OUT} = 1.8 \text{ V},$ $I_{OUT} = 10 \text{ mA}$                    | f = 10 kHz                                                 |       | 55    |                 | dB            |
|                               |                                      | 001                                                                     | f = 100 kHz                                                |       | 40    |                 |               |
|                               |                                      |                                                                         | f = 1 MHz                                                  |       | 45    |                 |               |
| V <sub>N</sub>                | Output noise voltage                 | BW = 100 Hz to<br>V <sub>OUT</sub> = 1.8 V, I <sub>OU</sub>             | 100 kHz, V <sub>IN</sub> = 2.1 V,<br><sub>JT</sub> = 10 mA |       | 33.5  |                 | $\mu V_{RMS}$ |
| t <sub>STR</sub>              | Startup time <sup>(3)</sup>          | $C_{OUT} = 1.0  \mu F,  0$                                              | ≤ I <sub>OUT</sub> ≤ 250 mA                                |       | 100   |                 | μs            |
| V <sub>HI</sub>               | Enable pin high (enabled)            |                                                                         |                                                            | 0.9   |       | V <sub>IN</sub> | V             |
| V <sub>LO</sub>               | Enable pin low (disabled)            |                                                                         |                                                            | 0     |       | 0.4             | V             |
| I <sub>EN</sub>               | Enable pin current                   | EN = 5.5 V                                                              |                                                            |       | 40    | 500             | nA            |
| UVLO                          | Undervoltage lock-out                | V <sub>IN</sub> rising                                                  |                                                            | 1.85  | 1.90  | 1.95            | V             |
| <b>-</b>                      | The second about the second          | Shutdown, temper                                                        | erature increasing                                         |       | +160  |                 | _             |
| T <sub>SD</sub>               | Thermal shutdown temperature         | Reset, temperatu                                                        | Reset, temperature decreasing                              |       | +140  |                 | °C            |
| T <sub>J</sub>                | Operating junction temperature       |                                                                         |                                                            | -40   |       | +125            | °C            |

 $<sup>\</sup>begin{array}{ll} \text{(1)} & \text{The output voltage is programmed at the factory.} \\ \text{(2)} & \text{V}_{\text{DO}} \text{ is measured for devices with V}_{\text{OUT(NOM)}} \geq 2.35 \text{ V so that V}_{\text{IN}} \geq 2.3 \text{ V.} \\ \text{(3)} & \text{Startup time: time from EN assertion to } 0.98 \times \text{V}_{\text{OUT(NOM)}}. \end{array}$ 



# 6.6 Typical Characteristics

Over operating temperature range ( $T_J = -40$ °C to +125°C),  $V_{IN} = V_{OUT(TYP)} + 0.3$  V or 2.0 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ , and  $C_{OUT} = 1.0$  µF (unless otherwise noted). Typical values are at  $T_J = +25$ °C.



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

Over operating temperature range ( $T_J = -40$ °C to +125°C),  $V_{IN} = V_{OUT(TYP)} + 0.3$  V or 2.0 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ , and  $C_{OUT} = 1.0$  µF (unless otherwise noted). Typical values are at  $T_J = +25$ °C.





# **Typical Characteristics (continued)**

100 μs/div

 $V_{IN} = 2.3 \text{ V}, t_R = t_F = 1 \mu \text{s}$ 

Copyright © 2009-2015, Texas Instruments Incorporated

Figure 17. Load Transient Response: 0.1 mA to 200 mA

(TPS72718)

Over operating temperature range (T<sub>J</sub> =  $-40^{\circ}$ C to  $+125^{\circ}$ C),  $V_{IN} = V_{OUT(TYP)} + 0.3$  V or 2.0 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ , and  $C_{OUT} = 1.0$  µF (unless otherwise noted). Typical values are at T<sub>J</sub> =  $+25^{\circ}$ C.



50 μs/div

 $V_{IN} = 2.3 \text{ V}, t_R = t_F = 1 \mu \text{s}$ 

Figure 18. Load Transient Response: 1 mA to 200 mA (TPS72718)



# **Typical Characteristics (continued)**

Over operating temperature range (T $_J$  = -40°C to +125°C),  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.3 V or 2.0 V, whichever is greater;  $I_{OUT}$  = 10 mA,  $V_{EN}$  =  $V_{IN}$ , and  $C_{OUT}$  = 1.0  $\mu$ F (unless otherwise noted). Typical values are at  $T_J$  = +25°C.





# 7 Detailed Description

#### 7.1 Overview

The TPS727 devices belong to a family of LDO regulators that consume extremely low quiescent current while simultaneously delivering excellent PSRR with very little headroom ( $V_{IN} - V_{OUT}$  differential voltage), and very good transient response. These features, combined with low noise without a noise reduction pin in an ultrasmall package, make these devices ideal for portable applications. This family of regulators offers sub-band-gap output voltages, current limit and thermal protection, and is fully specified from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS727 internal current limit helps protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. In such a case, the output voltage is not regulated and is  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The PMOS pass transistor dissipates  $(V_{IN} - V_{OUT}) \times I_{LIMIT}$  until thermal shutdown is triggered and the device is turned off. As the device cools down, it is turned on by the internal shutdown circuit. If the fault condition continues, the device cycles between current limit and thermal shutdown. See the *Thermal Protection* section for more details.

The PMOS pass element in the TPS727 has a built-in body diode that conducts current when the voltage at the OUT pin exceeds the voltage at the IN pin. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of rated output current is recommended.

#### 7.3.2 Soft Start

The startup current is given by Equation 1:

$$I_{SOFT START} (mA) = C_{OUT}(\mu F) \times 0.07 (V/\mu s) + I_{LOAD}(mA)$$
(1)

Equation 1 shows that soft-start current is directly proportional to C<sub>OUT</sub>.

The output voltage ramp rate is independent of C<sub>OUT</sub> and load current, and has a typical value of 0.07 V/µs.



#### **Feature Description (continued)**

The TPS727 automatically adjusts the soft-start current to supply both the load current and the  $C_{OUT}$  charge current. For example, if  $I_{LOAD}=0$  mA upon enabling the LDO,  $I_{SOFT\ START}=1$  µF x 0.07 V/µs + 0 mA = 70 mA, the current that charges the output capacitor.

If  $I_{LOAD}$  = 200 mA,  $I_{SOFT\ START}$  = 1  $\mu F \times 0.07\ V/\mu s$  + 200 mA = 270 mA, the current required for charging output capacitor and supplying the load current.

If the output capacitor and load are increased such that the soft-start current exceeds the output current limit, the current is clamped at the typical current limit of 400 mA. For example, if  $C_{OUT}$  = 10  $\mu$ F and  $I_{OUT}$  = 200 mA, 10  $\mu$ F × 0.07 V/ $\mu$ s + 200 mA = 900 mA is not supplied. Instead, the current is clamped at 400 mA.

#### 7.3.3 Shutdown

The enable pin (EN) is active high and is compatible with standard and low voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to the IN pin.

#### 7.3.4 Dropout Voltage

The TPS727 uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  approximately scales with output current because the PMOS device functions like a resistor in dropout.

As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is illustrated in Figure 15 in the *Typical Characteristics* section.

#### 7.3.5 Undervoltage Lock-out (UVLO)

The TPS727 uses an undervoltage lock-out circuit that keeps the output shut off until the input voltage reaches the UVLO threshold voltage.

#### 7.3.6 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately +160°C, allowing the device to cool. When the junction temperature cools to approximately +140°C the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to +125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection triggers at least +35°C above the maximum expected ambient condition of a particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS727 is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TPS727 into thermal shutdown degrades device reliability.

#### 7.4 Device Functional Modes

#### 7.4.1 Operation with EN Control

Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode, thus reducing the operating current to 120 nA, nominal.



# 8 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS727 family of low-dropout (LDO) linear regulators are utralow quiescent current LDOs with excellent line and ultra-fast load transient performance and are designed for power-sensitive applications.

#### 8.2 Typical Application



Figure 25. TPS72718YFF 2.5  $V_{\text{IN}}$  to 1.8  $V_{\text{OUT}}$  at 200 mA Schematic

#### 8.2.1 Design Requirements

#### 8.2.1.1 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, good analog design practice is to connect a 0.1-µF to 1.0-µF low equivalent series resistance (ESR) capacitor across the IN pin and GND input of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source. If source impedance is not sufficiently low, a 0.1-µF input capacitor may be necessary to ensure stability.

The TPS727 is designed to be stable with standard ceramic capacitors with values of 1.0  $\mu$ F or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR must be less than 200 m $\Omega$ .

#### 8.2.1.2 Transient Response

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases duration of the transient response.



# **Typical Application (continued)**

#### 8.2.2 Detailed Design Procedure

Select the desired device based on the output voltage.

Provide an input supply with adequate headroom to include dropout and output current to account for the GND pin current and to power the load.

Select adequate input and output capacitors.

The startup current is given by Equation 2:

$$I_{SOFT START} (mA) = C_{OUT}(\mu F) \times 0.07 (V/\mu s) + I_{LOAD}(mA)$$
(2)

Equation 2 shows that soft-start current is directly proportional to C<sub>OUT</sub>.

The output voltage ramp rate is independent of C<sub>OUT</sub> and load current and has a typical value of 0.07 V/µs.

The TPS727 automatically adjusts the soft-start current to supply both the load current and the  $C_{OUT}$  charge current. For example, if  $I_{LOAD}=0$  mA upon enabling the LDO,  $I_{SOFT\ START}=1$  µF × 0.07 V/µs + 0 mA = 70 mA, the current that charges the output capacitor.

If  $I_{LOAD}$  = 200 mA,  $I_{SOFT\ START}$  = 1  $\mu$ F × 0.07 V/ $\mu$ s + 200 mA = 270 mA, the current required for charging output capacitor and supplying the load current.

If the output capacitor and load are increased such that the soft-start current exceeds the output current limit, the current is clamped at the typical current limit of 400 mA. For example, if  $C_{OUT} = 10 \mu F$  and  $I_{OUT} = 200 \mu A$ , 10  $\mu F$  × 0.07 V/ $\mu s$  + 200 mA = 900 mA is not supplied. Instead, the current is clamped at 400 mA.



# **Typical Application (continued)**

#### 8.2.3 Application Curves





#### **Typical Application (continued)**





#### 8.3 Do's and Don'ts

Do place at least one 1.0-µF ceramic capacitor as close as possible to the OUT pin of the regulator.

Do not place the output capacitor more than 10 mm away from the regulator.

For DSE devices, do tie the NC pins to ground to improve thermal dissipation.

Do connect a  $0.1-\mu F$  to  $1.0-\mu F$  low equivalent series resistance (ESR) capacitor across the IN pin and GND input of the regulator.

Do not exceed the absolute maximum ratings.

# 9 Power-Supply Recommendations

These devices are designed to operate from an input voltage supply range between 2.0 V and 5.5 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

#### 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac performance (such as PSRR, output noise, and transient response), TI recommends that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor must be connected directly to the GND pin of the device. High ESR capacitors may degrade PSRR.

#### 10.1.2 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ), as shown in Equation 3:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(3)

#### 10.1.3 Package Mounting

Solder pad footprint recommendations and recommended land patterns are attached to the end of this document.



# 10.2 Layout Example

# 10.2.1 DSE EVM Board Layout

This section provides the TPS727xxDSEEVM-406 board layout and illustrations.



Figure 36. Top Layer Assembly



Figure 37. Top Layer Routing



# **Layout Example (continued)**



Figure 38. Bottom Layer Routing



Figure 39. Bottom Layer Assembly



# **Layout Example (continued)**

# 10.2.2 YFF EVM Board Layout

This section provides the TPS727xxYFFEVM-407 board layout and illustrations.



Figure 40. Top Layer Assembly



Figure 41. Top Layer Routing



# **Layout Example (continued)**



Figure 42. Bottom Layer Routing



Figure 43. Bottom Layer Assembly



# 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

Application report SLAA414, LDO PSRR Measurement Simplified.

Application report SLAA412, LDO Noise Demystified.

User guide SLVU323, TPS727xxYFF EVM

User guide SLVU325, TPS727xxDSE EVM

#### 11.1.2 Device Nomenclature

#### Table 1. Device Nomenclature<sup>(1)</sup>

| PRODUCT | V <sub>OUT</sub> <sup>(2)</sup>                                                                                        |
|---------|------------------------------------------------------------------------------------------------------------------------|
|         | XXX is the nominal output voltage. YYY is package designator. Z is package tape and reel quantity (R = 3000, T = 250). |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

# 11.3 Trademarks

E2E is a trademark of Texas Instruments.

Bluetooth is a registered trademark of Bluetooth SIG.

Zigbee is a registered trademark of Zigbee Alliance.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

<sup>(2)</sup> Output voltages from 0.9 V to 5.0 V in 50-mV increments are available through the use of innovative factory EEPROM programming; minimum order quantities may apply. Contact factory for details and availability.



#### **MECHANICAL DATA**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. This package is lead-free.



# LAND PATTERN DATA

# DSE (S-PWSON-N6)

# PLASTIC SMALL OUTLINE NO-LEAD



- NOTES:
- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - E. Customers should contact their board fabrication site for solder mask tolerances.



# TPS727xxYFF

# YFF0004



# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.

# TEXAS INSTRUMENTS

# TPS727xxYFF

# **EXAMPLE BOARD LAYOUT**

# YFF0004

DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. Refer to Texas Instruments Literature No. SBVA017 (www.ti.com/lit/sbva017).



# TPS727xxYFF

# **EXAMPLE STENCIL DESIGN**

# YFF0004

DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





8-Jul-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | _    | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|----------------------------|--------------------|--------------|----------------|---------|
|                  | (1)    | 50504        |                    |      | Qty  | (2)                        | (6)                        | (3)                |              | (4/5)          |         |
| TPS727105YFFR    | ACTIVE | DSBGA        | YFF                | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GA             | Samples |
| TPS727105YFFT    | ACTIVE | DSBGA        | YFF                | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GA             | Samples |
| TPS72710DSER     | ACTIVE | WSON         | DSE                | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | UR             | Samples |
| TPS72710DSET     | ACTIVE | WSON         | DSE                | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | UR             | Samples |
| TPS72711YFFR     | ACTIVE | DSBGA        | YFF                | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | QL             | Samples |
| TPS72711YFFT     | ACTIVE | DSBGA        | YFF                | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | QL             | Samples |
| TPS72715DSER     | ACTIVE | WSON         | DSE                | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | GS             | Samples |
| TPS72715DSET     | ACTIVE | WSON         | DSE                | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | GS             | Samples |
| TPS72715YFFR     | ACTIVE | DSBGA        | YFF                | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GS             | Samples |
| TPS72715YFFT     | ACTIVE | DSBGA        | YFF                | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GS             | Samples |
| TPS727185YFFR    | ACTIVE | DSBGA        | YFF                | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | RW             | Samples |
| TPS727185YFFT    | ACTIVE | DSBGA        | YFF                | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | RW             | Samples |
| TPS72718DSER     | ACTIVE | WSON         | DSE                | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | GT             | Samples |
| TPS72718DSET     | ACTIVE | WSON         | DSE                | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | GT             | Samples |
| TPS72718YFFR     | ACTIVE | DSBGA        | YFF                | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GT             | Samples |
| TPS72718YFFT     | ACTIVE | DSBGA        | YFF                | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GT             | Samples |
| TPS72719DSER     | ACTIVE | WSON         | DSE                | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | СВ             | Samples |



www.ti.com

8-Jul-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|-------------------------|---------|
| TPS72719DSET     | ACTIVE | WSON         | DSE                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | СВ                      | Samples |
| TPS72719YFFR     | ACTIVE | DSBGA        | YFF                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | AA                      | Samples |
| TPS72719YFFT     | ACTIVE | DSBGA        | YFF                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | AA                      | Samples |
| TPS72725DSER     | ACTIVE | WSON         | DSE                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | QA                      | Samples |
| TPS72725DSET     | ACTIVE | WSON         | DSE                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 125   | QA                      | Samples |
| TPS72727DSER     | ACTIVE | WSON         | DSE                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | TS                      | Samples |
| TPS72727DSET     | ACTIVE | WSON         | DSE                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | TS                      | Samples |
| TPS727285DSER    | ACTIVE | WSON         | DSE                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | QK                      | Samples |
| TPS727285DSET    | ACTIVE | WSON         | DSE                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | QK                      | Samples |
| TPS72728DSER     | ACTIVE | WSON         | DSE                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | GU                      | Samples |
| TPS72728DSET     | ACTIVE | WSON         | DSE                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | GU                      | Samples |
| TPS72728YFFR     | ACTIVE | DSBGA        | YFF                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GU                      | Samples |
| TPS72728YFFT     | ACTIVE | DSBGA        | YFF                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | GU                      | Samples |
| TPS72730DSER     | ACTIVE | WSON         | DSE                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | QB                      | Samples |
| TPS72730DSET     | ACTIVE | WSON         | DSE                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | QB                      | Samples |
| TPS72730YFFR     | ACTIVE | DSBGA        | YFF                | 4    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | ZZ                      | Samples |
| TPS72730YFFT     | ACTIVE | DSBGA        | YFF                | 4    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | ZZ                      | Samples |
| TPS72733DSER     | ACTIVE | WSON         | DSE                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | QC                      | Samples |



# PACKAGE OPTION ADDENDUM

8-Jul-2017

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|----------------------------|--------------------|--------------|-----------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)                        | (3)                |              | (4/5)                 |         |
| TPS72733DSET     | ACTIVE | WSON         | DSE     | 6    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | QC                    | Samples |
| TPS72733YFFR     | ACTIVE | DSBGA        | YFF     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | ZY                    | Samples |
| TPS72733YFFT     | ACTIVE | DSBGA        | YFF     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | ZY                    | Samples |
| TPS72748YFFR     | ACTIVE | DSBGA        | YFF     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | EY                    | Samples |
| TPS72748YFFT     | ACTIVE | DSBGA        | YFF     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | EY                    | Samples |
| TPS72750YFFR     | ACTIVE | DSBGA        | YFF     | 4    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | CA                    | Samples |
| TPS72750YFFT     | ACTIVE | DSBGA        | YFF     | 4    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU                     | Level-1-260C-UNLIM | -40 to 125   | CA                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

8-Jul-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 1-Feb-2018

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS727105YFFR | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS727105YFFT | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72710DSER  | WSON            | DSE                | 6    | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72710DSER  | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72710DSET  | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72710DSET  | WSON            | DSE                | 6    | 250  | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72711YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72711YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72715DSER  | WSON            | DSE                | 6    | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72715DSET  | WSON            | DSE                | 6    | 250  | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72715YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |
| TPS72715YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |
| TPS727185YFFR | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS727185YFFT | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72718DSER  | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72718DSET  | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72718YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |
| TPS72718YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Feb-2018

| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS72719DSER  | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72719DSER  | WSON            | DSE                | 6    | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72719DSET  | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72719DSET  | WSON            | DSE                | 6    | 250  | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72719YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72719YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72725DSER  | WSON            | DSE                | 6    | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72725DSET  | WSON            | DSE                | 6    | 250  | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72727DSER  | WSON            | DSE                | 6    | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72727DSER  | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72727DSET  | WSON            | DSE                | 6    | 250  | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72727DSET  | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS727285DSER | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS727285DSER | WSON            | DSE                | 6    | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS727285DSET | WSON            | DSE                | 6    | 250  | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS727285DSET | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72728DSER  | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72728DSER  | WSON            | DSE                | 6    | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72728DSET  | WSON            | DSE                | 6    | 250  | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS72728DSET  | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72728YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |
| TPS72728YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |
| TPS72730DSER  | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72730DSET  | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72730YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72730YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72733DSER  | WSON            | DSE                | 6    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72733DSET  | WSON            | DSE                | 6    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS72733YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72733YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72748YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |
| TPS72748YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q2               |
| TPS72750YFFR  | DSBGA           | YFF                | 4    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |
| TPS72750YFFT  | DSBGA           | YFF                | 4    | 250  | 180.0                    | 8.4                      | 0.89       | 1.26       | 0.69       | 4.0        | 8.0       | Q1               |



www.ti.com 1-Feb-2018



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS727105YFFR | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS727105YFFT | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72710DSER  | WSON         | DSE             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72710DSER  | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS72710DSET  | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS72710DSET  | WSON         | DSE             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS72711YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72711YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72715DSER  | WSON         | DSE             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72715DSET  | WSON         | DSE             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS72715YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72715YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS727185YFFR | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS727185YFFT | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72718DSER  | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS72718DSET  | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS72718YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72718YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72719DSER  | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS72719DSER  | WSON         | DSE             | 6    | 3000 | 203.0       | 203.0      | 35.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Feb-2018

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS72719DSET  | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS72719DSET  | WSON         | DSE             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS72719YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72719YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72725DSER  | WSON         | DSE             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72725DSET  | WSON         | DSE             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS72727DSER  | WSON         | DSE             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72727DSER  | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS72727DSET  | WSON         | DSE             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS72727DSET  | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS727285DSER | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS727285DSER | WSON         | DSE             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS727285DSET | WSON         | DSE             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS727285DSET | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS72728DSER  | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS72728DSER  | WSON         | DSE             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72728DSET  | WSON         | DSE             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS72728DSET  | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS72728YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72728YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72730DSER  | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS72730DSET  | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS72730YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72730YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72733DSER  | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS72733DSET  | WSON         | DSE             | 6    | 250  | 205.0       | 200.0      | 33.0        |
| TPS72733YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72733YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72748YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72748YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TPS72750YFFR  | DSBGA        | YFF             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS72750YFFT  | DSBGA        | YFF             | 4    | 250  | 182.0       | 182.0      | 20.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.