











TPIC6C595

SLIS061D-JULY 1998-REVISED SEPTEMBER 2015

## **TPIC6C595 Power Logic 8-Bit Shift Register**

#### **Features**

- Low  $r_{DS(on)}$ , 7  $\Omega$  Typical
- Avalanche Energy, 30 mJ
- Eight Power DMOS Transistor Outputs of 100-mA Continuous Current
- 250-mA Current Limit Capability
- ESD Protection, 2500 V
- Output Clamp Voltage, 33 V
- Devices are Cascadable
- **Low-Power Consumption**

## **Applications**

- Instrumentation Clusters
- Tell-Tale Lamps
- LED Illumination and Controls
- Automotive Relay or Solenoids
- Drivers

#### 3 Description

The TPIC6C595 is a monolithic, medium-voltage, low-current power 8-bit shift register designed for use in systems that require relatively moderate load power such as LEDs. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other low-current or medium-voltage loads.

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The device transfers data out the serial output (SER OUT) port on the rising edge of SRCK. The storage register transfers data to the output buffer when shift register clear (CLR) is high. When CLR is low, the input shift register is cleared. When output enable  $(\overline{G})$  is held high, all data in the output buffers is held low and all drain outputs are off. When G is held low, data from the storage register is transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability. The SER OUT allows for cascading of the data from the shift register to additional devices.

Outputs are low-side, open-drain DMOS transistors with output ratings of 33-V to 100-mA continuous sink-current capability. Each output provides a 250-mA maximum current limit at  $T_C = 25$ °C. The current limit decreases as the junction temperature increases for additional device protection. The device also provides up to 2500 V of ESD protection when tested using the human-body model and the 200-V machine model.

The TPIC6C595 is characterized for operation over the operating case temperature range of -40°C to 125°C.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |
|-------------|------------|--------------------|--|--|
|             | SOIC (16)  | 9.90 mm × 3.91 mm  |  |  |
| TPIC6C595   | TSSOP (16) | 5.00 mm × 4.40 mm  |  |  |
|             | PDIP (16)  | 19.30 mm × 6.35 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Symbol G 8 EN3 - C2 SRG8 CLR SRCK > C1 SER IN 2 **DRAIN0** 1D **⊳** 2 DRAIN1 DRAIN2 **DRAIN3** DRAIN4 12 **DRAIN5** 13 **DRAIN6** 14 DRAIN7 ⊳ 2 **SER OUT**

This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



### **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description              | 12 |
|---|--------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes          | 12 |
| 3 | Description 1                        | 9  | Application and Implementation       | 13 |
| 4 | Revision History2                    |    | 9.1 Application Information          | 13 |
| 5 | Pin Configuration and Functions      |    | 9.2 Typical Application              | 13 |
| 6 | Specifications4                      | 10 | Power Supply Recommendations         | 15 |
| • | 6.1 Absolute Maximum Ratings 4       | 11 | Layout                               | 15 |
|   | 6.2 ESD Ratings                      |    | 11.1 Layout Guidelines               | 15 |
|   | 6.3 Recommended Operating Conditions |    | 11.2 Layout Example                  | 16 |
|   | 6.4 Thermal Information              |    | 11.3 Thermal Considerations          | 17 |
|   | 6.5 Electrical Characteristics 5     | 12 | Device and Documentation Support     | 18 |
|   | 6.6 Switching Characteristics 6      |    | 12.1 Community Resources             | 18 |
|   | 6.7 Typical Characteristics          |    | 12.2 Trademarks                      | 18 |
| 7 | Parameter Measurement Information9   |    | 12.3 Electrostatic Discharge Caution | 18 |
| 8 | Detailed Description11               |    | 12.4 Glossary                        | 18 |
| U | 8.1 Overview 11                      | 13 | Mechanical, Packaging, and Orderable |    |
|   | 8.2 Functional Block Diagram 11      |    | IIIOIIIIauoii                        |    |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (July 1998) to Revision D

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



## 5 Pin Configuration and Functions





#### **Pin Functions**

| P               | PIN |     | DESCRIPTION                      |
|-----------------|-----|-----|----------------------------------|
| NAME            | NO. | I/O | DESCRIPTION                      |
| CLR             | 7   | I   | Shift register clear, active-low |
| DRAIN0          | 3   | 0   | Open-drain output                |
| DRAIN1          | 4   | 0   | Open-drain output                |
| DRAIN2          | 5   | 0   | Open-drain output                |
| DRAIN3          | 6   | 0   | Open-drain output                |
| DRAIN4          | 11  | 0   | Open-drain output                |
| DRAIN5          | 12  | 0   | Open-drain output                |
| DRAIN6          | 13  | 0   | Open-drain output                |
| DRAIN7          | 14  | 0   | Open-drain output                |
| G               | 8   | 1   | Output enable, active-low        |
| GND             | 16  | _   | Power ground                     |
| RCK             | 10  | I   | Register clock                   |
| SER IN          | 2   | I   | Serial data input                |
| SER OUT         | 9   | 0   | Serial data output               |
| SRCK            | 15  | I   | Shift register clock             |
| V <sub>CC</sub> | 1   | I   | Power supply                     |



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                                                             | MIN        | MAX           | UNIT |
|------------------|---------------------------------------------------------------------------------------------|------------|---------------|------|
| V <sub>CC</sub>  | Logic supply voltage <sup>(2)</sup>                                                         | -0.3       | 7             | V    |
| VI               | Logic input voltage                                                                         | -0.3       | 7             | V    |
| $V_{DS}$         | Power DMOS drain-to-source voltage (3)                                                      | -0.3       | 33            | V    |
|                  | Continuous source-to-drain diode anode current                                              | 0          | 250           | mA   |
|                  | Pulsed source-to-drain diode anode current <sup>(4)</sup>                                   | 0          | 500           | mA   |
| $I_D$            | Pulsed drain current, each output, all outputs on, T <sub>C</sub> = 25°C <sup>(4)</sup>     | 0          | 250           | mA   |
| $I_D$            | Continuous drain current, each output, all outputs on, T <sub>C</sub> = 25°C <sup>(4)</sup> | 0          | 100           | mA   |
| $I_{DM}$         | Peak drain current single output, T <sub>C</sub> = 25°C <sup>(4)</sup>                      | 0          | 250           | mA   |
| E <sub>AS</sub>  | Single-pulse avalanche energy (see Figure 11)                                               | 0          | 30            | mJ   |
| I <sub>AS</sub>  | Avalanche current <sup>(5)</sup>                                                            | 0          | 200           | mA   |
|                  | Continuous total dissipation                                                                | See Therma | I Information |      |
| $T_{J}$          | Operating virtual junction temperature                                                      | -40        | 150           | °C   |
| T <sub>C</sub>   | Operating case temperature                                                                  | -40        | 125           | °C   |
| T <sub>stg</sub> | Storage temperature                                                                         | -65        | 150           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                            |                         |                                                         | VALUE | UNIT |
|--------------------------------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                                          | Floatroctatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |       |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±200  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                                                                   | MIN                  | MAX                  | UNIT |
|-----------------|---------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| $V_{CC}$        | Logic supply voltage                                                                              | 4.5                  | 5.5                  | V    |
| $V_{IH}$        | High-level input voltage                                                                          | 0.85 V <sub>CC</sub> |                      | V    |
| $V_{IL}$        | Low-level input voltage                                                                           |                      | 0.15 V <sub>CC</sub> | V    |
|                 | Pulsed drain output current, $T_C = 25$ °C, $V_{CC} = 5$ V, all outputs on (1) (2) (see Figure 7) |                      | 250                  | mA   |
| t <sub>su</sub> | Setup time, SER IN high before SRCKM↑ (see Figure 9)                                              | 20                   |                      | ns   |
| t <sub>h</sub>  | Hold time, SER IN high after SRCKM ↑, (see Figure 9)                                              | 20                   |                      | ns   |
| t <sub>w</sub>  | Pulse duration (see Figure 9)                                                                     | 40                   |                      | ns   |
| T <sub>C</sub>  | Operating case temperature                                                                        | -40                  | 125                  | °C   |

<sup>(1)</sup> Pulse duration ≤ 100 μs and duty cycle ≤ 2%.

All voltage values are with respect to GND.

<sup>(3)</sup> Each power DMOS source is internally connected to GND.

<sup>(4)</sup> Pulse duration ≤ 100 μs and duty cycle ≤ 2%.

<sup>(5)</sup> DRAIN supply voltage = 15 V, starting junction temperature (T<sub>JS</sub>) = 25°C, L = 1.5 H, I<sub>AS</sub> = 200 mA (see Figure 11).

<sup>(2)</sup> Technique should limit T<sub>J</sub> - T<sub>C</sub> to 10°C maximum.



#### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | D (SOIC) N (PDIP) PW |         |      |
|-----------------------|----------------------------------------------|----------|----------------------|---------|------|
|                       |                                              | 16 PINS  | 16 PINS              | 16 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 82.3     | 51.5                 | 109.7   | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 39.7     | 31.4                 | 44.6    | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 41.4     | 38.8                 | 54.8    | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 11.3     | 23.6                 | 5       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 39.5     | 31.3                 | 54.2    | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | N/A                  | N/A     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                               | TE                                                                                 | EST CONDITIONS                                                  | MIN | TYP   | MAX       | UNIT |  |
|----------------------|-----------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|-------|-----------|------|--|
| V <sub>(BR)DSX</sub> | Drain-to-source breakdown voltage       | I <sub>D</sub> = 1 mA                                                              |                                                                 | 33  | 37    |           | V    |  |
| $V_{SD}$             | Source-to-drain diode forward voltage   | I <sub>F</sub> = 100 mA                                                            |                                                                 |     | 0.85  | 1.2       | ٧    |  |
| \/                   | High-level output voltage, SER          | I <sub>OH</sub> = - 20 μA,                                                         | V <sub>CC</sub> = 4.5 V                                         | 4.4 | 4.49  |           | V    |  |
| V <sub>OH</sub>      | OŬT                                     | $I_{OH} = -4 \text{ mA},$                                                          | V <sub>CC</sub> = 4.5 V                                         | 4   | 4.2   |           | V    |  |
| V                    | Low-level output voltage, SER           | $I_{OL} = 20 \mu A$ ,                                                              | V <sub>CC</sub> = 4.5 V                                         |     | 0.005 | 0.1       | V    |  |
| V <sub>OL</sub>      | OUT                                     | $I_{OL} = 4 \text{ mA},$                                                           | V <sub>CC</sub> = 4.5 V                                         |     | 0.3   | 0.5       | V    |  |
| I <sub>IH</sub>      | High-level input current                | $V_{CC} = 5.5 V,$                                                                  | $V_I = V_{CC}$                                                  |     |       | 1         | μΑ   |  |
| $I_{IL}$             | Low-level input current                 | $V_{CC} = 5.5 V,$                                                                  | $V_I = 0$                                                       |     |       | -1        | μΑ   |  |
| l                    | Logic supply current                    | V <sub>CC</sub> = 5.5 V                                                            | All outputs off                                                 |     | 20    | 200<br>μA |      |  |
| I <sub>CC</sub>      |                                         | v <sub>CC</sub> = 3.3 v                                                            | All outputs on                                                  |     | 150   | 500       | 0 μΑ |  |
| $I_{CC(FRQ)}$        | Logic supply current at frequency       | f <sub>SRCK</sub> = 5 MHz,<br>All outputs off,                                     | C <sub>L</sub> = 30 pF,<br>See Figure 9 and Figure 2            |     | 1.2   | 5         | mA   |  |
| I <sub>N</sub>       | Nominal current                         | $V_{DS(on)} = 0.5 \text{ V},$<br>$T_C = 85^{\circ}\text{C}$                        | $I_N = I_D,$<br>See $^{(1)(2)(3)}$                              |     | 90    |           | mA   |  |
|                      |                                         | $V_{DS} = 30 \text{ V},$                                                           | V <sub>CC</sub> = 5.5 V                                         |     | 0.1   | 0.2       |      |  |
| I <sub>DSX</sub>     | Off-state drain current                 | V <sub>DS</sub> = 30 V<br>T <sub>C</sub> = 125°C                                   | V <sub>CC</sub> = 5.5 V                                         |     | 0.15  | 0.3       | μΑ   |  |
|                      |                                         | I <sub>D</sub> = 50 mA,<br>V <sub>CC</sub> = 4.5 V                                 |                                                                 |     | 6.5   | 9         |      |  |
| r <sub>DS(on)</sub>  | Static drain-source on-state resistance | $I_D = 50 \text{ mA},$<br>$T_C = 125^{\circ}\text{C},$<br>$V_{CC} = 4.5 \text{ V}$ | See <sup>(1)</sup> and <sup>(2)</sup> and Figure 3 and Figure 4 |     | 9.9   | 12        | Ω    |  |
|                      |                                         | $I_D = 100 \text{ mA},$<br>$V_{CC} = 4.5 \text{ V}$                                |                                                                 |     | 6.8   | 10        |      |  |

Technique should limit  $T_J$  –  $T_C$  to 10°C maximum. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at  $T_C = 85$ °C.



## 6.6 Switching Characteristics

 $V_{CC} = 5 \text{ V}, T_{C} = 25^{\circ}\text{C}$ 

| - 66 -           | , 0                                                                           |                                                                             |     |     |     |      |
|------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|------|
|                  | PARAMETER                                                                     | TEST CONDITIONS                                                             | MIN | TYP | MAX | UNIT |
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output from $\overline{\mathbf{G}}$ |                                                                             |     | 80  |     | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output from G                       | $C_L = 30 \text{ pF}, I_D = 75 \text{ mA}, \text{ See Figure 8},$           |     | 50  |     | ns   |
| t <sub>pd</sub>  | Propagation delay time, SRCK↓ to SEROUT                                       | Figure 9 and Figure 5                                                       |     | 15  |     | ns   |
| t <sub>r</sub>   | Rise time, drain output                                                       |                                                                             |     | 100 |     | ns   |
| t <sub>f</sub>   | Fall time, drain output                                                       |                                                                             |     | 80  |     | ns   |
| ta               | Reverse-recovery-current rise time                                            | $I_F = 100 \text{ mA}, \text{ di/dt} = 10 \text{ A/}\mu\text{s}^{(1)}$ (2), |     | 100 |     | 20   |
| t <sub>rr</sub>  | Reverse-recovery time                                                         | See Figure 10                                                               |     | 120 |     | ns   |

Submit Documentation Feedback

Copyright © 1998–2015, Texas Instruments Incorporated

<sup>(1)</sup> Technique should limit  $T_J - T_C$  to 10°C maximum. (2) These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.



### 6.7 Typical Characteristics



Figure 1. Peak Avalanche Current vs Time Duration of Avalanche



Figure 2. Supply Current vs Frequency



Technique should limit  $T_J$  –  $T_C$  to 10°C maximum.



Technique should limit T<sub>J</sub> - T<sub>C</sub> to 10°C maximum

Figure 3. Drain-to-Source On-State Resistance vs Drain Current



Figure 5. Switching Time vs Case Temperature



Figure 4. Static Drain-to-Source On-State Resistance

vs Logic Supply Voltage

Figure 6. Maximum Continuous Drain Current of Each

**Output vs Number of Outputs Conducting Simultaneously** 



## **Typical Characteristics (continued)**





#### 7 Parameter Measurement Information



- NOTES: A. The word generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_W = 300$  ns, pulsed repetition rate (PRR) = 5 kHz,  $Z_O = 50 \Omega$ .
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 8. Resistive-Load Test Circuit and Voltage Waveforms



- NOTES: A. The word generator has the following characteristics:  $t_{\Gamma} \le 10$  ns,  $t_{W} = 300$  ns, pulsed repetition rate (PRR) = 5 kHz,  $Z_{Q} = 50 \ \Omega$ .
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 9. Test Circuit, Switching Times, and Voltage Waveforms



#### **Parameter Measurement Information (continued)**



- NOTES: A. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point.
  - B. The V<sub>GG</sub> amplitude and R<sub>G</sub> are adjusted for di/dt = 10 A/ $\mu$ s. A V<sub>GG</sub> double-pulse train is used to set I<sub>F</sub> = 0.1 A, where t<sub>1</sub> = 10  $\mu$ s, t<sub>2</sub> = 7  $\mu$ s, and t<sub>3</sub> = 3  $\mu$ s.

Figure 10. Reverse-Recovery-Current Test Circuit and Waveforms of Source-to-Drain Diode



NOTES: A. The word generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_O = 50$   $\Omega$ .

B. Input pulse duration,  $t_W$ , is increased until peak current  $I_{AS} = 200$  mA. Energy test level is defined as  $E_{AS} = I_{AS} \times V_{(BR)DSX} \times t_{av}/2 = 30$  mJ.

Figure 11. Single-Pulse Avalanche Energy Test Circuit and Waveforms

Submit Documentation Feedback



## 8 Detailed Description

#### 8.1 Overview

The TPIC6C595 is a monolithic, medium-voltage, low-current power 8-bit shift register designed to drive relatively moderate load power such as LEDs. The device contains a built-in voltage clamp on the outputs for inductive transient protection, so it can also drive relays, solenoids, and other low-current or medium-voltage loads.

#### 8.2 Functional Block Diagram



Figure 12. Logic Diagram (Positive Logic)

Submit Documentation Feedback



### 8.3 Feature Description

#### 8.3.1 Serial-In Interface

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift register clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift register clear (CLR) is high.

#### 8.3.2 Clear Register

A logical low on (CLR) clears all registers in the device. TI suggests clearing the device during power up or initialization.

#### 8.3.3 Output Control

Holding the output enable (G) high holds all data in the output buffers low, and all drain outputs are off. Holding (G) low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability. This pin can also be used for global PWM dimming.

#### 8.3.4 Cascaded Application

The serial output (SER OUT) allows for cascading of the data from the shift register to additional devices. Connect the device (SEROUT) pin to the next device (SERIN) for daisy Chain.



Figure 13. Schematic of Inputs and Outputs

#### 8.3.5 Current Limit Function

Outputs are low-side, open-drain DMOS transistors with output ratings of 33 V and 100-mA continuous sink current capability. Each output provides a 250-mA typical current limit at TC = 25°C. The current limit decreases as the junction temperature increases for additional device protection.

#### 8.4 Device Functional Modes

### 8.4.1 Operation With $V_{(VIN)} < 4.5 \text{ V (Minimum } V_{(VIN)}$ )

This device works normally during 4.5 V  $\leq$  V<sub>(VIN)</sub>  $\leq$  5.5 V, when operation voltage is lower than 4.5 V. TI can't ensure the behavior of device, including communication interface and current capability.

### 8.4.2 Operating With 5.5 V < V<sub>(VIN)</sub> < 6 V

This device works normally during this voltage range, but reliability issues may occur while the device works for a long time in this voltage range.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPIC6C595 is a serial-in parallel-out, Power+LogicE 8-bit shift register with low-side switch DMOS outputs rating of 100 mA per channel. The device is designed for use in systems that require relatively moderate load power such as LEDs. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other low current or medium-voltage loads. The following focuses on automotive cluster applications for the TPIC6C595.

#### 9.2 Typical Application

The typical application of TPIC6C595 is automotive cluster driver. In this example, two TPIC6C595 power shift registers are cascaded and used to turn on LEDs in the cluster panel. In this case, the LED must be updated after all 16 bits of data have been loaded into the serial shift registers. MCU outputs the data to the serial input (SER IN) while clocking the shift register clock (SRCK). After the 16th clock, a pulse to the register clock (RCK) transfers the data to the storage registers. If output enable (G) is low, then the LEDs are turned on corresponding to the status word with ones being on and zeros off. With this simple scheme, MCU can use the SPI interface to turn on 16 LEDs using only two ICs as illustrated in Figure 14.



Figure 14. Typical Application Schematic



#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

Table 1 shows the design parameters for this typical application.

**Table 1. Design Parameters** 

| DESIGN PARAMETERS                                               | EXAMPLE VALUE               |
|-----------------------------------------------------------------|-----------------------------|
| Vsupply                                                         | 9 V to 16 V                 |
| V(D1), V(D2), V(D3), V(D4), V(D5),<br>V(D6),V(D7), V(D8)        | 2 V                         |
| V(D9), V(D10),V(D11), V(D12),<br>V(D13), V(D14),V(D15), V(D16)  | 3.3 V                       |
| I(D1), I(D2), I(D3), I(D4), I(D5),<br>I(D6),I(D7), I(D8)        | 20 mA when Vbattery is 12 V |
| I(D9), I(D10), I(D11), I(D12),<br>I(D13), I(D14),I(D15), I(D16) | 30 mA when Vbattery is 12 V |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Step-by-Step Design Procedure

To begin the design process, one must decide on a few parameters. The designer must know the following:

- Vsupply LED supply is connected directly to the car battery, which has a voltage range from 9 V to 16 V, or fixed voltage. This application connects to the battery directly.
- V(Dx) LED forward voltage
- I(Dx) LED setting current when battery is 12 V.

#### 9.2.2.1.1 R1, R2, R3, R4, R5, R6, R7, R8

$$R1 = R2 = R3 = R4 = R5 = R6 = R7 = R8 = (Vsupply - V(Dx)) / I(Dx) = (12 V - 2 V) / 0.02 A = 500 \Omega$$
 (1)

When Vsupply is 9 V, I(D1) = I(D2) = I(D3) = I(D4) = I(D5) = I(D6) = I(D7) = I(D8) = (Vsupply - V(Dx)) / Rx = 14 mA.

When Vsupply is 16 V, I(D1) = I(D2) = I(D3) = I(D4) = I(D5) = I(D6) = I(D7) = I(D8) = (Vsupply - V(Dx)) / Rx = 28 mA

#### 9.2.2.1.2 R9, R10, R11, R12, R13, R14, R15, R16

$$R9 = R10 = R11 = R12 = R13 = R14 = R15 = R16 = (Vsupply - V(Dx)) / I(Dx) = (12 V - 3.3 V) / 0.03 A = 290 \Omega$$
 (2)

When Vsupply is 9 V, I(D9) = I(D10) = I(D11) = I(D12) = I(D13) = I(D14) = I(D15) = I(D16) = (Vsupply - V(Dx)) / Rx = 19.7 mA.

When Vsupply is 16 V, I(D9) = I(D10) = I(D11) = I(D12) = I(D13) = I(D14) = I(D15) = I(D16) = (Vsupply - V(Dx)) / Rx = 43.8 mA.

#### **NOTE**

If customer can accept the current variation when battery voltage is changing, they can connect to battery directly. If customer needs the less variation of current, they must use the voltage regulator as supply voltage of LED, or change to constant current LED driver directly.



#### 9.2.3 Application Curve



Figure 15. CH1 is SRCK, CH2 is RCK, CH3 is SERIN, CH4 is D1 current

## 10 Power Supply Recommendations

The TPIC6C595 device is designed to operate from an input voltage supply range from 4.5 V to 5.5 V. This input supply must be well regulated. TI recommends placing the ceramic bypass capacitors near the  $V_{CC}$  pin.

## 11 Layout

#### 11.1 Layout Guidelines

There is no special layout requirement for the digital signal pin; the only requirement is placing the ceramic bypass capacitors near the corresponding pin. Because the TPIC6C595 device does not have a thermal shutdown protection function, to prevent thermal damage, T<sub>J</sub> must be less than 150°C. If the total sink current is high, the power dissipation might be large. The devices are currently not available in the thermal pad package, so good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device.

Maximize the copper coverage on the PCB to increase the thermal conductivity of the board, because the major heat-flow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when the design does not include heat sinks attached to the PCB on the other side of the package.

- Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
- All thermal vias should be either plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%.



### 11.2 Layout Example



Figure 16. TPIC6C595 Recommended Layout



#### 11.3 Thermal Considerations



- A. Device (D package) mounted on FR4 printed-circuit board with no heat sink
- B.  $Z_{\theta A(t)} = r(t) R_{\theta JA}$
- C.  $t_w = pulse duration$
- D.  $t_c$  = cycle time
- E.  $d = duty cycle = t_w / t_c$

Figure 17. D Package, Normalized Junction-to-Ambient Thermal Resistance vs Pulse Duration



### 12 Device and Documentation Support

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





15-Sep-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TPIC6C595D       | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TPIC6C595            | Samples |
| TPIC6C595DG4     | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 6C595                | Samples |
| TPIC6C595DR      | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | TPIC6C595            | Samples |
| TPIC6C595DRG4    | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 6C595                | Samples |
| TPIC6C595N       | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | TPIC6C595            | Samples |
| TPIC6C595PW      | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 6C595PW              | Samples |
| TPIC6C595PWG4    | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 6C595PW              | Samples |
| TPIC6C595PWR     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 6C595PW              | Samples |
| TPIC6C595PWRG4   | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 6C595PW              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

15-Sep-2014

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Oct-2018

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPIC6C595DR    | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPIC6C595DRG4  | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPIC6C595PWR   | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPIC6C595PWRG4 | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 27-Oct-2018



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPIC6C595DR    | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TPIC6C595DRG4  | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TPIC6C595PWR   | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| TPIC6C595PWRG4 | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated