











SBVS148D -OCTOBER 2010-REVISED JANUARY 2015

**TLV704** 

# TLV704 24-V Input Voltage, 150-mA, Ultralow IQ Low-Dropout Regulators

#### **Features**

- Wide Input Voltage Range: 2.5 V to 24 V
- Low 3.2-µA Quiescent Current
- Ground Pin Current: 3.4 µA at 100-mA IOUT
- Stable With a Low-ESR, 1-µF Typical Output
- **Operating Junction Temperature:** -40°C to 125°C
- Available in SOT23-5 Package
  - See Package Option Addendum at end of this document for complete list of available voltage options

# 2 Applications

- **Ultralow Power Microcontrollers**
- E-Meters
- Fire Alarms and Smoke Detector Systems
- Handset Peripherals
- Industrial and Automotive Applications
- Remote Controllers
- Zigbee® Networks
- Portable, Battery-Powered Equipment

# 3 Description

The TLV704 series of low-dropout (LDO) regulators are ultralow quiescent current devices designed for extremely power-sensitive applications. Quiescent current is virtually constant over the complete load current and ambient temperature range. These devices are an ideal power-management attachment to low-power microcontrollers, such as the MSP430.

The TLV704 operates over a wide operating input voltage of 2.5 V to 24 V. Thus, the device is an excellent choice for both battery-powered systems as well as industrial applications that undergo large line transients.

The TLV704 is available in a 3-mm x 3-mm SOT23-5 package, which is ideal for cost-effective board manufacturing.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (nom)   |  |
|-------------|------------|-------------------|--|
| TLV704      | SOT-23 (5) | 2.90 mm x 1.60 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application**





# **Table of Contents**

| 1 | Features 1                           | 8  | Application and Implementation                   | 12 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.1 Application Information                      | 12 |
| 3 | Description 1                        |    | 8.2 Typical Application                          | 12 |
| 4 | Revision History2                    | 9  | Power Supply Recommendations                     | 13 |
| 5 | Pin Configuration and Functions 4    | 10 | Layout                                           | 13 |
| 6 | Specifications 5                     |    | 10.1 Layout Guidelines                           | 13 |
| • | 6.1 Absolute Maximum Ratings5        |    | 10.2 Layout Example                              | 13 |
|   | 6.2 ESD Ratings                      |    | 10.3 Power Dissipation and Junction Temperature  | 14 |
|   | 6.3 Recommended Operating Conditions |    | 10.4 Estimating Junction Temperature             | 14 |
|   | 6.4 Thermal Information              |    | 10.5 Package Mounting                            | 14 |
|   | 6.5 Electrical Characteristics       | 11 | Device and Documentation Support                 | 15 |
|   | 6.6 Typical Characteristics          |    | 11.1 Device Support                              | 15 |
| 7 | Detailed Description 10              |    | 11.2 Documentation Support                       | 15 |
| - | 7.1 Overview                         |    | 11.3 Trademarks                                  | 15 |
|   | 7.2 Functional Block Diagram         |    | 11.4 Electrostatic Discharge Caution             | 15 |
|   | 7.3 Feature Description              |    | 11.5 Glossary                                    | 15 |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable Information | 15 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (August, 2011) to Revision | n D |
|----------------------------------------------------|-----|
|----------------------------------------------------|-----|

**Page** 

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Changed fourth bullet in Features list                                                                                                                                                                                                                                              |
| • | Changed Applications list                                                                                                                                                                                                                                                           |
| • | Changed front-page figure; removed pinout                                                                                                                                                                                                                                           |
| • | Changed <i>Pin Configuration and Functions</i> section; updated table format, renamed pin package to meet new standards                                                                                                                                                             |
| • | Changed "free-air" to "junction" temperature in condition statement for Absolute Maximum Ratings                                                                                                                                                                                    |
| • | Changed "free-air" to "junction" temperature in condition statement for Recommended Operating Conditions                                                                                                                                                                            |
| • | Deleted Power Dissipation Rating table                                                                                                                                                                                                                                              |
| • | Changed "T <sub>A</sub> " to "T <sub>J</sub> " in condition statement for <i>Electrical Characteristics</i>                                                                                                                                                                         |
| • | Changed parametric symbol for line regulation                                                                                                                                                                                                                                       |
| • | Changed parametric symbol for load regulation                                                                                                                                                                                                                                       |

#### Changes from Revision B (November, 2010) to Revision C

Page

| • | Revised document to reflect PK package option removal                | 1  |
|---|----------------------------------------------------------------------|----|
| • | Removed SOT89 (PK) package from front-page figure                    | 1  |
| • | Deleted PK package information from Pin Functions table              | 4  |
| • | Revised Thermal Information table and Power Dissipation Rating table | 5  |
| • | Added load regulation specifications for V <sub>OUT</sub> ≥ 3.3 V    | 6  |
| • | Removed Figure 15 and Figure 16                                      | 14 |

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



| CI | Changes from Revision A (October, 2010) to Revision B                      |              |  |
|----|----------------------------------------------------------------------------|--------------|--|
| •  | Updated document to reflect availability of PK package option              | 1            |  |
| •  | Corrected typo in front-page figure                                        | 1            |  |
| •  | Changed Pin Functions table to correct pin numbering for PK package option | 4            |  |
| •  | Revised Typical Characteristics section; added and removed graphs          | <del>7</del> |  |
| •  | Updated format of Application Information section                          | 10           |  |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN    |      | I/O | DESCRIPTION                                                                                                  |  |  |  |
|--------|------|-----|--------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME   | NO.  | 1/0 | DESCRIPTION                                                                                                  |  |  |  |
| GND    | 1    | _   | Ground                                                                                                       |  |  |  |
| IN 2 I |      | I   | Unregulated input voltage.                                                                                   |  |  |  |
| OUT    | 3    | 0   | gulated output voltage. Any capacitor greater than 1 µF between this pin and ground is needed for stability. |  |  |  |
| NC     | 4, 5 | _   | Not internally connected. This pin can be left open or tied to ground for improved thermal performance.      |  |  |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

Over operating junction temperature range, unless otherwise noted<sup>(1)</sup>.

| 1 0,                   | 1 3 /                              |           |                    |      |
|------------------------|------------------------------------|-----------|--------------------|------|
|                        |                                    | MIN       | MAX                | UNIT |
| Voltage <sup>(2)</sup> | IN                                 | -0.3      | 24                 | V    |
| Current source         | OUT                                | Internall | Internally limited |      |
| Temperature            | Operating junction, T <sub>J</sub> | -40       | 150                | °C   |
|                        | Storage range, T <sub>stg</sub>    | -65       | 150                | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

(2) All voltages are with respect to network ground terminal.

# 6.2 ESD Ratings

|                 |                              |                                                                               | VALUE | UNIT |
|-----------------|------------------------------|-------------------------------------------------------------------------------|-------|------|
|                 |                              | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(E</sub> | (SD) Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  |                                | MIN | NOM MAX | UNIT |
|------------------|--------------------------------|-----|---------|------|
| V <sub>IN</sub>  | Input voltage                  | 2.5 | 24      | V    |
| I <sub>OUT</sub> | Output current                 | 0   | 150     | mA   |
| $T_{J}$          | Operating junction temperature | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                      |                                              | TLV704 |      |
|----------------------|----------------------------------------------|--------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV    | UNIT |
|                      |                                              | 5 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 213.1  |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 110.9  |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 97.4   | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 22.0   |      |
| ΨЈВ                  | Junction-to-board characterization parameter | 78.4   |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TLV704

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

All values are at  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(nom)}$  + 1 V,  $I_{OUT}$  = 1 mA, and  $C_{OUT}$  = 1  $\mu F$ , unless otherwise noted.

|                           | PARAMETER                      | TES                        | T CONDITIONS                          | MIN | TYP | MAX  | UNIT |
|---------------------------|--------------------------------|----------------------------|---------------------------------------|-----|-----|------|------|
| V <sub>IN</sub>           | Input voltage range            |                            |                                       |     |     | 24   | V    |
|                           | Output voltage range           |                            |                                       | 1.2 |     | 5    | V    |
| V <sub>OUT</sub>          | DC output accuracy             |                            |                                       | -2% |     | 2%   |      |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                | V <sub>(nom)</sub> + 1 V < | V <sub>IN</sub> < 24 V                |     | 20  | 50   | mV   |
|                           |                                |                            | 0 mA < I <sub>OUT</sub> < 10 mA       |     | 10  |      |      |
|                           |                                | V <sub>OUT</sub> ≤ 3.3 V   | 0 mA < I <sub>OUT</sub> < 50 mA       |     | 25  |      | mV   |
| A\/                       | Load regulation                |                            | 0 mA < I <sub>OUT</sub> < 100 mA      |     | 33  | 50   |      |
| $\Delta V_{O(\Delta IO)}$ |                                |                            | 0 mA < I <sub>OUT</sub> < 10 mA       |     | 7   |      |      |
|                           |                                | V <sub>OUT</sub> ≥ 3.3 V   | 0 mA < I <sub>OUT</sub> < 50 mA       |     | 35  |      |      |
|                           |                                |                            | 0 mA < I <sub>OUT</sub> < 100 mA      |     | 50  | 75   |      |
|                           | Dropout voltage <sup>(1)</sup> | I <sub>OUT</sub> = 10 mA   |                                       |     | 75  |      |      |
| $V_{DO}$                  |                                | I <sub>OUT</sub> = 50 mA   | I <sub>OUT</sub> = 50 mA              |     | 400 |      | mV   |
|                           |                                | I <sub>OUT</sub> = 100 mA  | I <sub>OUT</sub> = 100 mA             |     | 850 | 1100 |      |
| I <sub>CL</sub>           | Output current limit           | V <sub>OUT</sub> = 0 V     |                                       | 160 |     | 1000 | mA   |
|                           | 0 1:                           | I <sub>OUT</sub> = 0 mA    | I <sub>OUT</sub> = 0 mA               |     | 3.2 | 4.5  | μΑ   |
| I <sub>GND</sub>          | Ground pin current             | I <sub>OUT</sub> = 100 mA  | I <sub>OUT</sub> = 100 mA             |     | 3.4 | 5.5  |      |
| PSRR                      | Power-supply rejection ratio   | f = 100 kHz, C             | f = 100 kHz, C <sub>OUT</sub> = 10 μF |     | 60  |      | dB   |
| TJ                        | Operating junction temperature |                            |                                       | -40 |     | 125  | °C   |

<sup>(1)</sup>  $V_{IN} = V_{OUT(nom)} - 0.1 V.$ 



#### 6.6 Typical Characteristics



Copyright © 2010–2015, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**





Figure 7. Ground Pin Current vs Input Voltage







Figure 9. Current Limit vs Junction Temperature

Figure 10. Output Spectral Noise Density vs Frequency





Figure 11. Power-Supply Ripple Rejection vs Frequency

Figure 12. Power Up/Power Down



# **Typical Characteristics (continued)**





# 7 Detailed Description

#### 7.1 Overview

The TLV704 series belong to a family of ultralow  $I_Q$  LDO regulators.  $I_Q$  remains fairly constant over the complete output load current and temperature range. The devices are ensured to operate over a temperature range of  $-40^{\circ}$ C to 125°C.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Regulator Protection

The TLV704 series of LDO regulators use a PMOS-pass transistor that has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting is appropriate.

The TLV704 features internal current limiting. During normal operation, the TLV704 limits output current to approximately 250 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. Do not exceed the rated maximum operating junction temperature of 125°C. Continuously running the device under conditions where the junction temperature exceeds 125°C degrades device reliability.

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation (P<sub>D</sub>) is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 2.



#### 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is greater than the nominal output voltage added to the dropout voltage.
- The output current is less than the current limit.

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this condition, the output voltage is the same the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout may result in large output voltage deviations.

Table 1 lists the conditions that lead to the different modes of operation.

**Table 1. Device Functional Mode Comparison** 

| OPERATING MODE | PARAMETER                         |                                    |  |  |  |  |  |
|----------------|-----------------------------------|------------------------------------|--|--|--|--|--|
| OPERATING MODE | V <sub>IN</sub>                   | I <sub>OUT</sub>                   |  |  |  |  |  |
| Normal mode    | $V_{IN} > V_{OUT (nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> |  |  |  |  |  |
| Dropout mode   | $V_{IN} < V_{OUT (nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> |  |  |  |  |  |

Product Folder Links: TLV704



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TLV704 family of LDOs are designed for power-sensitive applications and feature low quiescent current. These devices pair well with low-power microcontrollers, such as the MSP430.

# 8.2 Typical Application



Figure 15. Typical Application

#### 8.2.1 Design Requirements

Select the desired device based on the output voltage.

Provide an input supply with adequate headroom to account for dropout and output current to account for the GND terminal current, and power the load.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input and Output Capacitor Requirements

The TLV704 requires a 1-µF or larger capacitor connected between OUT and GND for stability. Ceramic or tantalum capacitors can be used. Larger value capacitors result in better transient and noise performance.

Although an input capacitor is not required for stability, when a 0.1-µF or larger capacitor is placed between IN and GND, it counteracts reactive input sources and improves transient and noise performance. Higher value capacitors are necessary if large, fast rise time load transients are anticipated.

Product Folder Links: TLV704



# **Typical Application (continued)**

#### 8.2.3 Application Curves



# 9 Power Supply Recommendations

Connect a low output impedance power supply directly to the IN pin of the TLV704. Inductive impedances between the input supply and the IN pin can create significant voltage excursions at the IN pin during start-up or load transient events. If inductive impedances are unavoidable, use an input capacitor.

#### 10 Layout

#### 10.1 Layout Guidelines

Input and output capacitors should be placed as close to the device pins as possible. To avoid interference of noise and ripple on the board, TI recommends designing the board with separate ground planes for V<sub>IN</sub> and V<sub>OLIT</sub>, with the ground plane connected only at the device GND pin. In addition, the ground connection for the output capacitor should be connected directly to the device GND pin.

#### 10.2 Layout Example



Figure 18. Layout Example for the DBV Package

Copyright © 2010-2015, Texas Instruments Incorporated



# 10.3 Power Dissipation and Junction Temperature

To ensure reliable operation, worst-case junction temperature should not exceed 125°C. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_{D}$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum power dissipation limit is determined using Equation 1:

$$P_{D(max)} = \frac{T_{Jmax} - T_{A}}{R_{\theta JA}}$$
(1)

where:

 $T_{Jmax}$  is the maximum allowable junction temperature.

 $R_{\theta JA}$  is the thermal resistance junction-to-ambient for the package (see the *Thermal Information* table).

 $T_A$  is the ambient temperature.

The regulator dissipation is calculated using Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(2)

Power dissipation resulting from quiescent current is negligible.

# 10.4 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the LDO while in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are given in the *Thermal Information* table and are used in accordance with Equation 3.

$$\Psi_{JT}$$
:  $T_J = T_T + \Psi_{JT} \times P_D$   
 $\Psi_{JB}$ :  $T_J = T_B + \Psi_{JB} \times P_D$ 

where:

- P<sub>D</sub> is the power dissipated as explained in *Thermal Information*
- T<sub>T</sub> is the temperature at the center-top of the device package
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge.

#### 10.5 Package Mounting

Solder pad footprint recommendations for the TLV704 are available from the TI's website at www.ti.com through the TLV704 series product folders. The recommended land pattern for the DBV package is appended to this data sheet.



# 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV704. The TLV70433DBVEVM-712 evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 11.1.2 Device Nomenclature

Table 2. Available Options(1)

| PRODUCT              | V <sub>OUT</sub>                                                                                      |  |  |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
| TLV704 <b>xxyyyz</b> | xx is nominal output voltage (for example 33 = 3.3 V) yyy is Package Designator z is Package Quantity |  |  |  |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

TLV70433DBVEVM-712, TLV70433PKEVM-712 Evaluation Modules, SBVU017

#### 11.3 Trademarks

Zigbee is a registered trademark of ZigBee Alliance. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TLV704





28-Jul-2016

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLV70430DBVR     | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | QUQ                  | Samples |
| TLV70430DBVT     | ACTIVE     | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | QUQ                  | Samples |
| TLV70433DBVR     | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | PAO                  | Samples |
| TLV70433DBVT     | ACTIVE     | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | PAO                  | Samples |
| TLV704345DBVR    | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 13T                  | Samples |
| TLV704345DBVT    | ACTIVE     | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 13T                  | Samples |
| TLV70436DBVR     | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | PAW                  | Samples |
| TLV70436DBVT     | ACTIVE     | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | PAW                  | Samples |
| TLV70450DBVR     | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | PAX                  | Samples |
| TLV70450DBVT     | ACTIVE     | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | PAX                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

28-Jul-2016

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 30-Nov-2016

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal | _               |                    | _ |      | 1                        |                          | 1          |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV70430DBVR               | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70430DBVT               | SOT-23          | DBV                | 5 | 250  | 178.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70433DBVR               | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70433DBVT               | SOT-23          | DBV                | 5 | 250  | 178.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV704345DBVR              | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV704345DBVT              | SOT-23          | DBV                | 5 | 250  | 178.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70436DBVR               | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70436DBVT               | SOT-23          | DBV                | 5 | 250  | 178.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70450DBVR               | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70450DBVT               | SOT-23          | DBV                | 5 | 250  | 178.0                    | 8.4                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 30-Nov-2016



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV70430DBVR  | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV70430DBVT  | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV70433DBVR  | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV70433DBVT  | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV704345DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV704345DBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV70436DBVR  | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV70436DBVT  | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV70450DBVR  | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV70450DBVT  | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.