

www.ti.com



# Triple Wideband, Current-Feedback OPERATIONAL AMPLIFIER With Disable

## **FEATURES**

- FLEXIBLE SUPPLY RANGE: +5V to +12V Single-Supply ±2.5V to ±6V Dual Supply
- UNITY-GAIN STABLE: 280MHz (G = 1)
- HIGH OUTPUT CURRENT: 190mA
- OUTPUT VOLTAGE SWING: ±4.0V
- HIGH SLEW RATE: 2100V/µs
- LOW SUPPLY CURRENT: 5.1mA/ch
- LOW DISABLED CURRENT: 150µA/ch
- IMPROVED HIGH-FREQUENCY PINOUT
- WIDEBAND +5V OPERATION: 190MHz (G = +2)

## **APPLICATIONS**

- RGB AMPLIFIERS
- WIDEBAND INA
- BROADBAND VIDEO BUFFERS
- HIGH-SPEED IMAGING CHANNELS
- PORTABLE INSTRUMENTS
- ADC BUFFERS
- ACTIVE FILTERS
- CABLE DRIVERS



## DESCRIPTION

The OPA3691 sets a new level of performance for broadband, triple current-feedback op amps. Operating on a very low 5.1mA/ch supply current, the OPA3691 offers a slew rate and output power normally associated with a much higher supply current. A new output stage architecture delivers a high output current with minimal voltage headroom and crossover distortion. This gives exceptional singlesupply operation. Using a single +5V supply, the OPA3691 can deliver a 1V to 4V output swing with over 120mA drive current and 150MHz bandwidth. This combination of features makes the OPA3691 an ideal RGB line driver or single-supply Analog-to-Digital Converter (ADC) input driver.

The OPA3691's low 5.1mA/ch supply current is precisely trimmed at 25°C. This trim, along with low drift over temperature, ensures lower maximum supply current than competing products. System power may be further reduced by using the optional disable control pin. Leaving this disable pin open, or holding it HIGH, gives normal operation. If pulled LOW, the OPA3691 supply current drops to less than  $150\mu$ A/ch while the output goes into a high impedance state. This feature may be used for power savings.

#### **OPA3691 RELATED PRODUCTS**

|                                                    | SINGLES                    | DUALS              | TRIPLES                       |
|----------------------------------------------------|----------------------------|--------------------|-------------------------------|
| Voltage-Feedback<br>Current-Feedback<br>Fixed Gain | OPA690<br>OPA691<br>OPA692 | OPA2690<br>OPA2691 | OPA3690<br>OPA3681<br>OPA3692 |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Power Supply                              |                         |
|-------------------------------------------|-------------------------|
| Internal Power Dissipation <sup>(2)</sup> | See Thermal Information |
| Differential Input Voltage                | ±1.2V                   |
| Input Voltage Range                       | ±V <sub>S</sub>         |
| Storage Temperature Range: ID, IDBQ       | –65°C to +125°C         |
| Lead Temperature (soldering, 10s)         |                         |
| Junction Temperature (T <sub>J</sub> )    | +175°C                  |
| ESD Resistance: HBM                       | 2000V                   |
| CDM                                       | 1500V                   |
| MM                                        |                         |
|                                           |                         |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Packages must be derated based on specified  $\theta_{JA}$ . Maximum T<sub>1</sub> must be observed.

#### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT | PACKAGE-LEAD          | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|---------|-----------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| OPA3691 | SSOP-16 Surface-Mount | DBQ                   | -40°C to +85°C                    | OPA3691            | OPA3691IDBQT       | Tape and Reel, 250           |
| "       | "                     | "                     | "                                 | "                  | OPA3691IDBQR       | Tape and Reel, 2500          |
| OPA3691 | SO-16 Surface-Mount   | D                     | -40°C to +85°C                    | OPA3691            | OPA3691ID          | Rails, 48                    |
| "       | "                     | "                     | "                                 | "                  | OPA3691IDR         | Tape and Reel, 2500          |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

### PIN CONFIGURATION





# ELECTRICAL CHARACTERISTICS: $V_s = \pm 5V$

Boldface limits are tested at +25°C.

 $R_F = 402\Omega$ ,  $R_L = 100\Omega$ , and G = +2, (see Figure 1 for AC performance only), unless otherwise noted.

|                                                                                                                                                                                                                                                                                                              |                                                                                                                                          | OPA3691ID, IDBQ                              |                                         |                                                                                                   |                                                                                               |                                                                                                |                                               |                                 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------|--|
|                                                                                                                                                                                                                                                                                                              |                                                                                                                                          | TYP                                          | м                                       | IN/MAX O                                                                                          | /ER TEMPE                                                                                     | RATURE                                                                                         |                                               | 1                               |  |
| PARAMETER                                                                                                                                                                                                                                                                                                    | CONDITIONS                                                                                                                               | +25°C                                        | +25°C <sup>(1)</sup>                    | 0°C to<br>70°C <sup>(2)</sup>                                                                     | -40°C to<br>+85°C <sup>(2)</sup>                                                              | UNITS                                                                                          | MIN/<br>MAX                                   | TEST<br>LEVEL <sup>(3</sup>     |  |
| AC PERFORMANCE (see Figure 1) Small-Signal Bandwidth ( $V_0 = 0.5V_{PP}$ )                                                                                                                                                                                                                                   | $G = +1, R_F = 453Ω$<br>$G = +2, R_F = 402Ω$<br>$G = +5, R_F = 261Ω$<br>$G = +10, R_F = 180Ω$                                            | 280<br>225<br>210<br>200                     | 200                                     | 190                                                                                               | 180                                                                                           | MHz<br>MHz<br>MHz<br>MHz                                                                       | typ<br>min<br>typ<br>typ                      | С<br>В<br>С<br>С                |  |
| Bandwidth for 0.1dB Gain Flatness<br>Peaking at a Gain of +1<br>Large-Signal Bandwidth<br>Slew Rate                                                                                                                                                                                                          | $G = +10, K_{P} = 1032$ $G = +2, V_{O} = 0.5V_{PP}$ $R_{F} = 453, V_{O} = 0.5V_{PP}$ $G = +2, V_{O} = 5V_{PP}$ $G = +2, 4V \text{ Step}$ | 90<br>0.2<br>200<br>2100                     | 40<br>1<br>1400                         | 35<br>1.5<br>1375                                                                                 | 20<br>2<br>1350                                                                               | MHZ<br>dB<br>MHz<br>V/μs                                                                       | typ<br>min<br>max<br>typ<br>min               | B<br>B<br>C<br>B                |  |
| AC PERFORMANCE (Cont.)<br>Rise-and-Fall Time<br>Settling Time to 0.02%<br>0.1%<br>Harmonic Distortion<br>2nd-Harmonic<br>3rd-Harmonic<br>Input Voltage Noise<br>Noninverting Input Current Noise<br>Inverting Input Current Noise<br>Differential Gain<br>Differential Phase<br>Crosstalk                    | 1.6<br>1.9<br>12<br>8<br>-70<br>-79<br>-74<br>-93<br>1.7<br>12<br>15<br>0.07<br>0.17<br>0.02<br>0.07<br>-80                              | 63<br>70<br>72<br>87<br>2.5<br>14<br>17      | 60<br>67<br>70<br>82<br>2.9<br>15<br>18 | -58<br>-65<br>-68<br>-78<br>3.1<br>15<br>19                                                       | ns<br>ns<br>ns<br>dBc<br>dBc<br>dBc<br>dBc<br>dBc<br>pA/\Hz<br>pA/\Hz<br>%<br>%<br>deg<br>dBc | typ<br>typ<br>typ<br>typ<br>max<br>max<br>max<br>max<br>max<br>max<br>typ<br>typ<br>typ<br>typ | СССС ВВВВВВСССССС                             |                                 |  |
| DC PERFORMANCE <sup>(4)</sup><br>Open-Loop Transimpedance Gain (Z <sub>OL</sub> )<br>Input Offset Voltage<br>Average Offset Voltage Drift<br>Noninverting Input Bias Current<br>Average Noninverting Input Bias Current<br>Inverting Input Bias Current<br>Average Inverting Input Bias Current Dri<br>INPUT | $V_{CM} = 0V$                                                                                                                            | 225<br>±0.8<br>+15<br>±5                     | 125<br>±3<br>+35<br>±25                 | $ \begin{array}{r} 110 \\ \pm 3.7 \\ \pm 12 \\ + 43 \\ - 300 \\ \pm 30 \\ \pm 90 \\ \end{array} $ | $100 \\ \pm 4.3 \\ \pm 20 \\ +45 \\ -300 \\ \pm 40 \\ \pm 200$                                | kΩ<br>mV<br>μV/°C<br>μA<br>nA/°C<br>μA<br>nA°/C                                                | min<br>max<br>max<br>max<br>max<br>max<br>max | A<br>A<br>B<br>A<br>B<br>A<br>B |  |
| Common-Mode Input Range <sup>(5)</sup><br>Common-Mode Rejection (CMRR)<br>Noninverting Input Impedance<br>Inverting Input Resistance (R <sub>1</sub> )                                                                                                                                                       | V <sub>CM</sub> = 0V<br>Open Loop                                                                                                        | ±3.5<br>56<br>100    2<br>37                 | ±3.4<br>52                              | ±3.3<br>51                                                                                        | ±3.2<br>50                                                                                    | V<br>dB<br>kΩ    pF<br>Ω                                                                       | min<br>min<br>typ<br>typ                      | A<br>A<br>C<br>C                |  |
| OUTPUT<br>Voltage Output Swing<br>Current Output, Sourcing<br>Current Output, Sinking<br>Short-Circuit Current<br>Closed-Loop Output Impedance                                                                                                                                                               | No Load<br>$R_L = 100\Omega$<br>$V_O = 0$<br>$V_O = 0$<br>$V_O = 0$<br>G = +2, f = 100 kHz                                               | ±4.0<br>±3.9<br>+190<br>-190<br>±250<br>0.03 | ±3.8<br>±3.7<br>+160<br>−160            | ±3.7<br>±3.6<br>+140<br>–140                                                                      | ±3.6<br>±3.3<br>+100<br>-100                                                                  | V<br>V<br>mA<br>mA<br>Ω                                                                        | min<br>min<br>min<br>typ<br>typ               | A<br>A<br>A<br>C<br>C           |  |

NOTES: (1) Junction temperature = ambient for +25 $^{\circ}$ C specifications.

(2) Junction temperature = ambient at low temperature limit: Junction temperature = ambient +15°C at high temperature limit for over temperature specifications.

(3) Test Levels: (A) 100% tested at +25°C. Over-temperature limits by characterization and simulation. (B)Limits set by characterization and simulation. (c) Typical value only for information. (d) Current is considered positive out-of-node.  $V_{CM}$  is the input common-mode voltage.

(5) Tested < 3dB below minimum specified CMRR at ± CMIR limits.





# ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

Boldface limits are tested at +25°C.

 $R_F$  = 402 $\Omega,~R_L$  = 100 $\Omega,~and~G$  = +2, (see Figure 1 for AC performance only), unless otherwise noted.

|                                              |                                                |            |                          | OPA3691I                      | D, IDBQ                          |       |             |                              |
|----------------------------------------------|------------------------------------------------|------------|--------------------------|-------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                              |                                                | TYP        | MIN/MAX OVER TEMPERATURE |                               |                                  |       |             |                              |
| PARAMETER                                    | CONDITIONS                                     | +25°C      | +25°C <sup>(1)</sup>     | 0°C to<br>70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(3)</sup> |
| DISABLE (Disabled LOW)                       |                                                |            |                          |                               |                                  |       |             |                              |
| Power-Down Supply Current (+V <sub>S</sub> ) | $V_{\overline{DIS}} = 0$ , All Channels        | -450       | -900                     | -1050                         | -1200                            | μA    | max         | A                            |
| Disable Time                                 | $V_{IN} = 1V_{DC}$                             | 400        |                          |                               |                                  | ns    | typ         | С                            |
| Enable Time                                  | $V_{IN} = 1 V_{DC}$                            | 25         |                          |                               |                                  | ns    | typ         | С                            |
| Off Isolation                                | G = +2, 5MHz                                   | 70         |                          |                               |                                  | dB    | typ         | С                            |
| Output Capacitance in Disable                |                                                | 4          |                          |                               |                                  | pF    | typ         | С                            |
| Turn-On Glitch                               | $G = +2, R_L = 150\Omega, V_{IN} = 0$          | ±50        |                          |                               |                                  | mV    | typ         | С                            |
| Turn-Off Glitch                              | $G = +2, R_L = 150\Omega, V_{IN} = 0$          | ±20        |                          |                               |                                  | mV    | typ         | С                            |
| Enable Voltage                               |                                                | 3.3        | 3.5                      | 3.6                           | 3.7                              | V     | min         | A                            |
| Disable Voltage                              |                                                | 1.8        | 1.7                      | 1.6                           | 1.5                              | V     | max         | A                            |
| Control Pin Input Bias Current (DIS)         | $V_{\overline{\text{DIS}}} = 0$ , Each Channel | 75         | 130                      | 150                           | 160                              | μΑ    | max         | A                            |
| POWER SUPPLY                                 |                                                |            |                          |                               |                                  |       |             |                              |
| Specified Operating Voltage                  |                                                | ±5         |                          |                               |                                  | V     | typ         | С                            |
| Maximum Operating Voltage Range              |                                                |            | ±6                       | ±6                            | ±6                               | V     | max         | A                            |
| Minimum Operating Voltage Range              |                                                | ±2         |                          |                               |                                  | V     | min         | С                            |
| Max Quiescent Current (3 Channels)           | $V_S = \pm 5V$                                 | 15.3       | 15.9                     | 16.5                          | 17.1                             | mA    | max         | A                            |
| Min Quiescent Current (3 Channels)           | $V_S = \pm 5V$                                 | 15.3       | 14.7                     | 14.1                          | 13.5                             | mA    | min         | A                            |
| Power-Supply Rejection Ratio (–PSRR)         | Input Referred                                 | 58         | 52                       | 50                            | 49                               | dB    | min         | A                            |
| TEMPERATURE RANGE                            |                                                |            |                          |                               |                                  |       |             |                              |
| Specification: D, DBQ                        |                                                | -40 to +85 |                          |                               |                                  | °C    | typ         | С                            |
| Thermal Resistance, $\theta_{JA}$            |                                                |            |                          |                               |                                  |       |             |                              |
| DBQ SSOP-16                                  |                                                | 100        |                          |                               |                                  | °C/W  | typ         | С                            |
| D SO-16                                      |                                                | 100        |                          |                               |                                  | °C/W  | typ         | С                            |





# ELECTRICAL CHARACTERISTICS: $V_s = +5V$

Boldface limits are tested at +25°C.

 $R_F$  = 453 $\Omega$ ,  $R_L$  = 100 $\Omega$  to V<sub>S</sub>/2, and G = +2, (see Figure 2 for AC performance only), unless otherwise noted.

|                                                  |                                                        |            |                      | OPA3691II                     | D, IDBQ                          |          |             |          |
|--------------------------------------------------|--------------------------------------------------------|------------|----------------------|-------------------------------|----------------------------------|----------|-------------|----------|
|                                                  |                                                        | ТҮР        | м                    | IN/MAX O                      | /ER TEMPE                        | RATURE   |             | 1        |
| PARAMETER                                        | CONDITIONS                                             | +25°C      | +25°C <sup>(1)</sup> | 0°C to<br>70°C <sup>(2)</sup> | -40°C to<br>+85°C <sup>(2)</sup> | UNITS    | MIN/<br>MAX | TES      |
| AC PERFORMANCE (see Figure 2)                    |                                                        |            |                      |                               |                                  |          |             |          |
| Small-Signal Bandwidth ( $V_0 = 0.5V_{PP}$ )     | G = +1, R <sub>F</sub> = 499Ω                          | 210        |                      |                               |                                  | MHz      | typ         | c        |
| (··· (··· (··· ·················                 | $G = +2, R_F = 453\Omega$                              | 190        | 168                  | 160                           | 140                              | MHz      | min         | B        |
|                                                  | $G = +5, R_F = 340\Omega$                              | 180        | 100                  | 100                           |                                  | MHz      | typ         |          |
|                                                  | $G = +10, R_F = 180\Omega$                             | 155        |                      |                               |                                  | MHz      | typ         |          |
| Bandwidth for 0.1dB Gain Flatness                | $G = +2, V_O < 0.5V_{PP}$                              | 90         | 40                   | 30                            | 25                               | MHz      | min         | Ē        |
| Peaking at a Gain of +1                          | $R_{\rm F} = 649\Omega, V_{\rm O} < 0.5V_{\rm PP}$     | 0.2        | 1                    | 2.5                           | 3.0                              | dB       | max         |          |
| Large-Signal Bandwidth                           | $G = +2, V_0 = 2V_{PP}$                                | 210        |                      | 2.0                           | 0.0                              | MHz      | typ         |          |
| Slew Rate                                        | G = +2.2V Step                                         | 850        | 600                  | 575                           | 530                              | V/µs     | min         | È        |
| Rise-and-Fall Time                               | $G = +2, V_0 = 0.5V$ Step                              | 2.0        | 000                  | 010                           |                                  | ns       | typ         |          |
|                                                  | $G = +2, V_0 = 2V$ Step                                | 2.3        |                      |                               |                                  | ns       | typ         |          |
| Settling Time to 0.02%                           | $G = +2, V_0 = 2V$ Step                                | 14         |                      |                               |                                  | ns       | typ         |          |
| 0.1%                                             | $G = +2$ , $V_0 = 2V$ Step                             | 10         |                      |                               |                                  | ns       | typ         |          |
|                                                  | -                                                      | 10         |                      |                               |                                  | 115      | ιγp         | Ì        |
| Harmonic Distortion                              | $G = +2, f = 5MHz, V_0 = 2V_{PP}$                      |            | 50                   |                               | 50                               | 15       |             |          |
| 2nd-Harmonic                                     | $R_L = 100\Omega$ to $V_S/2$                           | -66        | -58                  | -57                           | -56                              | dBc      | max         | E        |
|                                                  | $R_L \ge 500\Omega$ to $V_S/2$                         | -73        | -65                  | -63                           | -62                              | dBc      | max         | E        |
| 3rd-Harmonic                                     | $R_L = 100\Omega$ to $V_S/2$                           | -71        | -68                  | -67                           | -65                              | dBc      | max         | E        |
|                                                  | $R_L \ge 500\Omega$ to $V_S/2$                         | -77        | -72                  | -70                           | -69                              | dBc      | max         | E        |
| Input Voltage Noise                              | f > 1MHz                                               | 1.7        | 2.5                  | 2.9                           | 3.1                              | nV/√Hz   | max         | E        |
| Noninverting Input Current Noise                 | f > 1MHz                                               | 12         | 14                   | 15                            | 15                               | pA/√Hz   | max         | E        |
| Inverting Input Current Noise                    | f > 1MHz                                               | 15         | 17                   | 18                            | 19                               | pA/√Hz   | max         | E        |
| DC PERFORMANCE <sup>(4)</sup>                    |                                                        |            |                      |                               |                                  |          |             |          |
| Open-Loop Transimpedance Gain (Z <sub>OL</sub> ) | $V_0 = V_S/2$ , $R_L = 100\Omega$ to $V_S/2$           | 200        | 100                  | 90                            | 80                               | kΩ       | min         | A        |
| Input Offset Voltage                             | $V_{CM} = 2.5V$                                        | ±0.8       | ±3.5                 | ±4.1                          | ±4.8                             | mV       | max         | A        |
| Average Offset Voltage Drift                     | $V_{CM} = 2.5V$                                        |            |                      | ±12                           | ±20                              | μV/°C    | max         | E        |
| Noninverting Input Bias Current                  | $V_{CM} = 2.5V$                                        | +20        | +40                  | +46                           | +56                              | μΑ       | max         | A        |
| Average Noninverting Input Bias Current          | Drift $V_{CM} = 2.5V$                                  |            |                      | -250                          | -250                             | nA/°C    | max         | E        |
| Inverting Input Bias Current                     | $V_{CM} = 2.5V$                                        | ±5         | ±20                  | ±25                           | ±35                              | μΑ       | max         | A        |
| Average Inverting Input Bias Current Drif        | t $V_{CM} = 2.5V$                                      |            |                      | ±112                          | ±250                             | nA/°C    | max         | E        |
| INPUT                                            |                                                        |            |                      |                               |                                  |          |             |          |
| Least Positive Input Voltage <sup>(5)</sup>      |                                                        | 1.5        | 1.6                  | 1.7                           | 1.8                              | V        | max         | A        |
| Most Positive Input Voltage <sup>(5)</sup>       |                                                        | 3.5        | 3.4                  | 3.3                           | 3.2                              | V        | min         | A        |
| Common-Mode Rejection (CMRR)                     | $V_{CM} = V_S/2$                                       | 54         | 50                   | 49                            | 48                               | dB       | min         | A        |
| Noninverting Input Impedance                     | CIW 5                                                  | 100    2   |                      | -                             | _                                | kΩ    pF | typ         | c        |
| Inverting Input Resistance (R <sub>I</sub> )     | Open Loop                                              | 40         |                      |                               |                                  | Ω        | typ         | l c      |
| OUTPUT                                           |                                                        |            |                      |                               |                                  |          | - 21        |          |
| Most Positive Output Voltage                     | No Load                                                | 4          | 3.8                  | 3.7                           | 3.5                              | V        | min         | A        |
| wost i ositive output voltage                    | $R_1 = 100\Omega, 2.5V$                                | 3.9        | 3.7                  | 3.6                           | 3.4                              | v        | min         | Â        |
| Least Positive Output Voltage                    | No Load                                                | 1          | 1.2                  | 1.3                           | 1.5                              | v        | max         | Á        |
| Least i osnive ouput vonage                      | $R_1 = 100\Omega, 2.5V$                                | 1.1        | 1.3                  | 1.4                           | 1.6                              | v        | max         | A        |
| Current Output, Sourcing                         | $V_{\rm O} = V_{\rm S}/2$                              | +160       | +120                 | +100                          | +80                              | mA       | min         | Â        |
| Current Output, Sinking                          | $V_{\rm O} = V_{\rm S}/2$<br>$V_{\rm O} = V_{\rm S}/2$ | -160       | -120                 | -100                          | -80                              | mA       | min         | Â        |
| Short-Circuit Current                            | $V_{O} = V_{S}/2$<br>$V_{O} = V_{S}/2$                 | 250        | -120                 | -100                          | -00                              | mA       |             |          |
| Closed-Loop Output Impedance                     | $v_0 = v_{S/2}$<br>G = +2, f = 100kHz                  | 0.03       |                      |                               |                                  | Ω        | typ<br>typ  |          |
|                                                  | G = +2, I = 100KHZ                                     | 0.03       |                      |                               |                                  | 52       | typ         |          |
| DISABLE (Disabled LOW)                           |                                                        |            |                      |                               |                                  |          |             |          |
| Power-Down Supply Current (+V <sub>S</sub> )     | $V_{\overline{DIS}} = 0$ , All Channels                | -450       | -900                 | -1050                         | -1200                            | μA       | max         | A        |
| Off Isolation                                    | G = +2, 5MHz                                           | 65         |                      |                               |                                  | dB       | typ         |          |
| Output Capacitance in Disable                    |                                                        | 4          |                      |                               |                                  | pF       | typ         |          |
| Turn-On Glitch                                   | $G = +2, R_L = 150\Omega, V_{IN} = V_S/2$              | ±50        |                      |                               |                                  | mV       | typ         |          |
| Turn-Off Glitch                                  | $G = +2, R_L = 150\Omega, V_{IN} = V_S/2$              | ±20        |                      |                               |                                  | mV       | typ         |          |
| Enable Voltage                                   |                                                        | 3.3        | 3.5                  | 3.6                           | 3.7                              | V        | min         | A        |
| Disable Voltage                                  |                                                        | 1.8        | 1.7                  | 1.6                           | 1.5                              | V        | max         | A        |
| Control Pin Input Bias Current (DIS)             | $V_{\overline{DIS}} = 0$ , Each Channel                | 75         | 130                  | 150                           | 160                              | μΑ       | typ         | 0        |
| POWER SUPPLY                                     |                                                        |            |                      |                               |                                  |          |             |          |
| Specified Single-Supply Operating Voltage        | ge                                                     | 5          |                      |                               |                                  | V        | typ         |          |
| Maximum Single-Supply Operating Volta            |                                                        |            | 12                   | 12                            | 12                               | V        | max         | I A      |
| Minimum Single-Supply Operating Voltage          |                                                        | 4          |                      |                               |                                  | V        | min         |          |
| Max Quiescent Current (3 Channels)               | V <sub>S</sub> = +5V                                   | 13.5       | 14.4                 | 15.0                          | 15.6                             | mA       | max         | A        |
| Min Quiescent Current (3 Channels)               | $V_{\rm S} = +5V$                                      | 13.5       | 12.3                 | 12                            | 11.4                             | mA       | min         | Ā        |
| Power-Supply Rejection Ratio (+PSRR)             | Input Referred                                         | 55         |                      |                               |                                  | dB       | typ         |          |
| TEMPERATURE RANGE                                | 1                                                      |            |                      |                               |                                  |          | - 7 F       | $\vdash$ |
| Specification: D, DBQ                            |                                                        | -40 to +85 |                      |                               |                                  | °C       | ture        |          |
|                                                  |                                                        | -40 10 +00 |                      |                               |                                  |          | typ         |          |
| Thermal Resistance, $\theta_{JA}$                |                                                        | 100        |                      |                               |                                  | 00 111   | tur         |          |
| DBQ SSOP-16<br>D SO-16                           |                                                        | 100<br>100 |                      |                               |                                  | °C/W     | typ         |          |
|                                                  |                                                        | 1()()      |                      | 1                             | 1                                | °C/W     | typ         | 1 C      |

NOTES: (1) Junction temperature = ambient for +25°C specifications. (2) Junction temperature = ambient at low temperature limit: Junction temperature = ambient +15°C at high temperature limit for over temperature specifications. (3) Test Levels: (A) 100% tested at +25°C. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (4) Current is considered positive out-of-node.  $V_{CM}$  is the input common-mode voltage. (5) Tested < 3dB below minimum specified CMRR at ± CMIR limits.





# TYPICAL CHARACTERISTICS: $V_S = \pm 5V$

 $T_{A}$  = +25°C, G = +2, and  $R_{L}$  = 100 $\Omega$ , (see Figure 1 for AC performance only), unless otherwise noted.





# TYPICAL CHARACTERISTICS: $V_{S} = \pm 5V$ (Cont.)

 $T_A = +25^{\circ}C$ , G = +2, and  $R_L = 100\Omega$ , (see Figure 1 for AC performance only), unless otherwise noted.

















# TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

 $T_A = +25^{\circ}C$ , G = +2, and  $R_L = 100\Omega$ , (see Figure 1 for AC performance only), unless otherwise noted.





# TYPICAL CHARACTERISTICS: $V_{S} = \pm 5V$ (Cont.)

 $T_{A}$  = +25°C, G = +2, and  $R_{L}$  = 100 $\Omega,$  (see Figure 1 for AC performance only), unless otherwise noted.















# TYPICAL CHARACTERISTICS: $V_s = +5V$

 $T_A$  = +25°C, G = +2, and  $R_L$  = 100 $\Omega$  to +2.5V, (see Figure 2 for AC performance only), unless otherwise noted.















# TYPICAL CHARACTERISTICS: V<sub>S</sub> = +5V (Cont.)

 $T_A$  = +25°C, G = +2, and R<sub>L</sub> = 100 $\Omega$  to +2.5V, (see Figure 2 for AC performance only), unless otherwise noted.







2-TONE, 3RD-ORDER INTERMODULATION SPURIOUS





## **APPLICATIONS INFORMATION**

### WIDEBAND CURRENT-FEEDBACK OPERATION

The OPA3691 gives the exceptional AC performance of a wideband current-feedback op amp with a highly linear, highpower output stage. Requiring only 5.1mA/ch quiescent current, the OPA3691 will swing to within 1V of either supply rail and deliver in excess of 160mA at room temperature. This low output headroom requirement, along with supply voltage independent biasing, gives remarkable single (+5V) supply operation. The OPA3691 will deliver greater than 200MHz bandwidth driving a 2Vp-p output into  $100\Omega$  on a single +5V supply. Previous boosted output stage amplifiers have typically suffered from very poor crossover distortion as the output current goes through zero. The OPA3691 achieves a comparable power gain with much better linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that AC performance (bandwidth and distortion) is relatively independent of signal gain.

Figure 1 shows the DC-coupled, gain of +2, dual powersupply circuit configuration used as the basis of the  $\pm$ 5V Electrical Characteristics and Typical Characteristics. For test purposes, the input impedance is set to 50 $\Omega$  with a resistor to ground and the output impedance is set to 50 $\Omega$ with a series output resistor. Voltage swings reported in the electrical characteristics are taken directly at the input and output pins while load powers (dBm) are defined at a matched 50 $\Omega$  load. For the circuit of Figure 1, the total effective load will be 100 $\Omega$  || 998 $\Omega$ . The disable control line (DIS) is typically left open to ensure normal amplifier operation. One optional component is included in Figure 1. In addition to the usual power-supply decoupling capacitors to ground, a 0.01 $\mu$ F capacitor is included between the two power-supply pins. In practical PC board layouts, this optionally added capacitor will typically improve the 2nd-harmonic distortion performance by 3dB to 6dB.

Figure 2 shows the AC-coupled, gain of +2, single-supply circuit configuration used as the basis of the +5V Specifications and Typical Characteristics. Though not a rail-to-rail design, the OPA3691 requires minimal input and output voltage headroom compared to other very wideband currentfeedback op amps. It will deliver a 3Vp-p output swing on a single +5V supply with greater than 150MHz bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure 2 establishes an input midpoint bias using a simple resistive divider from the +5V supply (two  $806\Omega$  resistors). The input signal is then AC-coupled into this midpoint voltage bias. The input voltage can swing to within 1.5V of either supply pin, giving a 2Vp-p input signal range centered between the supply pins. The input impedance matching resistor (57.6 $\Omega$ ) used for testing is adjusted to give a 50 $\Omega$  input match when the parallel combination of the biasing divider network is included. The gain resistor (R<sub>G</sub>) is AC-coupled, giving the circuit a DC gain of +1, which puts the input DC bias voltage (2.5V) on the output as well. Again, on a single +5V supply, the output voltage can swing to within 1V of either supply pin while delivering more than 120mA output current. A demanding  $100\Omega$  load to a midpoint bias is used in this characterization circuit. The new output stage used in the OPA3691 can deliver large bipolar output currents into this midpoint load with minimal crossover distortion, as shown by the +5V supply, 3rd-harmonic distortion plots.



FIGURE 1. DC-Coupled, G = +2, Bipolar Supply, Specification and Test Circuit.



FIGURE 2. AC-Coupled, G = +2, Single-Supply, Specification and Test Circuit.



#### **TRIPLE ADC BUFFER CHANNEL**

The OPAx691 family is ideally suited to single-supply, wideband ADC driving. A current-feedback op amp is ideal where high gains with high bandwidths are required. The wide 3Vp-p output swing with over 150MHz full-power bandwidth on a single +5V supply is well suited to the 2Vp-p input range commonly required from modern CMOS pipelined ADCs. Three channels of very high-speed digitizer channels are shown in Figure 3 using the OPA3691 driving three ADS831s (8-bit, 80MSPS CMOS converters). Each input is AC-coupled into a 50 gain resistor that also will act as a  $50\Omega$  impedance match at high frequencies. The amplifier's inputs and outputs are centered on the ADC common-mode input voltage by tying each converter's  $V_{CM}$  to the noninverting inputs of the amplifier. This  $V_{CM}$  acts as the swing midpoint for the input to the converter. Since the ADS831 can operate with differential inputs, driving into the IN input will give a net noninverting signal channel even with the amplifiers operating at an inverting gain of -6. The other input to the ADS831 is tied to this  $V_{\text{CM}}$  as well to give an input signal midpoint equal to  $V_{\text{CM}}.$  The 300  $\Omega$  feedback resistor will be the output load in this configuration. Harmonic distortion for the OPA3691 will not degrade the converter's SFDR performance in this application.



FIGURE 3. Triple-Channel ADC Driver.

#### WIDEBAND RGB MULTIPLEXER

The OPA3691 is ideally suited to implementing a simple, very wideband, 2x1 RGB multiplexer. This simple *wired-OR video multiplexer* can be easily implemented using the circuit shown in Figure 4.

This circuit uses two OPA3691s where each package accepts the three RGB component video signals from one of two possible sources. Each noninverting input is terminated in  $75\Omega$ 



FIGURE 4. Wideband 2x1 RGB Multiplexer.



to match the typical video source impedance. The disable control is used to switch between channels by feeding a logic control line directly to all three  $V_{\overline{\text{DIS}}}$  inputs on one package, and its complement to the three  $V_{\overline{\text{DIS}}}$  inputs on the other. Since the disable feature is intentionally make-before-break (to ensure that the output does not float in transition), each of the two possible outputs for the three RGB lines are combined through a limiting resistor. This  $82.5\Omega$  resistor limits the current between the two outputs during switching. The feedback and output network connected on the output slightly attenuates the signal going out onto the  $75\Omega$  cable. The gain and output matching resistors (82.5 $\Omega$ ) have been slightly increased to get a signal gain of +1 to the matched load and provide a  $75\Omega$ output impedance to the cable. The section on Disable Operation shows the turn-on and turn-off switching glitches, using a grounded input for the single channel, is typically less than ±50mV. Where two outputs are switched (see Figure 4), the output line is always under the control of one amplifier or the other due to the make-before-break disable timing. In this case, the switching glitches for 0V inputs drops to < 20mV. Large output swing can cause the inactive inverting inputs to turn on degrading distortion. Keep the voltages across the inactive channel inputs  $< \pm 1.2$ Vp-p.

#### VIDEO DAC RECONSTRUCTION FILTER

Wideband current-feedback op amps make ideal elements for implementing high-speed active filters where the amplifier is used as fixed gain block inside a passive RC circuit network. Their relatively constant bandwidth versus gain provides low interaction between the actual filter poles and the required gain for the amplifier. Figure 5 shows an example of a video Digital-to-Analog Converter (DAC) reconstruction filter.

The delay-equalized filter in Figure 5 compensates for the DAC's sin(x)/x response, and minimizes aliasing artifacts. It is designed for single +5V operation, with a 13.5MSPS DAC sampling rate, and a 5.5MHz cutoff frequency.

The first op amp buffers the video DAC output and the first filter section from each other. This first filter section provides group delay equalization. The second and third filter sections provide a 6th-order low-pass filter response that also compensates for the DAC's  $\sin(x)/x$  response. The filter response can be seen in Figure 6.



FIGURE 6. DAC Reconstruction Filter Response.

#### **HIGH-POWER XDSL LINE DRIVER**

Emerging broadband access technologies are making significant demands on the output stage drivers. Some of the higher frequency versions, particularly in VDSL, require passive bandpass filters to spectrally isolate the upstream from downstream frequency bands. See Figure 7 for one possible implementation of this using single-ended filters and giving differential push/pull drive into a transformer. The DAC output from the Analog Front End (AFE) typically requires isolation from the complex filter impedance. The first stage provides a tunable gain (using  $R_G$ ) with a fixed termination for



FIGURE 5. Filter Schematic.

the DAC, R<sub>T</sub>. It is very useful from a distortion standpoint to scale the characteristic impedance up for the filter. This reduces the loading at the 1st-stage amplifier output, typically improving 3rd-order terms directly, as well as some improvement in 2nd-order terms. Figure 7 assumes a  $100\Omega$ characteristic impedance for the filter. The filter is driven from a 100 $\Omega$  source resistor into a 100 $\Omega$  load that is formed by the input gain resistor of the inverting amplifier channel. The other noninverting input is isolated by a series 50 resistorprincipally to isolate that input from the out-of-band source impedance of the filter. In this example, the output stage is set up for a differential gain of 8. The total gain from the output of the bandpass filter to the line will be 4 • n, where n is the turns ratio used in the transformer. Very broad bandwidths at high power levels are possible using the OPA3691 in the circuit of Figure 7. Recognize also, that the output is in fact bandlimited by the filter. Very high dynamic range is possible inside the filter bandwidth due to the significant performance margin provided by the OPA3691.

#### WIDEBAND DIFFERENTIAL/SINGLE-ENDED AMPLIFIER

The differential amplifier (three amplifier instrumentation topology) on the front page of this data sheet shows a common application applied to this triple current-feedback op amp. The two input stage amplifiers are configured for a relatively high differential gain of 10. Lowering the feedback resistor values in this input stage provides 120MHz bandwidth, even at this high gain setting. The signal is applied to the high impedance, noninverting inputs at the input stage. The differential gain is set by  $(1 + 2R_F/R_G) = 10$  using the values shown on the front page. The third amplifier performs the differential-to-single-ended conversion in a standard single op amp differential stage. This differential stage, built using the 3rd

wideband current-feedback op amp, in the OPA3691 will give lower CMRR at DC than using a voltage-feedback part, but higher CMRR at higher frequencies. Measured performance, with no resistor value tuning, gave approximately 75dB at DC and > 55dB CMRR (input referred) through 10MHz. To maintain good distortion performance for the input stage amplifiers, the loading at each output has been matched while achieving the gain of 1 and differential characteristic of the output stage. To improve DC CMRR, tune the resistor to ground at the noninverting input of the output stage amplifier.

#### WIDEBAND PROGRAMMABLE GAIN

By tying all three inputs together from a single source, and all three outputs together to drive a common load, a very wideband, programmable gain function may be implemented. See Figure 8 for an example of this application where the three channels have been set up for gains of 1, 2, and 4 to the load. The feedback resistor value has been optimized for maximum flat bandwidth in each channel. This will give an almost constant > 200MHz bandwidth at any of the three gain settings. The desired gain is selected by using the disable control lines to choose one of the three possible amplifiers as the active channel. Isolation resistors have been optimized to match the 50 $\Omega$  load, and will limit the output current if more than one output is on during gain-select transition. The isolation resistors have been adjusted for each amplifier such that the load impedance sees a matching  $50\Omega$  independant from the operating amplifier. This, in turn, requires gain matching so that the gains are 1, 2, and 4 to the load.

The 20 $\Omega$  series resistors on each noninverting input serves to isolate the input parasitic capacitance from the source. Also, limit the voltage swing across the inputs of the inactive channels to <  $\pm 1.2$ Vp-p.



FIGURE 7. Single-to-Differential xDSL Line Driver.





FIGURE 8. Wideband Programmable Gain.

# **DESIGN-IN TOOLS**

### **DEMONSTRATION FIXTURES**

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA3691 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in the table below.

| PRODUCT     | PACKAGE | ORDERING<br>NUMBER | LITERATURE<br>NUMBER |
|-------------|---------|--------------------|----------------------|
| OPA3691IDBQ | SSOP-16 | DEM-OPA-SSOP-3A    | SBOU006              |
| OPA3691ID   | SO-16   | DEM-OPA-SO-3A      | SBOU007              |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA3691 product folder.

#### SPICE MODELS

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for high-speed active devices, like the OPA3691, where parasitic capacitance and inductance can have a major effect on frequency response.

SPICE models will be available through the TI web page or on a disk (call our Applications Department). These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion or differential gain and phase characteristics. These models do not distinguish between the AC performance of different package types.

## **OPERATING SUGGESTIONS**

# SETTING RESISTOR VALUES TO OPTIMIZE BANDWIDTH

A current-feedback op amp like the OPA3691 can hold an almost constant bandwidth over signal gain settings with the proper adjustment of the external resistor values. This is shown in the Typical Characteristics; the small-signal bandwidth decreases only slightly with increasing gain. These curves also show that the feedback resistor has been changed for each gain setting. The resistor *values* on the inverting side





of the circuit for a current-feedback op amp can be treated as frequency response compensation elements while their *ratios* set the signal gain. Figure 9 shows the small-signal frequency response analysis circuit for the OPA3691.



FIGURE 9. Current-Feedback Transfer Function Analysis Circuit.

The key elements of this current-feedback op amp model are:  $\alpha \rightarrow$  Buffer gain from the noninverting input to the inverting input

 $R_I \rightarrow Buffer \ output \ impedance$ 

 $i_{ERR} \rightarrow Feedback$  error current signal

 $Z(s) \rightarrow$  Frequency dependent open-loop transimpedance gain from  $i_{\text{ERR}}$  to  $V_O$ 

The buffer gain is typically very close to 1.00 and is normally neglected from signal gain considerations. It will, however, set the CMRR for a single op amp differential amplifier configuration. For a buffer gain  $\alpha < 1.0$ , the CMRR =  $-20 \cdot \log(1 - \alpha)$ dB.

 $R_{I}$ , the buffer output impedance, is a critical portion of the bandwidth control equation. The OPA3691 is typically 37 $\Omega$ .

A current-feedback op amp senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback op amp) and passes this on to the output through an internal frequency dependent transimpedance gain. The Typical Characteristics show this open-loop transimpedance response. This is analogous to the openloop voltage gain curve for a voltage-feedback op amp. Developing the transfer function for the circuit of Figure 9 gives Equation 1:



This is written in a loop-gain analysis format where the errors arising from a non-infinite open-loop gain are shown in the denominator. If  $Z_{(S)}$  were infinite over all frequencies, the denominator of Equation 1 would reduce to 1 and the ideal desired signal gain shown in the numerator would be achieved. The fraction in the denominator of Equation 1 determines the frequency response. Equation 2 shows this as the loop-gain equation:

$$\frac{Z_{(S)}}{R_F + R_I NG} = \text{Loop Gain}$$
(2)

If 20 • log( $R_F$  + NG •  $R_I$ ) were drawn on top of the open-loop transimpedance plot, the difference between the two would be the loop gain at a given frequency. Eventually,  $Z_{(S)}$  rolls off to equal the denominator of Equation 2 at which point the loop gain has reduced to 1 (and the curves have intersected). This point of equality is where the amplifier's closed-loop frequency response, given by Equation 1, will start to roll off and is exactly analogous to the frequency at which the noise gain equals the open-loop voltage gain for a voltage-feed-back op amp. The difference here is that the total impedance in the denominator of Equation 2 may be controlled somewhat separately from the desired signal gain (or NG).

The OPA3691 is internally compensated to give a maximally flat frequency response for  $R_F$  =  $402\Omega$  at NG = 2 on  $\pm5V$  supplies. Evaluating the denominator of Equation 2 (which is the feedback transimpedance) gives an optimal target of  $476\Omega$ . As the signal gain changes, the contribution of the NG • R<sub>I</sub> term in the feedback transimpedance will change, but the total can be held constant by adjusting R<sub>F</sub>. Equation 3 gives an approximate equation for optimum R<sub>F</sub> over signal gain:

$$R_{\rm F} = 476\Omega - \rm NG R_{\rm I} \tag{3}$$

As the desired signal gain increases, this equation will eventually predict a negative R<sub>F</sub>. A somewhat subjective limit to this adjustment can also be set by holding R<sub>G</sub> to a minimum value of  $20\Omega$ . Lower values will load both the buffer stage at the input and the output stage if R<sub>F</sub> gets too low—actually decreasing the bandwidth. Figure 10 shows the recommended R<sub>F</sub> versus NG for both  $\pm 5V$  and a single  $\pm 5V$  operation. The values shown in Figure 10 give a good starting point for design where bandwidth optimization is desired.



FIGURE 10. Recommended Feedback Resistor vs Noise Gain.



The total impedance going into the inverting input may be used to adjust the closed-loop signal bandwidth. Inserting a series resistor between the inverting input and the summing junction will increase the feedback impedance (denominator of Equation 2), decreasing the bandwidth. The internal buffer output impedance for the OPA3691 is slightly influenced by the source impedance looking out of the noninverting input terminal. High source resistors will have the effect of increasing R<sub>1</sub>, decreasing the bandwidth. For those single-supply applications which develop a midpoint bias at the noninverting input through high valued resistors, the decoupling capacitor is essential for power-supply ripple rejection, noninverting input noise current shunting, and to minimize the highfrequency value for R<sub>1</sub> in Figure 9.

#### INVERTING AMPLIFIER OPERATION

Since the OPA3691 is a general-purpose, wideband currentfeedback op amp, most of the familiar op amp application circuits are available to the designer. Those triple op amp applications that require considerable flexibility in the feedback element (for example, integrators, transimpedance, and some filters) should consider the unity-gain stable voltage-feedback OPA3690, since the feedback resistor is the compensation element for a current-feedback op amp. Wideband inverting operation (especially summing) is particularly suited to the OPA3691. Figure 11 shows a typical inverting configuration where the I/O impedances and signal gain from Figure 1 are retained in an inverting circuit configuration.



FIGURE 11. Inverting Gain of -2 with Impedance Matching.

In the inverting configuration, two key design considerations must be noted. The first is that the gain resistor ( $R_G$ ) becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted-pair, long PC board trace or other transmission line conductor), it is normally necessary to add an additional matching resistor to ground.  $R_G$  by itself is normally not set to the required input

impedance since its value, along with the desired gain, will determine a  $R_{\rm F}$  which may be non-optimal from a frequency response standpoint. The total input impedance for the source becomes the parallel combination of  $R_{\rm G}$  and  $R_{\rm M}.$ 

The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and will have slight effect on the bandwidth through Equation 1. The values shown in Figure 11 have accounted for this by slightly decreasing R<sub>F</sub> (from Figure 1) to re-optimize the bandwidth for the noise gain of Figure 11 (NG = 2.73) In the example of Figure 11, the R<sub>M</sub> value combines in parallel with the external 50 $\Omega$  source impedance, yielding an effective driving impedance of 50 $\Omega$  || 68.1 $\Omega$  = 28.8 $\Omega$ . This impedance is added in series with R<sub>G</sub> for calculating the noise gain—which gives NG = 2.73. This value, along with the R<sub>F</sub> of Figure 10 and the inverting input impedance of 37 $\Omega$ , are inserted into Equation 3 to get a feedback transimpedance nearly equal to the 476 $\Omega$  optimum value.

Note that the noninverting input in this bipolar supply inverting application is connected directly to ground. It is often suggested that an additional resistor be connected to ground on the noninverting input to achieve bias current error cancellation at the output. The input bias currents for a current feedback op amp are not generally matched in either magnitude or polarity. Connecting a resistor to ground on the noninverting input of the OPA3691 in the circuit of Figure 11 will actually provide additional gain for that input's bias and noise currents, but will not decrease the output DC error since the input bias currents are not matched.

#### OUTPUT CURRENT AND VOLTAGE

The OPA3691 provides output voltage and current capabilities that are unsurpassed in a low-cost dual monolithic op amp. Under no-load conditions at 25°C, the output voltage typically swings closer than 1V to either supply rail; the tested swing limit is within 1.2V of either rail. Into a 15 $\Omega$  load (the minimum tested load), it is tested to deliver more than ±160mA.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage • current, or V-I product, which is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot in the Typical Characteristics. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA3691's output drive capabilities, noting that the graph is bounded by a Safe Operating Area of 1W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the OPA3691 can drive  $\pm 2.5V$  into  $25\Omega$  or  $\pm 3.5V$  into  $50\Omega$  without exceeding the output capabilities or the 1W dissipation limit. A  $100\Omega$  load line (the standard test circuit load) shows the full ±3.9V output swing capability, as shown in the Electrical Characteristics Table.





The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold start-up will the output current and voltage decrease to the numbers shown in the electrical characteristic tables. As the output transistors deliver power, their junction temperatures will increase, decreasing their V<sub>BE</sub>'s (increasing the available output voltage swing), and increasing their current gains (increasing the available output current). In steady-state operation, the available output voltage and current will always be greater than that shown in the over-temperature specifications since the output stage junction temperatures will be higher than the minimum specified operating ambient.

To protect the output stage from accidental shorts to ground and the power supplies, output short-circuit protection is included in the OPA3691. This circuit acts to limit the maximum source or sink current to approximately 250mA.

#### DRIVING CAPACITIVE LOADS

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC-including additional external capacitance which may be recommended to improve the ADC linearity. A high-speed, high open-loop gain amplifier like the OPA3691 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier's open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show the recommended  $R_S$  vs *Capacitive Load* and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA3691. Long PC board traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA3691 output pin (see Board Layout Guidelines).

#### DISTORTION PERFORMANCE

The OPA3691 provides good distortion performance into a 100 $\Omega$  load on ±5V supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or

operating on a single +5V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic will dominate the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see Figure 1), this is the sum of  $R_F + R_G$ , while in the inverting configuration it is just  $R_F$ . Also, providing an additional supply decoupling capacitor (0.01µF) between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to 6dB).

In most op amps, increasing the output voltage swing increases harmonic distortion directly. The Typical Characteristics show the 2nd-harmonic increasing at a little less than the expected 2x rate while the 3rd-harmonic increases at a little less than the expected 3x rate. Where the test power doubles, the difference between it and the 2nd-harmonic decreases less than the expected 6dB while the difference between it and the 3rd-harmonic decreases by less than the expected 12dB. This also shows up in the 2-tone, 3rd-order intermodulation spurious (IM3) response curves. The 3rdorder spurious levels are extremely low at low output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 20MHz, with 10dBm/tone into a matched  $50\Omega$ load (that is, 2Vp-p for each tone at the load, which requires 8Vp-p for the overall 2-tone envelope at the output pin), the Typical Characteristics show 48dBc difference between the test-tone power and the 3rd-order intermodulation spurious levels. This exceptional performance improves further when operating at lower frequencies.

#### NOISE PERFORMANCE

Wideband current-feedback op amps generally have a higher output noise than comparable voltage-feedback op amps. The OPA3691 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise  $(15pA/\sqrt{Hz})$  is significantly lower than earlier solutions while the input voltage noise  $(1.7 \text{nV}/\sqrt{\text{Hz}})$  is lower than most unity-gain stable, wideband, voltage-feedback op amps. This low input voltage noise was achieved at the price of higher noninverting input current noise  $(12pA/\sqrt{Hz})$ . As long as the AC source impedance looking out of the noninverting node is less than  $100\Omega$ , this current noise will not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. See Figure 12 for the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either  $nV/\sqrt{Hz}$ or  $pA/\sqrt{Hz}$ .





FIGURE 12. Op Amp Noise Analysis Model.

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 4 shows the general form for the output noise voltage using the terms shown in Figure 12.

$$E_{O} = \sqrt{(E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S})NG^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}NG^{2}}$$

Dividing this expression by the noise gain (NG =  $(1 + R_F/R_G)$ ) will give the equivalent input referred spot noise voltage at the noninverting input, as shown in Equation 5.

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + (\frac{I_{BI}R_{F}}{NG})^{2} + \frac{4kTR_{F}}{NG}}$$
(5)

Evaluating these two equations for the OPA3691 circuit and component values (see Figure 1) will give a total output spot noise voltage of 8.08nV/ $\sqrt{Hz}$  and a total equivalent input spot noise voltage of 4.04nV/ $\sqrt{Hz}$ . This total input-referred spot noise voltage is higher than the 1.7nV/ $\sqrt{Hz}$  specification for the op amp voltage noise alone. This reflects the noise added to the output by the inverting current noise times the feedback resistor. If the feedback resistor is reduced in high gain configurations (as suggested previously), the total input-referred voltage noise given by Equation 5 will approach just the 1.7nV/ $\sqrt{Hz}$  of the op amp itself. For example, going to a gain of +10 using R<sub>F</sub> = 182 $\Omega$  will give a total input referred noise of 2.1nV/ $\sqrt{Hz}$ .

#### DC ACCURACY AND OFFSET CONTROL

A current-feedback op amp like the OPA3691 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate DC accuracy. The Electrical Characteristics Table shows an input offset voltage comparable to highspeed, voltage-feedback amplifiers. However, the two input bias currents are somewhat higher and are unmatched. Whereas bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output DC offset for wideband current-feedback op amps. Since the two input bias currents are unrelated in both magnitude and polarity, matching the source impedance looking out of each input to reduce their error contribution to the output is ineffective. Evaluating the configuration of Figure 1, using worst-case +25°C input offset voltage and the two input bias currents, gives a worst-case output offset range equal to:

$$\pm (\text{NG} \bullet \text{V}_{\text{OS(MAX)}}) + (\text{I}_{\text{BN}} \bullet \text{R}_{\text{S}}/2 \bullet \text{NG}) \pm (\text{I}_{\text{BI}} \bullet \text{R}_{\text{F}})$$
where NG = noninverting signal gain
$$= \pm (2 \bullet 3.0\text{mV}) + (35\mu\text{A} \bullet 25\Omega \bullet 2) \pm (402\Omega \bullet 25\mu\text{A})$$

$$= \pm 6\text{mV} + 1.75\text{mV} \pm 10.05\text{mV}$$

$$= -14.3\text{mV} \rightarrow +17.8\text{mV}$$

#### **DISABLE OPERATION**

(4)

The OPA3691 provides an optional disable feature that may be used either to reduce system power or to implement a simple channel multiplexing operation. If the  $\overline{\text{DIS}}$  control pin is left unconnected, the OPA3691 will operate normally. To disable, the control pin must be asserted low. Figure 13 shows a simplified internal circuit for the disable control feature.



FIGURE 13. Simplified Disable Control Circuit.

In normal operation, base current to Q1 is provided through the 110k $\Omega$  resistor while the emitter current through the 15k $\Omega$ resistor sets up a voltage drop that is inadequate to turn on the two diodes in Q1's emitter. As  $V_{\overline{DIS}}$  is pulled low, additional current is pulled through the 15k $\Omega$  resistor eventually turning on these two diodes ( $\approx$  75 $\mu$ A). At this point, any further current pulled out of  $V_{\overline{DIS}}$  goes through those diodes holding the emitter-base voltage of Q1 at approximately 0V. This shuts off the collector current out of Q1, turning the amplifier off. The supply current in the disable mode is that only required to operate the circuit of Figure 13. Additional circuitry ensures that turn-on time occurs faster than turn-off time (make-before-break).

When disabled, the output and input nodes go to a high impedance state. If the OPA3691 is operating in a gain of +1, this will show a very high impedance (4pF || 1M $\Omega$ ) at the output and exceptional signal isolation. If operating at a gain greater than +1, the total feedback network resistance (R<sub>F</sub> + R<sub>G</sub>) will appear as the impedance looking back into the





output, but the circuit will still show very high forward and reverse isolation. If configured as an inverting amplifier, the input and output will be connected through the feedback network resistance ( $R_F + R_G$ ) giving relatively poor input to output isolation.

One key parameter in disable operation is the output glitch when switching in and out of the disable mode. Figure 14 shows these glitches for the circuit of Figure 1 with the input signal set to 0V. The glitch waveform at the output pin is plotted along with the  $\overline{\text{DIS}}$  pin voltage.



FIGURE 14. Disable/Enable Glitch.

The transition edge rate (dv/dt) of the  $\overline{\text{DIS}}$  control line will influence this glitch. For the plot of Figure 14, the edge rate was reduced until no further reduction in glitch amplitude was observed. This approximately 1V/ns maximum slew rate may be achieved by adding a simple RC filter into the  $V_{\overline{\text{DIS}}}$  pin from a higher speed logic line. If extremely fast transition logic is used, a  $2k\Omega$  series resistor between the logic gate and the  $V_{\overline{\text{DIS}}}$  input pin will provide adequate bandlimiting using just the parasitic input capacitance on the  $V_{\overline{\text{DIS}}}$  pin while still ensuring adequate logic level swing.

#### THERMAL ANALYSIS

Due to the high output power capability of the OPA3691, heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature will set the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 175°C. Operating junction temperature (T<sub>J</sub>) is given by T<sub>A</sub> + P<sub>D</sub> •  $\theta_{JA}$ . The total internal power dissipation  $(P_D)$  is the sum of quiescent power  $(P_{DQ})$ and additional power dissipation in the output stage (P<sub>DL</sub>) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. P<sub>DL</sub> will depend on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition,  $P_{DL} = V_S^2/(4 \bullet R_L)$  where  $R_L$  includes feedback network loading.

Note that it is the power in the output stage and not into the load that determines internal power dissipation.

As a worst-case example, compute the maximum  $T_J$  using an OPA3691 SO-16 (see the circuit of Figure 1), operating at the maximum specified ambient temperature of +85°C with all three outputs driving a grounded 20 $\Omega$  load to +2.5V:

$$P_D = 10V \cdot 17.1 \text{mA} + 3 \cdot [5^2/(4 \cdot (20\Omega \parallel 804\Omega))] = 1.13W$$
  
Maximum  $T_1 = +85^{\circ}\text{C} + (1.13 \cdot 100^{\circ}\text{C/W}) = 198^{\circ}\text{C}$ 

This absolute worst-case condition exceeds specified maximum junction temperature. Normally this extreme case will not be encountered. Careful attention to internal power dissipation is required and perhaps airflow considered under extreme conditions.

#### **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier like the OPA3691 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

**b) Minimize the distance** (< 0.25") from the power-supply pins to high-frequency  $0.1\mu$ F decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections (on pins 4 and 7) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger (2.2 $\mu$ F to 6.8 $\mu$ F) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA3691. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially leaded resistors can also provide good high-frequency performance. Again, keep their leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The





frequency response is primarily determined by the feedback resistor value as described previously. Increasing its value will reduce the bandwidth, while decreasing it will give a more peaked frequency response. The 402 $\Omega$  feedback resistor used in the typical performance specifications at a gain of +2 on ±5V supplies is a good starting point for design. Note that a 453 $\Omega$  feedback resistor, rather than a direct short, is recommended for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the plot of Recommended R<sub>S</sub> vs Capacitive Load. Low parasitic capacitive loads (< 5pF) may not need an R<sub>S</sub> since the OPA3691 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50 $\Omega$  environment is normally not necessary on board, and in fact, a higher impedance environment will improve distortion as shown in the Distortion vs Load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA3691 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device: this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA3691 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6dB attenuation of a doublyterminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of  $R_S$  vs Capacitive Load. This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

e) Socketing a high-speed part like the OPA3691 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA3691 onto the board.

#### INPUT AND ESD PROTECTION

The OPA3691 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins have limited ESD protection using internal diodes to the power supplies as shown in Figure 15.



FIGURE 15. Internal ESD Protection.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with  $\pm$ 15V supply parts driving into the OPA3691), current limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.



### **Revision History**

| DATE | REVISION                                            | PAGE | PAGE SECTION DESCRIPTION                    |                                                                          |  |  |  |  |  |  |
|------|-----------------------------------------------------|------|---------------------------------------------|--------------------------------------------------------------------------|--|--|--|--|--|--|
| 7/08 | F                                                   | 2    | Abs Max Ratings                             | Changed Storage Temperature Range from -40°C to +125C to -65°C to +125C. |  |  |  |  |  |  |
| 1700 | 7/08 E 4, 5 Electrical Characterist<br>Power Supply |      | Electrical Characteristics,<br>Power Supply | Added minimum supply voltage.                                            |  |  |  |  |  |  |
| 2/07 | D                                                   | 8    | Typical Characteristics                     | Changed Closed-Loop Output Impedance vs Frequency plot.                  |  |  |  |  |  |  |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | uty            | (2)          | (6)                           | (3)                 |              | (4/5)          |         |
| OPA3691ID        | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA3691        | Samples |
| OPA3691IDBQR     | ACTIVE | SSOP         | DBQ                | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>3691    | Samples |
| OPA3691IDBQT     | ACTIVE | SSOP         | DBQ                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>3691    | Samples |
| OPA3691IDBQTG4   | ACTIVE | SSOP         | DBQ                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA<br>3691    | Samples |
| OPA3691IDG4      | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OPA3691        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA3691IDBQR                | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA3691IDBQT                | SSOP            | DBQ                | 16 | 250  | 180.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

1-Nov-2020



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) Width (mm) |       | Height (mm) |
|--------------|--------------|-----------------|------|------|------------------------|-------|-------------|
| OPA3691IDBQR | SSOP         | DBQ             | 16   | 2500 | 853.0                  | 449.0 | 35.0        |
| OPA3691IDBQT | SSOP         | DBQ             | 16   | 250  | 210.0                  | 185.0 | 35.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

### D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **DBQ0016A**



### **PACKAGE OUTLINE**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
   Reference JEDEC registration MO-137, variation AB.



## DBQ0016A

## **EXAMPLE BOARD LAYOUT**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBQ0016A

## **EXAMPLE STENCIL DESIGN**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated