















SNVSA46B - JUNE 2014 - REVISED JANUARY 2018

LM46001

# LM46001 3.5-V to 60-V, 1-A Synchronous Step-Down Voltage Converter

#### **Features**

- 24-µA Quiescent Current in Regulation
- High Efficiency at Light Load (DCM and PFM)
- Meets EN55022/CISPR 22 EMI standards
- Integrated Synchronous Rectification
- Adjustable Switching Frequency: 200 kHz to 2.2 MHz (500 kHz default)
- Frequency Synchronization to External Clock
- Internal Compensation
- Stable With Many Combinations of Ceramic, Polymer, Tantalum, and Aluminum Capacitors
- Power-Good Flag
- Soft Start into Pre-Biased Load
- Internal Soft Start: 4.1 ms
- Extendable Soft-Start Time by External Capacitor
- Output Voltage Tracking Capability
- Precision Enable to Program System UVLO
- Output Short-Circuit Protection With Hiccup Mode
- Overtemperature Thermal Shutdown Protection
- Create a Custom Design Using the LM46001 With the WEBENCH® Power Designer

# **Applications**

- **Industrial Power Supplies**
- **Telecommunications Systems**
- Sub-AM Band 12-V and 24-V Automotive
- Commercial Vehicle Power Supplies
- General Purpose Wide VIN Regulation
- High Efficiency Point-Of-Load Regulation

# **Description**

LM46001 regulator is easy-to-use an synchronous step-down DC-DC converter capable of driving up to 1 A of load current from an input voltage ranging from 3.5 V to 60 V. The LM46001 provides exceptional efficiency, output accuracy, and dropout voltage in a very small solution size. An extended family is available in 0.5-A and 2-A load current options in pin-to-pin compatible packages. Peakcurrent-mode control is employed to achieve simple control loop compensation and cycle-by-cycle current limiting. Optional features such as programmable switching frequency, synchronization, power-good flag, precision enable, internal soft start, extendable soft start, and tracking provide a flexible and easy-touse platform for a wide range of applications. Discontinuous conduction and automatic frequency reduction at light loads improve light-load efficiency. The family requires few external components and pin arrangement allows simple, optimum PCB layout. Protection features include thermal shutdown, V<sub>CC</sub> undervoltage lockout, cycle-by-cycle current limit, and output short-circuit protection. The LM46001 device is available in the 16-lead HTSSOP package (PWP, 6.6 mm  $\times$  5.1 mm  $\times$  1.2 mm) with 0.65-mm lead pitch. The device is pin-to-pin compatible with LM46000, LM46002, LM43603, LM43602, LM43601, LM43600.

#### Device Information(1)

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| LM46001     | HTSSOP (16) | 6.60 mm × 5.10 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## Simplified Schematic



Copyright © 2018, Texas Instruments Incorporated

## Radiated Emission Graph $V_{OUT} = 3.3 \text{ V}, V_{IN} = 24 \text{ V}, F_{S} = 500 \text{ kHz}, I_{OUT} = 1 \text{ A}$





# **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description                             | 15   |
|---|--------------------------------------|----|-----------------------------------------------------|------|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes                         | 24   |
| 3 | Description 1                        | 8  | Applications and Implementation                     | . 25 |
| 4 | Revision History2                    |    | 8.1 Application Information                         | 25   |
| 5 | Pin Configuration and Functions      |    | 8.2 Typical Applications                            | 25   |
| 6 | Specifications4                      | 9  | Power Supply Recommendations                        | . 42 |
| Ū | 6.1 Absolute Maximum Ratings         | 10 | Layout                                              | . 42 |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines                              | 42   |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                                 | 45   |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support                    | . 46 |
|   | 6.5 Electrical Characteristics       |    | 11.1 Device Support                                 | 46   |
|   | 6.6 Timing Requirements              |    | 11.2 Receiving Notification of Documentation Update | s 46 |
|   | 6.7 Switching Characteristics        |    | 11.3 Community Resources                            | 46   |
|   | 6.8 Typical Characteristics          |    | 11.4 Trademarks                                     | 46   |
| 7 | Detailed Description 14              |    | 11.5 Electrostatic Discharge Caution                | 46   |
| - | 7.1 Overview                         |    | 11.6 Glossary                                       | 46   |
|   | 7.2 Functional Block Diagram         | 12 | Mechanical, Packaging, and Orderable Information    | . 47 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (July 2014) to Revision B                                                 | Page |
|---------------------------------------------------------------------------------------------------|------|
| Added links for Webench, other editorial changes                                                  | 1    |
| • Changed Handling Ratings table to ESD Ratings table; moved Storage temperature to Abs Max table | 4    |
| Added Note to Applications and Implementation                                                     | 25   |
| Added Receiving Notification of Documentation Updates and Community Resources                     | 46   |
| Changes from Original (June 2014) to Revision A                                                   | Page |
| Changed device from Product Preview to Production Data                                            | 1    |



# 5 Pin Configuration and Functions





## **Pin Functions**

|       | PIN    | TYPE <sup>(1)</sup> | DECODITION                                                                                                                                                                                                                                                                                                                             |
|-------|--------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.   | NAME   | IYPE                | DESCRIPTION                                                                                                                                                                                                                                                                                                                            |
| 1, 2  | SW     | Р                   | Switching output of the regulator. Internally connected to both power MOSFETs. Connect to power inductor.                                                                                                                                                                                                                              |
| 3     | СВООТ  | Р                   | Boot-strap capacitor connection for high-side driver. Connect a high-quality, 470-nF capacitor from CBOOT to SW.                                                                                                                                                                                                                       |
| 4     | VCC    | Р                   | Internal bias supply output for bypassing. Connect bypass capacitor from this pin to AGND. Do not connect external load to this pin. Never short this pin to ground during operation.                                                                                                                                                  |
| 5     | BIAS   | Р                   | Optional internal LDO supply input. To improve efficiency, TI recommends typing to $V_{OUT}$ when 3.3 V $\leq$ $V_{OUT} \leq$ 28 V, or tie to an external 3.3 V or 5 V rail if available. When used, place a bypass capacitor (1 to 10 $\mu$ F) from this pin to ground. Tie to ground if not used ( $V_{OUT} <$ 3.3 V). Do not float. |
| 6     | SYNC   | А                   | Clock input to synchronize switching action to an external clock. Use proper high speed termination to prevent ringing. Connect to ground if not used. Do not float.                                                                                                                                                                   |
| 7     | RT     | А                   | Connect a resistor $R_T$ from this pin to AGND to program switching frequency. Leave floating for 500 kHz default switching frequency.                                                                                                                                                                                                 |
| 8     | PGOOD  | А                   | Open drain output for power-good flag. Use a 10-k $\Omega$ to 100-k $\Omega$ pullup resistor to logic rail or other DC voltage no higher than 12 V.                                                                                                                                                                                    |
| 9     | FB     | А                   | Feedback sense input pin. Connect to the midpoint of feedback divider to set $V_{OUT}$ . Do not short this pin to ground during operation.                                                                                                                                                                                             |
| 10    | AGND   | _                   | Analog ground pin. Ground reference for internal references and logic. Connect to system ground.                                                                                                                                                                                                                                       |
| 11    | SS/TRK | А                   | Soft-start control pin. Leave floating for internal soft-start. Connect to a capacitor to extend soft start time. Connect to external voltage ramp for tracking.                                                                                                                                                                       |
| 12    | EN     | А                   | Enable input to the LM46001: High = ON and LOW = OFF. Connect to VIN, or to VIN through resistor divider, or to an external voltage or logic source. Do not float.                                                                                                                                                                     |
| 13,14 | VIN    | Р                   | Supply input pins to internal LDO and high side power FET. Connect to power supply and bypass capacitors $C_{\text{IN}}$ . Path from VIN pin to high frequency bypass $C_{\text{IN}}$ and PGND must be as short as possible.                                                                                                           |
| 15,16 | PGND   | _                   | Power ground pins, connected internally to the low side power FET. Connect to system ground, PAD, AGND, ground pins of $C_{\text{IN}}$ and $C_{\text{OUT}}$ . Path to $C_{\text{IN}}$ must be as short as possible.                                                                                                                    |
| 17    | PAD    | _                   | Low impedance connection to AGND. Connect to PGND on PCB. Major heat dissipation path of the die. Must be used for heat sinking to ground plane on PCB.                                                                                                                                                                                |

<sup>(1)</sup> A = Analog, O = Output, I = Input, G = Ground, P = Power



# 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     | PARAMETER                             | MIN  | MAX            | UNIT |
|---------------------|---------------------------------------|------|----------------|------|
|                     | VIN to PGND                           | -0.3 | 65             |      |
|                     | EN to PGND                            |      |                |      |
|                     | FB, RT, SS/TRK to AGND                | -0.3 | 3.6            |      |
| Input voltages      | PGOOD to AGND                         | -0.3 | 15             | V    |
|                     | SYNC to AGND                          | -0.3 | 5.5            |      |
|                     | BIAS to AGND                          | -0.3 | 30             |      |
|                     | AGND to PGND                          | -0.3 | 0.3            |      |
|                     | SW to PGND                            | -0.3 | $V_{IN} + 0.3$ |      |
| Output valtages     | SW to PGND less than 10-ns transients | -3.5 | 65             | V    |
| Output voltages     | CBOOT to SW                           | -0.3 | 5.5            | V    |
|                     | VCC to AGND                           | -0.3 | 3.6            |      |
| Storage temperature | e, T <sub>stg</sub>                   | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| \/                 | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 | \/   |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                            | MIN  | MAX      | UNIT |
|---------------------------|------------------------------------------------------|------|----------|------|
|                           | VIN to PGND                                          | 3.5  | 60       |      |
|                           | EN                                                   | -0.3 | $V_{IN}$ |      |
| FB                        |                                                      | -0.3 | 1.1      |      |
| Input voltages            | PGOOD                                                | -0.3 | 12       | V    |
|                           | BIAS input not used                                  | -0.3 | 0.3      |      |
|                           | BIAS input used                                      | 3.3  | 28       |      |
|                           | AGND to PGND                                         | -0.1 | 0.1      |      |
| Output voltage adjustable | V <sub>OUT</sub>                                     | 1    | 28       | V    |
| Output current            | lout                                                 | 0    | 1        | Α    |
| Temperature               | Operating junction temperature range, T <sub>J</sub> | -40  | 125      | °C   |

<sup>(1)</sup> Recommended Operating Ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For specified specifications, see Electrical Characteristics.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                              | LM46001             |      |
|----------------------|----------------------------------------------|---------------------|------|
|                      | THERMAL METRIC <sup>(1)(2)</sup>             | PWP (HTSSOP)        | UNIT |
|                      |                                              | 16 PINS             |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 39.9 <sup>(3)</sup> | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 26.9                | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 21.7                | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.8                 | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 21.5                | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.3                 | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz.

|                              | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                     | MIN | TYP  | MAX  | UNIT |
|------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| SUPPLY VO                    | LTAGE (VIN PINS)                                                                    |                                                                                                                                     |     |      |      |      |
| V <sub>IN-MIN-ST</sub>       | Minimum input voltage for startup                                                   |                                                                                                                                     |     |      | 3.8  | V    |
| I <sub>SHDN</sub>            | Shutdown quiescent current                                                          | V <sub>EN</sub> = 0 V                                                                                                               |     | 2.3  | 5    | μA   |
| I <sub>Q-NONSW</sub>         | Operating quiescent current (non-switching) from V <sub>IN</sub>                    | V <sub>EN</sub> = 3.3 V<br>V <sub>FB</sub> = 1.5 V<br>V <sub>BIAS</sub> = 3.4 V external                                            |     | 7    | 13   | μA   |
| I <sub>BIAS-NONSW</sub>      | Operating quiescent current (non-switching) from external V <sub>BIAS</sub>         | $V_{\text{EN}} = 3.3 \text{ V}$ $V_{\text{FB}} = 1.5 \text{ V}$ $V_{\text{BIAS}} = 3.4 \text{ V external}$                          |     | 85   | 140  | μΑ   |
| I <sub>Q-SW</sub>            | Operating quiescent current (switching)                                             | $V_{EN} = 3.3 \text{ V}$ $I_{OUT} = 0 \text{ A}$ $R_T = \text{open}$ $V_{BIAS} = V_{OUT} = 3.3 \text{ V}$ $R_{FBT} = 1 \text{ Meg}$ |     | 24   |      | μΑ   |
| ENABLE (EI                   | N PIN)                                                                              |                                                                                                                                     |     |      | •    |      |
| V <sub>EN-VCC-H</sub>        | Voltage level to enable the internal LDO                                            | V <sub>ENABLE</sub> high level                                                                                                      | 1.2 |      |      | ٧    |
| V <sub>EN-VCC-L</sub>        | Voltage level to disable the internal LDO                                           | V <sub>ENABLE</sub> low level                                                                                                       |     |      | 0.4  | V    |
| V <sub>EN-VOUT-H</sub>       | Precision enable level for switching and regulator output                           | V <sub>ENABLE</sub> high level                                                                                                      | 2   | 2.1  | 2.42 | V    |
| V <sub>EN-VOUT-</sub><br>HYS | Hysteresis voltage between V <sub>OUT</sub> precision enable and disable thresholds | V <sub>ENABLE</sub> hysteresis                                                                                                      |     | -305 |      | mV   |
| I <sub>LKG-EN</sub>          | Enable input leakage current                                                        | V <sub>EN</sub> = 3.3 V                                                                                                             |     | 0.8  | 1.75 | μA   |
| INTERNAL I                   | DO (VCC PIN AND BIAS PIN)                                                           |                                                                                                                                     |     |      |      |      |
| V <sub>CC</sub>              | Internal LDO output voltage V <sub>CC</sub>                                         | V <sub>IN</sub> ≥ 3.8 V                                                                                                             |     | 3.3  |      | V    |
|                              | Lindon voltage legicout (LIV/LC)                                                    | V <sub>CC</sub> rising threshold                                                                                                    |     | 3.14 |      | V    |
| V <sub>CC-UVLO</sub>         | Undervoltage lockout (UVLO) thresholds for V <sub>CC</sub>                          | Hysteresis voltage between rising and falling thresholds                                                                            |     | -567 |      | mV   |
|                              | letered I DO input shapes as                                                        | V <sub>BIAS</sub> rising threshold                                                                                                  |     | 2.96 | 3.2  | V    |
| $V_{BIAS-ON}$                | Internal LDO input change over threshold to BIAS                                    | Hysteresis voltage between rising and falling thresholds                                                                            |     | -71  |      | mV   |

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7 standard with a 4-layer board and 1 W power dissipation.

<sup>(3)</sup> R<sub>θJA</sub> is highly related to PCB layout and heat sinking. See Figure 101 for measured R<sub>θJA</sub> vs PCB area from a 2-layer board and a 4-layer board.



# **Electrical Characteristics (continued)**

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz.

|                                | PARAMETER                                       | TEST CONDITIONS                                                 | MIN   | TYP   | MAX   | UNIT |
|--------------------------------|-------------------------------------------------|-----------------------------------------------------------------|-------|-------|-------|------|
| VOLTAGE R                      | EFERENCE (FB PIN)                               |                                                                 | ,     |       | 1     |      |
|                                |                                                 | $T_J = 25$ °C                                                   | 1.009 | 1.016 | 1.023 |      |
| $V_{FB}$                       | Feedback voltage                                | $T_{J} = -40^{\circ}\text{C to } 85^{\circ}\text{C}$            | 0.999 | 1.016 | 1.031 | V    |
|                                |                                                 | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$   | 0.999 | 1.016 | 1.039 |      |
| I <sub>LKG-FB</sub>            | Input leakage current at FB pin                 | FB = 1.016 V                                                    |       | 0.2   | 65    | nA   |
| THERMAL S                      | HUTDOWN                                         |                                                                 | ,     |       |       |      |
| <b>T</b> (1)                   | The area of about decree                        | Shutdown threshold                                              |       | 160   |       | °C   |
| T <sub>SD</sub> <sup>(1)</sup> | Thermal shutdown                                | Recovery threshold                                              |       | 150   |       | °C   |
| CURRENT L                      | IMIT AND HICCUP                                 |                                                                 | ,     |       | 1     |      |
| I <sub>HS-LIMIT</sub>          | Peak inductor current limit                     |                                                                 | 2.07  | 2.45  | 2.71  | Α    |
| I <sub>LS-LIMIT</sub>          | Valley inductor current limit                   |                                                                 | 0.94  | 1.1   | 1.25  | Α    |
|                                | Γ (SS/TRK PIN)                                  |                                                                 |       |       | J.    |      |
| I <sub>SSC</sub>               | Soft-start charge current                       |                                                                 | 1.17  | 2.2   | 2.85  | μA   |
| R <sub>SSD</sub>               | Soft-start discharge resistance                 | UVLO, TSD, OCP, or EN = 0 V                                     |       | 16    |       | kΩ   |
| POWER GOO                      | OD (PGOOD PIN)                                  |                                                                 | ,     |       | 1     |      |
| V <sub>PGOOD-HIGH</sub>        | Power-good flag overvoltage tripping threshold  | % of FB voltage                                                 |       | 110%  | 113%  |      |
| V <sub>PGOOD-LOW</sub>         | Power-good flag undervoltage tripping threshold | % of FB voltage                                                 | 83%   | 90%   |       |      |
| V <sub>PGOOD-HYS</sub>         | Power-good flag recovery hysteresis             | % of FB voltage                                                 |       | 6%    |       |      |
| 1                              | PGOOD pin pulldown resistance when              | V <sub>EN</sub> = 3.3 V                                         |       | 40    | 125   | -    |
| R <sub>PGOOD</sub>             | power bad                                       | V <sub>EN</sub> = 0 V                                           |       | 60    | 150   | Ω    |
| MOSFETS(2)                     |                                                 |                                                                 | ,     |       | 1     |      |
| R <sub>DS-ON-HS</sub>          | High-side MOSFET ON-resistance                  | $I_{OUT} = 1 \text{ A}$<br>$V_{BIAS} = V_{OUT} = 3.3 \text{ V}$ |       | 419   |       | mΩ   |
| R <sub>DS-ON-LS</sub>          | Low-side MOSFET ON-resistance                   | $I_{OUT} = 1 \text{ A}$<br>$V_{BIAS} = V_{OUT} = 3.3 \text{ V}$ |       | 231   |       | mΩ   |

<sup>(1)</sup> Specified by design. Not production tested

## 6.6 Timing Requirements

Typical values represent the most likely parametric norm at  $T_J = 25$ °C.

|                        |                                                     | MIN | TYP | MAX | UNIT   |
|------------------------|-----------------------------------------------------|-----|-----|-----|--------|
| CURRENT                | LIMIT AND HICCUP                                    | ·   |     |     |        |
| N <sub>OC</sub>        | Hiccup wait cycles when LS current limit tripped    |     | 32  |     | Cycles |
| T <sub>OC</sub>        | Hiccup retry delay time                             |     | 5.5 |     | ms     |
| SOFT STA               | RT (SS/TRK PIN)                                     |     |     |     |        |
| T <sub>SS</sub>        | Internal soft-start time when SS pin open circuit   |     | 4.1 |     | ms     |
| POWER G                | OOD (PGOOD PIN)                                     |     |     |     |        |
| T <sub>PGOOD-RIS</sub> | E Power-good flag rising transition deglitch delay  |     | 220 |     | μs     |
| T <sub>PGOOD-FAI</sub> | L Power-good flag falling transition deglitch delay |     | 220 |     | μs     |

<sup>(2)</sup> Measured at package pins.



# 6.7 Switching Characteristics

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to  $+125^{\circ}$ C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24 \text{ V}$ ,  $V_{OUT} = 3.3 \text{ V}$ ,  $F_S = 500 \text{ kHz}$ .

|                                     | PARAMETER                           | TEST CONDITIONS             | MIN | TYP  | MAX        | UNIT |
|-------------------------------------|-------------------------------------|-----------------------------|-----|------|------------|------|
| SW (SW PI                           | N)                                  |                             |     |      | ·          |      |
| t <sub>ON-MIN</sub> <sup>(1)</sup>  | Minimum high side MOSFET ON-time    |                             |     | 125  | 165        | ns   |
| t <sub>OFF-MIN</sub> <sup>(1)</sup> | Minimum high side MOSFET OFF-time   |                             |     | 200  | 250        | ns   |
| OSCILLAT                            | OR (SW PINS AND SYNC PIN)           |                             |     |      |            |      |
| F <sub>OSC</sub> -                  | Oscillator default frequency        | RT pin open circuit         | 445 | 500  | 570        | kHz  |
|                                     | Minimum adjustable frequency        |                             |     | 200  |            | kHz  |
| $F_{ADJ}$                           | Maximum adjustable frequency        | With 1% resistors at RT pin |     | 2200 |            | kHz  |
|                                     | Frequency adjust accuracy           |                             |     | 10%  | 165<br>250 |      |
| V <sub>SYNC-HIGH</sub>              | Sync clock high level threshold     |                             | 2   |      |            | V    |
| V <sub>SYNC-LOW</sub>               | Sync clock low level threshold      |                             |     |      | 0.4        | V    |
| D <sub>SYNC-MAX</sub>               | Sync clock maximum duty cycle       |                             |     | 90%  |            |      |
| D <sub>SYNC-MIN</sub>               | Sync clock minimum duty cycle       |                             |     | 10%  |            |      |
| t <sub>SYNC-MIN</sub>               | Minimum sync clock ON- and OFF-time |                             |     | 80   |            | ns   |

<sup>(1)</sup> Ensured by design. Not production tested.



## 6.8 Typical Characteristics

Unless otherwise specified,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz, L = 18  $\mu$ H,  $C_{OUT}$  = 100  $\mu$ F,  $C_{FF}$  = 33 pF. See *Application Curves* for bill of materials (BOM) for other  $V_{OUT}$  and  $F_S$  combinations.



Submit Documentation Feedback

Copyright © 2014–2018, Texas Instruments Incorporated



Unless otherwise specified,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz, L = 18  $\mu$ H,  $C_{OUT}$  = 100  $\mu$ F,  $C_{FF}$  = 33 pF. See *Application Curves* for bill of materials (BOM) for other  $V_{OUT}$  and  $F_S$  combinations.



Copyright © 2014–2018, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

Unless otherwise specified,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz, L = 18  $\mu$ H,  $C_{OUT}$  = 100  $\mu$ F,  $C_{FF}$  = 33 pF. See *Application Curves* for bill of materials (BOM) for other  $V_{OUT}$  and  $F_S$  combinations.



Submit Documentation Feedback

Copyright © 2014–2018, Texas Instruments Incorporated



Unless otherwise specified,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz, L = 18  $\mu$ H,  $C_{OUT}$  = 100  $\mu$ F,  $C_{FF}$  = 33 pF. See *Application Curves* for bill of materials (BOM) for other  $V_{OUT}$  and  $F_S$  combinations.



Figure 19. Switching Frequency vs V<sub>IN</sub> in Dropout Operation



Figure 20. Switching Frequency vs V<sub>IN</sub> in Dropout Operation



 $V_{OUT}$  = 3.3 V  $F_{S}$  = 500 kHz  $I_{OUT}$  = 1 A Measured on the LM46001PWPEVM with default BOM. No input filter used.



 $V_{OUT}=5~V$   $F_S=500~kHz$   $I_{OUT}=1~A$  Measured on the LM46001PWPEVM with L = 27  $\mu H,~C_{OUT}=66~\mu F,~C_{FF}=33~pF.$  No input filter used.

Figure 22. Radiated EMI Curve





 $V_{OUT}$  = 3.3 V  $F_S$  = 500 kHz  $I_{OUT}$  = 1 A Measured on LM46001PWPEVM with default BOM. EVM input filter:  $L_{in}$  = 1  $\mu$ H  $C_d$  = 47  $\mu$ F  $C_{IN4}$  = 68  $\mu$ F

Figure 23. Conducted EMI Curve



 $V_{OUT}=5$  V  $F_S=500$  kHz  $I_{OUT}=1$  Measured on LM46001PWPEVM with L = 27  $\mu H,~C_{OUT}=66~\mu F,~C_{FF}=33~pF.$  EVM input filter L $_{in}=1~\mu H~C_d=47~\mu F~C_{IN4}=68~\mu F$ 

Figure 24. Conducted EMI Curve

Product Folder Links: LM46001



Unless otherwise specified,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz, L = 18  $\mu$ H,  $C_{OUT}$  = 100  $\mu$ F,  $C_{FF}$  = 33 pF. See *Application Curves* for bill of materials (BOM) for other  $V_{OUT}$  and  $F_S$  combinations.





Figure 25. High-Side and Low-side On Resistance vs Junction Temperature

Figure 26. Shutdown Current vs Junction Temperature





Figure 27. Enable Threshold vs Junction Temperature

Figure 28. Enable Leakage Current vs Junction Temperature





Figure 30. Feedback Voltage vs Junction Temperature

Submit Documentation Feedback

Copyright © 2014–2018, Texas Instruments Incorporated



Unless otherwise specified,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 3.3 V,  $F_S$  = 500 kHz, L = 18  $\mu$ H,  $C_{OUT}$  = 100  $\mu$ F,  $C_{FF}$  = 33 pF. See *Application Curves* for bill of materials (BOM) for other  $V_{OUT}$  and  $F_S$  combinations.



Figure 31. Peak and Valley Current Limits vs Junction Temperature



Figure 32. Operating  $I_Q$  vs  $V_{IN}$  with BIAS Connected to  $V_{OUT}$ 



# 7 Detailed Description

#### 7.1 Overview

The LM46001 regulator is an easy-to-use synchronous step-down DC-DC converter that operates from 3.5-V to 60-V supply voltage. The device is capable of delivering up to 1-A DC load current with exceptional efficiency and thermal performance in a very small solution size. An extended family is available in 0.5-A and 2-A load options in pin-to-pin compatible packages.

The LM46001 employs fixed-frequency, peak-current-mode control with discontinuous conduction mode (DCM) and pulse frequency modulation (PFM) mode at light load to achieve high efficiency across the load range. The device is internally compensated, which reduces design time, and requires fewer external components. The switching frequency is programmable from 200 kHz to 2.2 MHz by an external resistor,  $R_T$ . It defaults at 500 kHz without  $R_T$ . The LM46001 is also capable of synchronization to an external clock within the 200-kHz to 2.2-MHz frequency range. The wide switching frequency range allows the device to be optimized to fit small board space at higher frequency, or high efficient power conversion at lower frequency.

Optional features are included for more comprehensive system requirements, including power-good (PGOOD) flag, precision enable, synchronization to external clock, extendable soft-start time, and output voltage tracking. These features provide a flexible and easy-to-use platform for a wide range of applications. Protection features include overtemperature shutdown,  $V_{CC}$  undervoltage lockout (UVLO), cycle-by-cycle current limit, and short-circuit protection with hiccup mode.

The family requires few external components and the pin arrangement was designed for simple, optimum PCB layout. The LM46001 device is available in a 16-lead HTSSOP package (PWP, 6.6 mm  $\times$  5.1 mm  $\times$  1.2 mm) with 0.65-mm lead pitch.

# 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Fixed-Frequency, Peak-Current Mode Controlled Step-Down Regulator

The following operating description of the LM46001 refers to the *Functional Block Diagram* and to the waveforms in Figure 33. The LM46001 is a step-down buck regulator with both high-side (HS) switch and low-side (LS) switch (synchronous rectifier) integrated. The LM46001 supplies a regulated output voltage by turning on the HS and LS NMOS switches with controlled ON-time. During the HS switch ON-time, the SW pin voltage  $V_{SW}$  swings up to approximately  $V_{IN}$ , and the inductor current  $I_L$  increases with a linear slope ( $V_{IN} - V_{OUT}$ ) / L. When the HS switch is turned off by the control logic, the LS switch is turned on after a anti-shoot-through dead time. Inductor current discharges through the LS switch with a slope of  $-V_{OUT}$  / L. The control parameter of buck converters are defined as duty cycle D =  $t_{ON}$  /  $T_{SW}$ , where  $t_{ON}$  is the HS switch ON-time and  $T_{SW}$  is the switching period. The regulator control loop maintains a constant output voltage by adjusting the duty cycle D. In an ideal buck converter, where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage: D =  $V_{OUT}$  /  $V_{IN}$ .



Figure 33. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM)

The LM46001 synchronous buck converter employs peak-current-mode control topology. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak current command based on voltage offset. The peak inductor current is sensed from the HS switch and compared to the peak current to control the ON-time of the HS switch. The voltage feedback loop is internally compensated, which allows for fewer external components, makes it easy to design, and provides stable operation with almost any combination of output capacitors. The regulator operates with fixed switching frequency in continuous conduction mode (CCM) and discontinuous conduction mode (DCM). At very light load, the LM46001 operates in PFM to maintain high efficiency, and the switching frequency decreases with reduced load current.

#### 7.3.2 Light Load Operation

DCM operation is employed in the LM46001 when the inductor current valley reaches zero. The LM46001 is in DCM when load current is less than half of the peak-to-peak inductor current ripple in CCM. In DCM, the LS switch is turned off when the inductor current reaches zero. Switching loss is reduced by turning off the LS FET at zero current and the conduction loss is lowered by not allowing negative current conduction. Power conversion efficiency is higher in DCM than CCM under the same conditions.

In DCM, the HS switch ON-time reduces with lower load current. When either the minimum HS switch ON-time  $(T_{ON\text{-}MIN})$  or the minimum peak inductor current  $(I_{PEAK\text{-}MIN})$  is reached, the switching frequency decreases to maintain regulation. At this point, the LM46001 operates in PFM. In PFM, switching frequency is decreased by the control loop when load current reduces to maintain output voltage regulation. Switching loss is further reduced in PFM operation due to less frequent switching actions. Figure 34 shows an example of switching frequency decreases with decreased load current.



Figure 34. Switching Frequency Decreases with Lower Load Current in PFM Operation  $V_{OUT} = 5 \text{ V}, F_S = 1 \text{ MHz}$ 

In PFM operation, a small positive DC offset is required at the output voltage to activate the PFM detector. The lower the frequency in PFM, the more DC offset is needed at  $V_{OUT}$ . See *Typical Characteristics* for typical DC offset at very light load. If the DC offset on  $V_{OUT}$  is not acceptable for a given application, a static load at output is recommended to reduce or eliminate the offset. Lowering values of the feedback divider  $R_{FBT}$  and  $R_{FBB}$  can also serve as a static load. In conditions with low  $V_{IN}$  and/or high frequency, the LM46001 may not enter PFM mode if the output voltage cannot be charged up to provide the trigger to activate the PFM detector. Once the LM46001 is operating in PFM mode at higher  $V_{IN}$ , the device remains in PFM operation when  $V_{IN}$  is reduced.

#### 7.3.3 Adjustable Output Voltage

The voltage regulation loop in the LM46001 regulates output voltage by maintaining the voltage on FB pin ( $V_{FB}$ ) to be the same as the internal REF voltage ( $V_{REF}$ ). A resistor divider pair is needed to program the ratio from output voltage  $V_{OUT}$  to  $V_{FB}$ . The resistor divider is connected from the  $V_{OUT}$  of the LM46001 to ground with the mid-point connecting to the FB pin.



Figure 35. Output Voltage Setting

The voltage reference system produces a precise voltage reference over temperature. The internal REF voltage is 1.016 V typically. To program the output voltage of the LM46001 to be a certain value  $V_{OUT}$ ,  $R_{FBB}$  can be calculated with a selected  $R_{FBT}$  by

$$R_{FBB} = \frac{V_{FB}}{V_{OUT} - V_{FB}} R_{FBT} \tag{1}$$

The choice of the  $R_{FBT}$  depends on the application.  $R_{FBT}$  in the range from 10 k $\Omega$  to 100 k $\Omega$  is recommended for most applications. A lower  $R_{FBT}$  value can be used if static loading is desired to reduce  $V_{OUT}$  offset in PFM operation. Lower  $R_{FBT}$  reduces efficiency at very light load. Less static current goes through a larger  $R_{FBT}$  and might be more desirable when light load efficiency is critical. But  $R_{FBT}$  larger than 1 M $\Omega$  is not recommended because it makes the feedback path more susceptible to noise. Larger  $R_{FBT}$  value requires more carefully designed feedback path on the PCB. The tolerance and temperature variation of the resistor dividers affect the output voltage regulation. TI recommends using divider resistors with 1% tolerance or better and temperature coefficient of 100 ppm or lower.



If the resistor divider is not connected properly, output voltage cannot be regulated since the feedback loop is broken. If the FB pin is shorted to ground, the output voltage is driven close to  $V_{\rm IN}$ , since the regulator sees under voltage on the FB pin and increases the output voltage. The load connected to the output could be damaged under such a condition. Do not short FB pin to ground when the LM46001 is enabled. It is important to route the feedback trace away from the noisy area of the PCB. For more layout recommendations, please refer to the *Layout* section.

#### 7.3.4 Enable (ENABLE)

Voltage on the ENABLE pin ( $V_{EN}$ ) controls the ON or OFF functionality of the LM46001. Applying a voltage less than 0.4 V to the ENABLE input shuts down the operation of the LM46001. In shutdown mode the quiescent current drops to typically 2.3  $\mu$ A at  $V_{IN}$  = 24 V.

The internal LDO output voltage  $V_{CC}$  is turned on when  $V_{EN}$  is higher than 1.2 V. The LM46001 switching action and output regulation are enabled when  $V_{EN}$  is greater than 2.1 V (typical). The LM46001 supplies regulated output voltage when enabled and output current up to 1 A.

The ENABLE pin is an input and cannot be left open circuited. The simplest way to enable the operation of the LM46001 is to connect the ENABLE pin to the VIN pins directly. This allows self-start-up of the LM46001 when  $V_{\rm IN}$  is within the operation range.

Many applications benefit from the employment of an enable divider  $R_{\text{ENT}}$  and  $R_{\text{ENB}}$  in Figure 36 to establish a precision system UVLO level for the stage. System UVLO can be used for supplies operating from utility power as well as battery power. It can be used for sequencing, ensuring reliable operation, or supply protection, such as a battery discharge voltage level. An external logic signal can also be used to drive EN input for system sequencing and protection.



Figure 36. System UVLO By Enable Dividers

#### 7.3.5 VCC, UVLO, and BIAS

The LM46001 integrates an internal LDO to generate  $V_{CC}$  for control circuitry and MOSFET drivers. The nominal voltage for  $V_{CC}$  is 3.3 V. The VCC pin is the output of the LDO and must be properly bypassed. Place a high-quality ceramic capacitor with 2.2  $\mu$ F to 10  $\mu$ F capacitance and 6.3-V or higher rated voltage as close as possible to VCC and grounded to the exposed PAD and ground pins. The VCC output pin must not be loaded, left floating, connected to any other external supply, or shorted to ground during operation. Shorting VCC to ground during operation may cause damage to the LM46001.

Undervoltage lockout (UVLO) prevents the LM46001 from operating until the  $V_{CC}$  voltage exceeds 3.14 V (typical). The  $V_{CC}$  UVLO threshold has 567 mV of hysteresis (typically) to prevent undesired shutdown due to temporary  $V_{IN}$  droops.

The internal LDO has two inputs: primary from VIN and secondary from BIAS input. The BIAS input powers the LDO when  $V_{BIAS}$  is higher than the change-over threshold. Power loss of an LDO is calculated by  $I_{LDO} \times (V_{IN-LDO}) = V_{OUT-LDO}$ . The higher the difference between the input and output voltages of the LDO, the more power loss occur to supply the same output current. The BIAS input is designed to reduce the difference of the input and output voltages of the LDO to reduce power loss and improve the LM46001 efficiency, especially at light load. TI recommends tying the BIAS pin to  $V_{OUT}$  when  $V_{OUT} \ge 3.3 \text{ V}$ . Ground the BIAS pin in applications with  $V_{OUT}$  less than 3.3 V. BIAS input can also come from an external voltage source, if available, to reduce power loss. When used, a 1- $\mu$ F to 10- $\mu$ F, high-quality ceramic capacitor is recommended to bypass the BIAS pin to ground.



#### 7.3.6 Soft-Start and Voltage Tracking (SS/TRK)

The LM46001 has a flexible and easy-to-use start up rate control pin: SS/TRK. The soft-start feature is there to prevent inrush current impacting the LM46001 and its supply when power is first applied. Soft start is achieved by slowly ramping up the target regulation voltage when the device is first enabled or powered up.

The simplest way to use the device is to leave the SS/TRK pin open circuit. The LM46001 employs the internal soft-start control ramp and start up to the regulated output voltage in 4.1 ms, typically.

In applications with a large amount of output capacitors, or higher  $V_{OUT}$ , or other special requirements, the soft-start time can be extended by connecting an external capacitor  $C_{SS}$  from SS/TRK pin to AGND. Extended soft-start time further reduces the supply current needed to charge up output capacitors and supply any output loading. An internal current source ( $I_{SSC} = 2.2 \,\mu\text{A}$ ) charges  $C_{SS}$  and generates a ramp from 0 V to  $V_{FB}$  to control the ramp-up rate of the output voltage.  $V_{FB}$  value is typically 1V and therefore it is not mentioned in the below equation. For a desired soft start time  $t_{SS}$ , the capacitance for  $C_{SS}$  can be found by:

$$C_{SS} = I_{SSC} \times I_{SS} \tag{2}$$

The soft start capacitor  $C_{SS}$  is discharged by an internal FET when  $V_{OUT}$  is shutdown by hiccup protection due to excessive load, temperature shutdown due to overheating or ENABLE = logic low. A large  $C_{SS}$  capacitor takes a long time to discharge when ENABLE is toggled low. If ENABLE is toggled high again before the  $C_{SS}$  is completely discharged, then the next resulting soft-start ramp follows the internal soft-start ramp. Only when the soft-start voltage reaches the leftover voltage on  $C_{SS}$  does the output follow the ramp programmed by  $C_{SS}$ . This behavior looks as if there are two slopes at startup. If this is not acceptable by a certain application, a R-C low-pass filter can be added to ENABLE to slow down the shutting down of VCC, which allows more time to discharge  $C_{SS}$ .

The LM46001 is capable of start up into prebiased output conditions. When the inductor current reaches zero, the LS switch is turned off to avoid negative current conduction. This operation mode is also called diode emulation mode. It is built-in by the DCM operation at light loads. With a prebiased output voltage, the LM46001 waits until the soft-start ramp allows regulation above the prebiased voltage. The device then follows the soft-start ramp to the regulation level.

When an external voltage ramp is applied to the SS/TRK pin, the LM46001 FB voltage follows the external ramp if the ramp magnitude is lower than the internal soft-start ramp. A resistor divider pair can be used on the external control ramp to the SS/TRK pin to program the tracking rate of the output voltage. The final external ramp voltage applied at the SS/TRK pin must be above 1.2 V to avoid abnormal operation.



Figure 37. Soft-Start Tracking External Ramp

 $V_{OUT}$  tracked to an external voltage ramp has the option of ramping up slower or faster than the internal voltage ramp.  $V_{FB}$  always follows the lower potential of the internal voltage ramp and the voltage on the SS/TRK pin. Figure 38 shows the case when  $V_{OUT}$  ramps slower than the internal ramp, while Figure 39 shows when  $V_{OUT}$  ramps faster than the internal ramp. Faster start-up time may result in inductor current tripping current protection during start-up. Use with special care.





Figure 38. Tracking With Longer Start-up Time Than the Internal Ramp



Figure 39. Tracking With Shorter Start-up Time Than the Internal Ramp

#### 7.3.7 Switching Frequency (RT) and Synchronization (SYNC)

The switching frequency of the LM46001 can be programmed by the resistor  $R_T$  from the RT pin to ground. The frequency is inversely proportional to the  $R_T$  resistance. The RT pin can be left floating, and the LM46001 will operate at 500 kHz default switching frequency. The RT pin is not designed to be connected to ground or any other voltage.

For a desired frequency, typical R<sub>T</sub> resistance can be found by Equation 3.

$$R_T(k\Omega) = 40200 / Freq (kHz) - 0.6$$
 (3)

Figure 40 shows R<sub>T</sub> resistance vs switching frequency F<sub>S</sub> curve.



Figure 40. R<sub>T</sub> Resistance vs Switching Frequency



Table 1 provides typical R<sub>T</sub> values for a given F<sub>S</sub>.

Table 1. Typical Frequency Setting R<sub>T</sub> Resistance

| F <sub>S</sub> (kHz) | $R_{T}$ (k $\Omega$ ) |
|----------------------|-----------------------|
| 200                  | 200                   |
| 350                  | 115                   |
| 500                  | 80.6                  |
| 750                  | 53.6                  |
| 1000                 | 39.2                  |
| 1500                 | 26.1                  |
| 2000                 | 19.6                  |
| 2200                 | 17.8                  |



The LM46001 switching action can also be synchronized to an external clock from 200 kHz to 2.2 MHz. Connect an external clock to the SYNC pin, with proper high-speed termination, to avoid ringing. Ground the SYNC pin if not used.



Figure 41. Frequency Synchronization

The recommendations for the external clock include high level no lower than 2 V, low level no higher than 0.4 V, duty cycle between 10% and 90% and both positive and negative pulse width no shorter than 80 ns. When the external clock fails at logic high or low, the LM46001 switches at the frequency programmed by the  $R_T$  resistor after a time-out period. TI recommends connecting a resistor  $R_T$  to the RT pin such that the internal oscillator frequency is the same as the target clock frequency when the LM46001 is synchronized to an external clock. This allows the regulator to continue operating at approximately the same switching frequency if the external clock fails.

The choice of switching frequency is usually a compromise between conversion efficiency and the size of the application circuit. Lower switching frequency implies reduced switching losses (including gate charge losses, switch transition losses, etc.) and usually results in higher overall efficiency. However, higher switching frequency allows use of smaller LC output filters and hence a more compact design. Lower inductance also helps transient response (higher large signal slew rate of inductor current), and reduces the DCR loss. The optimal switching frequency is usually a trade-off in a given application and thus needs to be determined on a case-by-case basis. It is related to the input voltage, output voltage, most frequent load current level(s), external component choices, and circuit size requirement. The choice of switching frequency may also be limited if an operating condition triggers ton-min or tof-ends.

#### 7.3.8 Minimum ON-Time, Minimum OFF-Time and Frequency Foldback at Dropout Conditions

Minimum ON-time,  $t_{ON-MIN}$ , is the smallest duration of time that the HS switch can be on. Minimum ON-time ( $t_{ON-MIN}$ ) is typically 125 ns in the LM46001. Minimum OFF-time,  $t_{OFF-MIN}$ , is the smallest duration that the HS switch can be off.  $T_{OFF-MIN}$  is typically 200 ns in the LM46001.

In CCM operation,  $t_{\text{ON-MIN}}$  and  $t_{\text{OFF-MIN}}$  limits the voltage conversion range given a selected switching frequency. The minimum duty cycle allowed is

$$D_{MIN} = t_{ON-MIN} \times F_{S} \tag{4}$$

And the maximum duty cycle allowed is

$$D_{MAX} = 1 - t_{OFF-MIN} \times F_{S}$$
 (5)

Given fixed  $t_{\text{ON-MIN}}$  and  $t_{\text{OFF-MIN}}$ , the higher the switching frequency the narrower the range of the allowed duty cycle. In the LM46001, a frequency foldback scheme is employed to extend the maximum duty cycle when  $t_{\text{OFF-MIN}}$  is reached. The switching frequency decreases once longer duty cycle is needed under low VIN conditions. The switching frequency can be decreased to approximately 1/10 of the programmed frequency by  $R_T$  or the synchronization clock. Such wide range of frequency foldback allows the LM46001 output voltage to stay in regulation with a much lower supply voltage  $V_{\text{IN}}$ . This leads to a lower effective dropout voltage. See *Typical Characteristics* for more details.

Given an output voltage, the choice of the switching frequency affects the allowed input voltage range, solution size and efficiency. The maximum operatable supply voltage can be found by

$$V_{\text{IN-MAX}} = V_{\text{OUT}} / (F_{\text{S}} \times t_{\text{ON-MIN}})$$
 (6)

At lower supply voltage, the switching frequency decreases once  $t_{OFF-MIN}$  is tripped. The minimum  $V_{IN}$  without frequency foldback can be approximated by:

$$V_{\text{IN-MIN}} = V_{\text{OUT}} / (1 - F_{\text{S}} \times t_{\text{OFF-MIN}}) \tag{7}$$

Taking considerations of power losses in the system with heavy load operation,  $V_{\text{IN-MIN}}$  is higher than the result calculated in Equation 7 . With frequency foldback,  $V_{\text{IN-MIN}}$  is lowered by decreased  $F_{\text{S}}$ . Figure 42 gives an example of how  $F_{\text{S}}$  decreases with decreasing supply voltage  $V_{\text{IN}}$  at dropout operation.

Copyright © 2014–2018, Texas Instruments Incorporated



Figure 42. Switching Frequency Decreases in Dropout Operation  $V_{OUT} = 5 \text{ V}, F_S = 1 \text{ MHz}$ 

## 7.3.9 Internal Compensation and CFF

The LM46001 is internally compensated with  $R_C = 400~k\Omega$  and  $C_C = 50~pF$  as shown in *Functional Block Diagram*. The internal compensation is designed such that the loop response is stable over the entire operating frequency and output voltage range. Depending on the output voltage, the compensation loop phase margin can be low with all ceramic capacitors at the output. TI recommends placing an external feed-forward capacitor  $C_{FF}$  in parallel with the top resistor divider  $R_{FBT}$  for optimum transient performance.



Figure 43. Feed-Forward Capacitor for Loop Compensation

The feed-forward capacitor  $C_{FF}$  in parallel with  $R_{FBT}$  places an additional zero before the crossover frequency of the control loop to boost phase margin. The zero frequency can be found by:

$$f_{Z-CFF} = 1 / (2\pi \times R_{FBT} \times C_{FF})$$
(8)

An additional pole is also introduced with C<sub>FF</sub> at the frequency of

$$f_{P-CFF} = 1 / (2\pi \times C_{FF} \times (R_{FBT} // R_{FBB}))$$

$$(9)$$

Select the  $C_{FF}$  so that the bandwidth of the control loop without the  $C_{FF}$  is centered between  $f_{Z-CFF}$  and  $f_{P-CFF}$ . The zero  $f_{Z-CFF}$  adds phase boost at the crossover frequency and improves transient response. The pole  $f_{P-CFF}$  helps maintaining proper gain margin at frequency higher than the crossover frequency.

Designs with different combinations of output capacitors need different  $C_{FF}$ . Different types of capacitors have different Equivalent Series Resistance (ESR). Ceramic capacitors have the smallest ESR and need the most  $C_{FF}$ . Electrolytic capacitors have much larger ESR and the ESR zero frequency

$$f_{Z-ESR} = 1 / (2\pi \times ESR \times C_{OUT})$$
 (10)

would be low enough to boost the phase up around the crossover frequency. Designs using mostly electrolytic capacitors at the output may not need any  $C_{\text{FF}}$ .

The  $C_{FF}$  creates a time constant with  $R_{FBT}$  that couples in the attenuated output voltage ripple to the FB node. If the  $C_{FF}$  value is too large, it can couple too much ripple to the FB and affect  $V_{OUT}$  regulation. It could also couple too much transient voltage deviation and falsely trip PGOOD thresholds. Therefore, calculate  $C_{FF}$  based on output capacitors used in the system. At cold temperatures, the value of  $C_{FF}$  might change based on the tolerance of the chosen component. This may reduce its impedance and ease noise coupling on the FB node. To avoid this, more capacitance can be added to the output or the value of  $C_{FF}$  can be reduced. Please refer to the *Detailed Design Procedure* for the calculation of  $C_{FF}$ .



#### 7.3.10 Bootstrap Voltage (CBOOT)

The driver of the HS switch requires a bias voltage higher than  $V_{IN}$  when the HS switch is ON. The capacitor connected between CBOOT and SW pins works as a charge pump to boost voltage on the CBOOT pin to ( $V_{SW} + V_{CC}$ ). The boot diode is integrated on the LM46001 die to minimize the bill of materials (BOM). A synchronous switch is also integrated in parallel with the boot diode to reduce voltage drop on CBOOT. A high-quality ceramic 0.47  $\mu$ F 6.3 V or higher capacitor is recommended for  $C_{ROOT}$ .

#### 7.3.11 Power Good (PGOOD)

The LM46001 has a built-in power-good flag at the PGOOD pin to indicate whether the output voltage is within its regulation level. The PGOOD signal can be used for start-up sequencing of multiple rails or fault protection. The PGOOD pin is an open-drain output that requires a pull-up resistor to an appropriate DC voltage. Voltage detected by the PGOOD pin must never exceed 12 V. A resistor divider pair can be used to divide the voltage down from a higher potential. A typical range of pullup resistor value is 10 k $\Omega$  to 100 k $\Omega$ .

When the FB voltage is within the power-good band, +4% above and -4% below the internal reference  $V_{REF}$  typically, the PGOOD switch is turned off and the PGOOD voltage is pulled up to the voltage level defined by the pullup resistor or divider. When the FB voltage is outside of the tolerance band, +10% above or -10% below  $V_{REF}$  typically, the PGOOD switch is turned on and the PGOOD pin voltage is pulled low to indicate power bad. Both rising and falling edges of the power-good flag have a built-in 220- $\mu$ s (typical) deglitch delay.

#### 7.3.12 Overcurrent and Short-Circuit Protection

The LM46001 is protected from overcurrent conditions by cycle-by-cycle current limiting on both peak and valley of the inductor current. Hiccup mode is activated to prevent overheating if a fault condition persists.

High-side MOSFET overcurrent protection is implemented by the nature of the peak current mode control. The HS switch current is sensed when the HS is turned on after a set blanking time. The HS switch current is compared to the output of the error amplifier (EA) minus slope compensation every switching cycle. See *Functional Block Diagram* for more details. The peak current of the HS switch is limited by the maximum EA output voltage minus the slope compensation at every switching cycle. The slope compensation magnitude at the peak current is proportional to the duty cycle.

When the LS switch is turned on, the current going through it is also sensed and monitored. The LS switch is turned OFF at the end of a switching cycle if its current is above the LS current limit I<sub>LS-LIMIT</sub>. The LS switch is kept ON so that inductor current keeps ramping down, until the inductor current ramps below I<sub>LS-LIMIT</sub>. Then the LS switch is turned OFF, and the HS switch is turned on after a dead time. If the current of the LS switch is higher than the LS current limit for 32 consecutive cycles and the power-good flag is low, hiccup current protection mode is activated. In hiccup mode, the regulator is shut down and kept off for 5.5 ms typically before the LM46001 tries to start again. If over-current or short-circuit fault condition still exist, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe over-current conditions, preventing over heating and potential damage to the device.

Hiccup is only activated when the power-good flag is low. Under non-severe overcurrent conditions when  $V_{\text{OUT}}$  has not fallen outside of the PGOOD tolerance band, the LM46001 reduces the switching frequency and keep the inductor current valley clamped at the LS current limit level. This operation mode allows slight over current operation during load transients without tripping hiccup. If the power-good flag becomes low, hiccup operation starts after LS current limit is tripped 32 consecutive cycles.

## 7.3.13 Thermal Shutdown

Thermal shutdown is a built-in self protection to limit junction temperature and prevent damages due to overheating. Thermal shutdown turns off the device when the junction temperature exceeds 160°C typically to prevent further power dissipation and temperature rise. The junction temperature reduces after thermal shutdown. The LM46001 attempts to restart when the junction temperature drops to 150°C.

#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

The EN pin provides electrical ON and OFF control for the LM46001. When  $V_{EN}$  is below 0.4 V, the device is in shutdown mode. Both the internal LDO and the switching regulator are off. In shutdown mode the quiescent current drops to 2.3  $\mu$ A typically with  $V_{IN}$  = 24 V. The LM46001 also employs undervoltage lockout protection. If the  $V_{CC}$  voltage is below the UVLO level, the output of the regulator is turned off.

#### 7.4.2 Stand-by Mode

The internal LDO has a lower enable threshold than the regulator. When ENABLE voltage is above 1.2 V and below the precision enable falling threshold (1.8 V typically), the internal LDO regulates the  $V_{CC}$  voltage at 3.3 V. The precision enable circuitry is turned on once  $V_{CC}$  is above the UVLO threshold. The switching action and voltage regulation are not enabled unless  $V_{EN}$  rises above the precision enable threshold (2.1 V typically).

#### 7.4.3 Active Mode

The LM46001 is in active mode when  $V_{EN}$  is above the precision enable threshold and  $V_{CC}$  is above its UVLO level. The simplest way to enable the LM46001 is to connect the EN pin to  $V_{IN}$ . This allows self-start-up of the LM46001 when the input voltage is in the operation range: 3.5 V to 60 V. See *Enable (ENABLE)* and *VCC*, *UVLO*, and *BIAS* for details on setting these operating levels.

In active mode, depending on the load current, the LM46001 is in one of four modes:

- 1. Continuous conduction mode (CCM) with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple;
- 2. Discontinuous conduction mode (DCM) with fixed switching frequency when load current is lower than half of the peak-to-peak inductor current ripple in CCM operation;
- 3. Pulse frequency modulation (PFM) when switching frequency is decreased at very light load;
- 4. Foldback mode when switching frequency is decreased to maintain output regulation at lower supply voltage  $V_{\text{IN}}$ .

#### 7.4.4 CCM Mode

CCM operation is employed in the LM46001 when the load current is higher than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is fixed unless the minimum HS switch ON-time  $(T_{ON-MIN})$ , the minimum HS switch OFF-time  $(t_{OFF-MIN})$  or LS current limit is exceeded. The output voltage ripple is at a minimum in this mode, and the maximum output current of 1 A can be supplied by the LM46001

#### 7.4.5 Light Load Operation

When the load current is lower than half of the peak-to-peak inductor current in CCM, the LM46001 operates in DCM, also known as diode emulation mode (DEM). In DCM operation, the LS FET is turned off when the inductor current drops to 0 A to improve efficiency. Both switching losses and conduction losses are reduced in DCM, comparing to forced PWM operation at light load.

At even lighter current loads, PFM is activated to maintain high efficiency operation. When the HS switch ON-time reduces to T<sub>ON\_MIN</sub> or peak inductor current reduces to its minimum I<sub>PEAK-MIN</sub>, the switching frequency reduces to maintain proper regulation. Efficiency is greatly improved by reducing switching and gate drive losses.

#### 7.4.6 Self-Bias Mode

For highest efficiency of operation, it is recommended that the BIAS pin be connected directly to  $V_{OUT}$  when  $V_{OUT} \ge 3.3$  V. In this self-bias mode of operation, the difference between the input and output voltages of the internal LDO are reduced and therefore the total efficiency of the LM46001 is improved. These efficiency gains are more evident during light load operation. During this mode of operation, the LM46001 operates with a minimum quiescent current of 24  $\mu$ A (typical). See *VCC*, *UVLO*, and *BIAS* for more details.



# 8 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The LM46001 is a step-down DC-to-DC regulator. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 1 A. The following design procedure can be used to select components for the LM46001. Alternately, the WEBENCH® software may be used to generate complete designs. When generating a design, the WEBENCH® software utilizes iterative design procedure and accesses comprehensive databases of components. See *Custom Design With WEBENCH® Tools* for more details.

This section presents a simplified discussion of the design process.

## 8.2 Typical Applications

The LM46001 only requires a few external components to convert from a wide range of supply voltage to output voltage. Figure 44 shows a basic schematic when BIAS is connected to  $V_{OUT}$ . This is recommended for  $V_{OUT} \ge 3.3 \text{ V}$ . For  $V_{OUT} < 3.3 \text{ V}$ , connect BIAS to ground, as shown in Figure 45.



Copyright © 2018, Texas Instruments Incorporated

Figure 44. LM46001 Basic Schematic for V<sub>OUT</sub> ≥ 3.3 V, tie BIAS to V<sub>OUT</sub>

Figure 45. LM46001 Basic Schematic for  $V_{OUT}$  < 3.3 V, tie BIAS to Ground

The LM46001 also integrates a full list of optional features to aid system design requirements, such as precision enable,  $V_{CC}$  UVLO, programmable soft-start, output voltage tracking, programmable switching frequency, clock synchronization and power-good indication. Each application can select the features for a more comprehensive design. A schematic with all features utilized is shown in Figure 46.



# **Typical Applications (continued)**



Copyright © 2018, Texas Instruments Incorporated

Figure 46. LM46001 Schematic with All Features

The external components have to fulfill the needs of the application, but also the stability criteria of the device control loop. The LM46001 is optimized to work within a range of external components. The LC-output-filter inductance and capacitance must be considered in conjunction, creating a double pole, responsible for the corner frequency of the converter. Table 2 can be used to simplify the output filter component selection.

Product Folder Links: *LM46001* 

Copyright © 2014-2018, Texas Instruments Incorporated



# **Typical Applications (continued)**

Table 2. L, C<sub>OUT</sub> and C<sub>FF</sub> Typical Values

| F <sub>S</sub> (kHz)     | L (µH) <sup>(1)</sup> | C <sub>OUT</sub> (μF) <sup>(2)</sup> | C <sub>FF</sub> (pF) (3)(4) | R <sub>T</sub> (kΩ) | $R_{FBB}$ (k $\Omega$ ) (3)(4) |
|--------------------------|-----------------------|--------------------------------------|-----------------------------|---------------------|--------------------------------|
| V <sub>OUT</sub> = 1 V   |                       |                                      |                             |                     |                                |
| 200                      | 18                    | 500                                  | none                        | 200                 | 100                            |
| 500                      | 6.8                   | 330                                  | none                        | 80.6 or open        | 100                            |
| 1000                     | 3.3                   | 180                                  | none                        | 39.2                | 100                            |
| 2200                     | 1.5                   | 100                                  | none                        | 17.8                | 100                            |
| V <sub>OUT</sub> = 3.3 V |                       |                                      |                             |                     |                                |
| 200                      | 47                    | 220                                  | 44                          | 200                 | 442                            |
| 500                      | 18                    | 100                                  | 33                          | 80.6 or open        | 442                            |
| 1000                     | 10                    | 47                                   | 18                          | 39.2                | 442                            |
| 2200                     | 4.7                   | 27                                   | 12                          | 17.8                | 442                            |
| V <sub>OUT</sub> = 5 V   |                       |                                      |                             |                     |                                |
| 200                      | 56                    | 150                                  | 66                          | 200                 | 249                            |
| 500                      | 27                    | 66                                   | 33                          | 80.6 or open        | 249                            |
| 1000                     | 15                    | 33                                   | 22                          | 39.2                | 249                            |
| 2200                     | 6.8                   | 22                                   | 18                          | 17.8                | 249                            |
| V <sub>OUT</sub> = 12 V  |                       |                                      |                             |                     |                                |
| 200                      | 100                   | 33                                   | see note (5)                | 200                 | 93.1                           |
| 500                      | 47                    | 22                                   | 47                          | 80.6 or open        | 93.1                           |
| 1000                     | 22                    | 15                                   | 33                          | 39.2                | 93.1                           |
| V <sub>OUT</sub> = 24 V  |                       |                                      |                             |                     |                                |
| 200                      | 180                   | 22                                   | see note (5)                | 200                 | 44.2                           |
| 500                      | 82                    | 15                                   | see note (5)                | 80.6 or open        | 44.2                           |
| 1000                     | 47                    | 10                                   | see note (5)                | 39.2                | 44.2                           |

Product Folder Links: LM46001

(5) High ESR C<sub>OUT</sub> gives enough phase boost, and C<sub>FF</sub> might not be needed.

Inductor values are calculated based on typical  $V_{IN}=24~V.$  For  $V_{OUT}=24~V.$   $V_{IN}=48~V.$  All the  $C_{OUT}$  values are after derating. Add more when using ceramics  $R_{FBT}=0~\Omega$  for  $V_{OUT}=1~V.$   $R_{FBT}=1~M\Omega$  for all other  $V_{OUT}$  settings. For descript, with  $R_{FBT}$  other than 1  $M\Omega$ , adjust  $C_{FF}$  such that  $(C_{FF}\times R_{FBT})$  is unchanged and adjust  $R_{FBB}$  such that  $(R_{FBT}/R_{FBB})$  is



#### 8.2.1 Design Requirements

A detailed design procedure is described based on a design example. For this design example, use the parameters listed in Table 3 as the input parameters.

**Table 3. Design Example Parameters** 

| DESIGN PARAMETER                | VALUE                                  |
|---------------------------------|----------------------------------------|
| Input voltage V <sub>IN</sub>   | 24 V typical, range from 3.8 V to 60 V |
| Output voltage V <sub>OUT</sub> | 3.3 V                                  |
| Input ripple voltage            | 400 mV                                 |
| Output ripple voltage           | 30 mV                                  |
| Output current rating           | 1 A                                    |
| Operating frequency             | 500 kHz                                |
| Soft-start time                 | 10 ms                                  |

#### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM46001 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OLT})$ , and output current  $(I_{OLT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Output Voltage Setpoint

The output voltage of the LM46001 device is externally adjustable using a resistor divider network. The divider network is comprised of top feedback resistor R<sub>FBT</sub> and bottom feedback resistor R<sub>FBB</sub>. The following equation is used to determine the output voltage of the converter:

$$R_{FBB} = \frac{V_{FB}}{V_{OUT} - V_{FB}} R_{FBT} \tag{11}$$

Choose the value of the  $R_{FBT}$  to be 1 M $\Omega$  to minimize quiescent current to improve light load efficiency in this application. With the desired output voltage set to be 3.3 V and the  $V_{FB}$  = 1.016 V, the  $R_{FBB}$  value can then be calculated using Equation 11. The formula yields a value of 444.83 k $\Omega$ . Choose the closest available value of 442 k $\Omega$  for the  $R_{FBB}$ . See *Adjustable Output Voltage* for more details.

## 8.2.2.3 Switching Frequency

The default switching frequency of the LM46001 device is set at 500 kHz when RT pin is open circuit. The switching frequency is selected to be 500 kHz in this application for one less passive components. If other frequency is desired, use Equation 12 to calculate the required value for  $R_T$ .

$$R_T(k\Omega) = 40200 / Freq (kHz) - 0.6$$
 (12)

For 500 kHz, the calculated R<sub>T</sub> is 79.8 k $\Omega$  and standard value 80.6 k $\Omega$  can also be used to set the switching frequency at 500 kHz.



#### 8.2.2.4 Input Capacitors

The LM46001 device requires high frequency input decoupling capacitor(s) and a bulk input capacitor, depending on the application. The typical recommended value for the high frequency decoupling capacitor is 4.7  $\mu$ F to 10  $\mu$ F. A high-quality ceramic type X5R or X7R with sufficient voltage rating is recommended. The voltage rating must be greater than the maximum input voltage. To compensate the derating of ceramic capacitor, a voltage rating of twice the maximum input voltage is recommended. Additionally, some bulk capacitance may be required, especially if the LM46001 circuit is not located within approximately 5 cm from the input voltage source. The bulk input capacitor is used to provide damping to the voltage spiking due to the lead inductance of the cable or trace. The value for this capacitor is not critical but must be rated to handle the maximum input voltage including ripple.

For this design, a 10  $\mu$ F, X7R dielectric capacitor rated for 100 V is used for the input decoupling capacitor. The equivalent series resistance (ESR) is approximately 3 m $\Omega$ , and the current-rating is 3 A. Include a capacitor with a value of 0.1  $\mu$ F for high-frequency filtering and place it as close as possible to the device pins.

#### NOTE

DC Bias effect: High capacitance ceramic capacitors have a DC Bias effect, which will have a strong influence on the final effective capacitance. Therefore the right capacitor value has to be chosen carefully. Package size and voltage rating in combination with dielectric material are responsible for differences between the rated capacitor value and the effective capacitance.

#### 8.2.2.5 Inductor Selection

The first criterion for selecting an output inductor is the inductance itself. In most Buck converters, this value is based on the desired peak-to-peak ripple current,  $\Delta i_L$ , that flows in the inductor along with the DC load current. As with switching frequency, the selection of the inductor is a tradeoff between size and cost. Higher inductance gives lower ripple current and hence lower output voltage ripple with the same output capacitors. Lower inductance could result in smaller, less expensive component. An inductance that gives a ripple current of 20% to 40% of the 1 A at the typical supply voltage is a good starting point.  $\Delta i_L = (1/5 \text{ to } 2/5) \times I_{OUT}$ . The peak-to-peak inductor current ripple can be found by Equation 13, and the range of inductance can be found by Equation 14 with the typical input voltage used as  $V_{IN}$ .

$$\Delta i_{L} = \frac{(V_{IN} - V_{OUT}) \times D}{L \times F_{S}}$$
(13)

$$\frac{(V_{IN} - V_{OUT}) \times D}{0.4 \times F_S \times I_{L-MAX}} \le L \le \frac{(V_{IN} - V_{OUT}) \times D}{0.2 \times F_S \times I_{L-MAX}}$$

$$\tag{14}$$

D is the duty cycle of the converter which in a buck converter it can be approximated as  $D = V_{OUT} / V_{IN}$ , assuming no loss power conversion. By calculating in terms of amperes, volts, and megahertz, the inductance value comes out in micro Henries. The inductor ripple current ratio is defined by:

$$r = \frac{\Delta i_L}{I_{OUT}} \tag{15}$$

The second criterion is the inductor saturation current rating. The inductor must be rated to handle the maximum load current plus the ripple current:

$$I_{L-PEAK} = I_{LOAD-MAX} + \Delta i_{L} \tag{16}$$

The LM46001 has both valley current limit and peak current limit. During an instantaneous short, the peak inductor current can be high due to a momentary increase in duty cycle. The inductor current rating must be higher than the HS current limit. It is advised to select an inductor with a larger core saturation margin and preferably a softer rolloff of the inductance value over load current.



In general, choosing lower inductance in switching power supplies is preferable because it usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. But too low of an inductance can generate too large of an inductor current ripple such that overcurrent protection at the full load could be falsely triggered. It also generates more conduction loss, since the RMS current is slightly higher relative that with lower current ripple at the same DC current. Larger inductor current ripple also implies larger output voltage ripple with the same output capacitors. With peak-current-mode control, it is not recommended to have too small of an inductor current ripple. Enough inductor current ripple improves signal-to-noise ratio on the current comparator and makes the control loop more immune to noise.

Once the inductance is determined, the type of inductor must be selected. Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates hard, which means that inductance collapses abruptly when the peak design current is exceeded. The 'hard' saturation results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

For the design example, a standard 18-μH inductor from Wurth, Coiltronics, or Vishay can be used for the 3.3-V output with plenty of current rating margin.

#### 8.2.2.6 Output Capacitor Selection

The device is designed to be used with a wide variety of LC filters. It is generally desired to use as little output capacitance as possible to keep cost and size down. Choose the output capacitor (s),  $C_{OUT}$ , with care because the capacitor directly affects the steady-state output voltage ripple, loop stability, and the voltage over/undershoot during load current transients.

The output voltage ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the equivalent series resistance (ESR) of the output capacitors:

$$\Delta V_{OUT-ESR} = \Delta i_L \times ESR \tag{17}$$

The other is caused by the inductor current ripple charging and discharging the output capacitors:

$$\Delta V_{OUT-C} = \Delta i_L / (8 \times F_S \times C_{OUT})$$
(18)

The two components in the voltage ripple are not in phase, so the actual peak-to-peak ripple is smaller than the sum of the two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation in the presence of large current steps and fast slew rates. When a fast large load transient happens, output capacitors provide the required charge before the inductor current can slew to the appropriate level. The initial output voltage step is equal to the load current step multiplied by the ESR. VOUT continues to droop until the control loop response increases or decreases the inductor current to supply the load. To maintain a small over-shoot or under-shoot during a transient, small ESR and large capacitance are desired. But these also come with higher cost and size. Thus, the motivation is to seek a fast control loop response to reduce the output voltage deviation.

For a given input and output requirement, Equation 19 gives an approximation for an absolute minimum output capacitor required:

$$C_{OUT} > \frac{1}{(F_S \times r \times \Delta V_{OUT} / I_{OUT})} \times \left[ \left( \frac{r^2}{12} \times (1 + D') \right) + \left( D' \times (1 + r) \right) \right]$$
(19)

Along with this for the same requirement, calculate the maximum ESR with Equation 20

$$ESR < \frac{D'}{F_S \times C_{OUT}} \times (\frac{1}{r} + 0.5)$$

where

- r = Ripple ratio of the inductor ripple current  $(\Delta I_L / I_{OUT})$
- ΔV<sub>OUT</sub> = Target output voltage undershoot
- D' = 1 Duty cycle
- F<sub>S</sub> = Switching frequency

I<sub>OUT</sub> = Load current

Product Folder Links: LM46001

(20)



A general guideline for  $C_{OUT}$  range is that  $C_{OUT}$  must be larger than the minimum required output capacitance calculated by Equation 19, and smaller than 10 times the minimum required output capacitance or 1 mF. In applications with  $V_{OUT}$  less than 3.3 V, it is critical that low ESR output capacitors are selected. This limits potential output voltage overshoots as the input voltage falls below the device normal operating range. To optimize the transient behavior a feed-forward capacitor could be added in parallel with the upper feedback resistor. For this design example, two 47- $\mu$ F, 10-V, X7R ceramic capacitors are used in parallel.

#### 8.2.2.7 Feed-Forward Capacitor

The LM46001 is internally compensated and the internal R-C values are 400 k $\Omega$  and 50 pF respectively. Depending on the V<sub>OUT</sub> and frequency F<sub>S</sub>, if the output capacitor C<sub>OUT</sub> is dominated by low ESR (ceramic types) capacitors, it could result in low phase margin. To improve the phase boost an external feedforward capacitor C<sub>FF</sub> can be added in parallel with R<sub>FBT</sub>. C<sub>FF</sub> is chosen such that phase margin is boosted at the crossover frequency that occurs with C<sub>FF</sub> removed. A simple estimation for the crossover frequency without C<sub>FF</sub> (f<sub>x</sub>) is shown in Equation 21, assuming C<sub>OUT</sub> has very small ESR.

$$f_{x} = \frac{2.73}{V_{OUT} \times C_{OUT}}$$
(21)

Equation 22 for C<sub>FF</sub> was tested:

$$C_{FF} = \frac{1}{2\pi f_x} \times \frac{1}{\sqrt{R_{FBT} \times (R_{FBT} / /R_{FBB})}}$$
(22)

Equation 22 indicates that the crossover frequency is geometrically centered on the zero and pole frequencies caused by the C<sub>FF</sub> capacitor.

For designs with higher ESR,  $C_{FF}$  is not required when  $C_{OUT}$  has very high ESR;  $C_{FF}$  calculated from Equation 22 should be reduced with medium ESR. Table 2 can be used as a quick starting point.

For the application in this design example, a 33-pF COG capacitor is selected.

#### 8.2.2.8 Bootstrap Capacitors

Every LM46001 design requires a bootstrap capacitor,  $C_{BOOT}$ . The recommended bootstrap capacitor is 0.47  $\mu$ F and rated at 6.3 V or higher. The bootstrap capacitor is located between the SW pin and the CBOOT pin. The bootstrap capacitor must be a high-quality ceramic type with X7R or X5R grade dielectric for temperature stability.

#### 8.2.2.9 VCC Capacitor

The VCC pin is the output of an internal LDO for LM46001. The input for this LDO comes from either VIN or BIAS (see *Functional Block Diagram* for LM46001). To insure stability of the part, place a minimum of  $2.2-\mu F$ , 10-V capacitor from the VCC pin to ground.

#### 8.2.2.10 BIAS Capacitors

For an output voltage of 3.3 V and greater, the BIAS pin can be connected to the output in order to increase light load efficiency. This pin is an input for the VCC LDO. When BIAS is not connected, the input for the VCC LDO is internally connected into VIN. Since this is an LDO, the voltage differences between the input and output affect the efficiency of the LDO. If necessary, a capacitor with a value of 1  $\mu$ F can be added close to the BIAS pin as an input capacitor for the LDO.



#### 8.2.2.11 Soft-Start Capacitors

The user can leave the SS/TRK pin floating, and the LM46001 implements a soft-start time of 4.1 ms typically. In order to use an external soft start capacitor, choose the capacitor size so that the soft-start time is longer than 4.1 ms. Use Equation 23 to calculate the soft-start capacitor value:

$$C_{SS} = I_{SSC} \times t_{SS}$$

where

- C<sub>SS</sub> = Soft-start capacitor value (μF)
- I<sub>SS</sub> = Soft-start charging current (μA)

For the desired soft-start time of 10 ms and soft-start charging current of 2.2  $\mu$ A, Equation 23 yields a soft-start capacitor value of 0.022  $\mu$ F.

#### 8.2.2.12 Undervoltage Lockout Setpoint

The undervoltage lockout (UVLO) is adjusted using the external voltage divider network of  $R_{ENT}$  and  $R_{ENB}$ .  $R_{ENT}$  is connected between VIN and the EN pin of the LM46001 device.  $R_{ENB}$  is connected between the EN pin and the GND pin. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. Use Equation 24 to determine the rising VIN (UVLO) level:

$$V_{\text{IN-UVLO-RISING}} = V_{\text{ENB}} + R_{\text{ENT}}) / R_{\text{ENB}}$$
(24)

The EN rising threshold for LM46001 is set to be 2.1 V. Choose the value of  $R_{ENB}$  to be 1 M $\Omega$  to minimize input current going into the converter. If the desired VIN (UVLO) level is at 5 V, then the value of  $R_{ENT}$  can be calculated using Equation 25:

$$R_{ENT} = (V_{IN-UVLO-RISING} / V_{ENH} - 1) \times R_{ENB}$$
 (25)

Equation 25 yields a value of 1.37 M $\Omega$ . The resulting falling UVLO threshold can be calculated by Equation 26:

$$V_{\text{IN-UVLO-FALLING}} = 1.8 \times (R_{\text{ENB}} + R_{\text{ENT}}) / R_{\text{ENB}}$$
(26)

#### 8.2.2.13 PGOOD

A typical pullup resistor value is 10 k $\Omega$  to 100 k $\Omega$  from the PGOOD pin to a voltage no higher than 12 V. If it is desired to pull up the PGOOD pin to a voltage higher than 12 V, a resistor can be added from the PGOOD pin to ground to divide the voltage seen by the PGOOD pin to a value no higher than 12 V.



## 8.2.3 Application Curves

See Table 2 for bill of materials for each  $V_{OUT}$  and  $F_S$  combination. Unless otherwise stated, application performance curves were taken at  $T_A = 25$ °C.



Copyright © 2014–2018, Texas Instruments Incorporated



See Table 2 for bill of materials for each  $V_{OUT}$  and  $F_S$  combination. Unless otherwise stated, application performance curves were taken at  $T_A = 25^{\circ}C$ .





See Table 2 for bill of materials for each  $V_{OUT}$  and  $F_S$  combination. Unless otherwise stated, application performance curves were taken at  $T_A = 25^{\circ}C$ .



Copyright © 2014–2018, Texas Instruments Incorporated



See Table 2 for bill of materials for each  $V_{OUT}$  and  $F_S$  combination. Unless otherwise stated, application performance curves were taken at  $T_A = 25^{\circ}C$ .



Submit Documentation Feedback

Copyright © 2014–2018, Texas Instruments Incorporated





Copyright © 2014–2018, Texas Instruments Incorporated









Copyright © 2014–2018, Texas Instruments Incorporated









Copyright © 2014–2018, Texas Instruments Incorporated

# 9 Power Supply Recommendations

The LM46001 is designed to operate from an input voltage supply range between 3.5 V and 60 V. This input supply must be able to withstand the maximum input current and maintain a voltage above 3.5 V. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LM46001 supply voltage that can cause a false UVLO fault triggering and system reset.

If the input supply is located more than a few inches from the LM46001 additional bulk capacitance may be required in addition to the ceramic bypass capacitors. The amount of bulk capacitance is not critical, but a 47  $\mu$ F or 100  $\mu$ F electrolytic capacitor is a typical choice.

# 10 Layout

The performance of any switching converter depends as much upon the layout of the PCB as the component selection. Use the following guidelines to design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

### 10.1 Layout Guidelines

- Place ceramic high frequency bypass C<sub>IN</sub> as close as possible to the LM46001 VIN and PGND pins. Grounding for both the input and output capacitors must consist of localized top-side planes that connect to the PGND pins and PAD.
- Place bypass capacitors for VCC and BIAS close to the pins and ground the bypass capacitors to device ground.
- 3. Minimize trace length to the FB pin. Both feedback resistors, R<sub>FBT</sub> and R<sub>FBB</sub> must be located close to the FB pin. Place C<sub>FF</sub> directly in parallel with R<sub>FBT</sub>. If V<sub>OUT</sub> accuracy at the load is important, make sure V<sub>OUT</sub> sense is made at the load. Route V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a shielding layer.
- 4. Use ground plane in one of the middle layers as noise shielding and heat dissipation path.
- 5. Have a single point ground connection to the plane. Route the ground connections for the feedback, softstart, and enable components to the ground plane. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior.
- 6. Make V<sub>IN</sub>, V<sub>OUT</sub> and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- 7. Provide adequate device heat-sinking. Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers, these thermal vias can also be connected to inner layer heat-spreading ground planes. Ensure enough copper area is used for heat-sinking to keep the junction temperature below 125°C.

### 10.1.1 Compact Layout for EMI Reduction

Radiated EMI is generated by the high di/dt components in pulsing currents in switching converters. The larger area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimize radiated EMI is to identify the pulsing current path and minimize the area of the path. In Buck converters, the pulsing current path is from the  $V_{IN}$  side of the input capacitors to HS switch, to the LS switch, and then return to the ground of the input capacitors, as shown in Figure 100.



Figure 100. Buck Converter High di / dt Path



### **Layout Guidelines (continued)**

High-frequency ceramic bypass capacitors at the input side provide primary path for the high di/dt components of the pulsing current. Placing ceramic bypass capacitor(s) as close as possible to the VIN and PGND pins is the key to EMI reduction.

The SW pin connecting to the inductor must be as short as possible and just wide enough to carry the load current without excessive heating. Use short, thick traces or copper pours (shapes) for high current conduction path to minimize parasitic resistance. Place the output capacitorsclose to the V<sub>OUT</sub> end of the inductor and closely grounded to PGND pin and exposed PAD.

Place the bypass capacitors on VCC and BIAS pins as close as possible to the pins respectively and closely grounded to PGND and the exposed PAD.

#### 10.1.2 Ground Plane and Thermal Considerations

TI recommends using one of the middle layers as a solid ground plane. Ground plane provides shielding for sensitive circuits and traces. It also provides a quiet reference potential for the control circuitry. Connect the AGND and PGND pins to the ground plane using vias right next to the bypass capacitors. PGND pins are connected to the source of the internal LS switch, directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and may bounce due to load variations. Constrain the PGND trace, as well as PVIN and SW traces to one side of the ground plane. The other side of the ground plane contains much less noise; use for sensitive routes.

It is recommended to provide adequate device heat sinking by utilizing the PAD of the device as the primary thermal path. Use a minimum 4 by 4 array of 10 mil thermal vias to connect the PAD to the system ground plane for heat sinking. Distribute the vias evenly under the PAD. Use as much copper as possible for system ground plane on the top and bottom layers for the best heat dissipation. TI recommends using a four-layer board with the copper thickness, for the four layers, starting from the top one, 2 oz / 1 oz / 1 oz / 2 oz. Four layer boards with enough copper thickness and proper layout provides low current conduction impedance, proper shielding and lower thermal resistance.

The thermal characteristics of the LM46001 are specified using the parameter  $R_{\theta JA}$ , which characterize the junction temperature of the silicon to the ambient temperature in a specific system. Although the value of  $R_{\theta JA}$  is dependant on many variables, it still can be used to approximate the operating junction temperature of the device. To obtain an estimate of the device junction temperature, one may use the following relationship:

$$\mathsf{T}_\mathsf{J} = \mathsf{P}_\mathsf{D} \boldsymbol{\times} \; \mathsf{R}_{\theta \mathsf{J} \mathsf{A}} + \mathsf{T}_\mathsf{A}$$

#### where

- T<sub>J</sub> = Junction temperature in °C
- $P_D = V_{IN} \times I_{IN} \times (1 efficiency) 1.1 \times I_{OUT} \times DCR$
- DCR = Inductor DC parasitic resistance in  $\Omega$
- R<sub>0,JA</sub> = Junction-to-ambient thermal resistance of the device in °C/W
- T<sub>A</sub> = ambient temperature in °C

Copyright © 2014-2018, Texas Instruments Incorporated

(27)

The maximum operating junction temperature of the LM46001 is 125°C.  $R_{\theta JA}$  is highly related to PCB size and layout, as well as environmental factors such as heat sinking and air flow. Figure 101 shows measured results of  $R_{\theta JA}$  with different copper area on a 2-layer board and a 4-layer board.

### **Layout Guidelines (continued)**



Figure 101. Measured R<sub>0JA</sub> vs PCB Copper Area on a 2-Layer Board and a 4-Layer Board

#### 10.1.3 Feedback Resistors

To reduce noise sensitivity of the output voltage feedback path, it is important to place the resistor divider and  $C_{FF}$  close to the FB pin, rather than close to the load. The FB pin is the input to the error amplifier, so it is a high impedance node and very sensitive to noise. Placing the resistor divider and  $C_{FF}$  closer to the FB pin reduces the trace length of FB signal and reduces noise coupling. The output node is a low impedance node, so the trace from  $V_{OUT}$  to the resistor divider can be long if short path is not available.

If voltage accuracy at the load is important, make sure voltage sense is made at the load. Doing so corrects for voltage drops along the traces and provide the best output accuracy. Route the voltage sense trace from the load to the feedback resistor divider away from the SW node path, the inductor and  $V_{\text{IN}}$  path to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This is most important when high value resistors are used to set the output voltage. It is recommended to route the voltage sense trace on a different layer than the inductor, SW node and  $V_{\text{IN}}$  path, such that there is a ground plane in between the feedback trace and inductor / SW node /  $V_{\text{IN}}$  polygon. This provides further shielding for the voltage feedback path from switching noises.



### 10.2 Layout Example



Figure 102. LM46001 PCB Layout Example



# 11 Device and Documentation Support

# 11.1 Device Support

### 11.1.1 Development Support

### 11.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM46001 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OLIT</sub>), and output current (I<sub>OLIT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 Trademarks

E2E is a trademark of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

8-Jan-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| LM46001PWP       | ACTIVE | HTSSOP       | PWP     | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | LM46001        | Samples |
| LM46001PWPR      | ACTIVE | HTSSOP       | PWP     | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | LM46001        | Samples |
| LM46001PWPT      | ACTIVE | HTSSOP       | PWP     | 16   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | LM46001        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

8-Jan-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM46001:

Automotive: LM46001-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

PACKAGE MATERIALS INFORMATION

www.ti.com 8-Jan-2018

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM46001PWPR | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LM46001PWPT | HTSSOP          | PWP                | 16 | 250  | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 8-Jan-2018



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LM46001PWPR | HTSSOP       | PWP             | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |
| LM46001PWPT | HTSSOP       | PWP             | 16   | 250  | 210.0       | 185.0      | 35.0        |  |



PLASTIC SMALL OUTLINE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.
- 6. Features may not present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 10. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.