

Order

Now



DRV5055

#### SBAS640-JANUARY 2018

# DRV5055 Ratiometric Linear Hall Effect Sensor

Technical

Documents

#### 1 Features

- Ratiometric Linear Hall Effect Magnetic Sensor
- Operates From 3.3-V and 5-V Power Supplies
- Analog Output With V<sub>CC</sub> / 2 Quiescent Offset
- Magnetic Sensitivity Options (At V<sub>CC</sub> = 5 V):
  - A1: 100 mV/mT, ±21-mT Range
  - A2: 50 mV/mT, ±42-mT Range
  - A3: 25 mV/mT, ±85-mT Range
  - A4: 12.5 mV/mT, ±169-mT Range
- Fast 20-kHz Sensing Bandwidth
- Low-Noise Output With ±1-mA Drive
- Compensation For Magnet Temperature Drift
- Standard Industry Packages:
  - Surface-Mount SOT-23
  - Through-Hole TO-92

## 2 Applications

- Precise Position Sensing
- Industrial Automation and Robotics
- Home Appliances
- Gamepads, Pedals, Keyboards, Triggers
- Height Leveling, Tilt and Weight Measurement
- Fluid Flow Rate Measurement
- Medical Devices
- Absolute Angle Encoding
- Current Sensing



## 3 Description

Tools &

Software

The DRV5055 device is a linear Hall effect sensor that responds proportionally to magnetic flux density. The device can be used for accurate position sensing in a wide range of applications.

Support &

Community

2.0

The device operates from 3.3-V or 5-V power supplies. When no magnetic field is present, the analog output drives half of  $V_{CC}$ . The output changes linearly with the applied magnetic flux density, and four sensitivity options enable maximal output voltage swing based on the required sensing range. North and south magnetic poles produce unique voltages.

Magnetic flux perpendicular to the top of the package is sensed, and the two package options provide different sensing directions.

The device uses a ratiometric architecture that can eliminate error from  $V_{CC}$  tolerance when the external analog-to-digital converter (ADC) uses the same  $V_{CC}$  for its reference. Additionally, the device features magnet temperature compensation to counteract how magnets drift for linear performance across a wide  $-40^{\circ}$ C to 125°C temperature range.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
|             | SOT-23 (3) | 2.92 mm × 1.30 mm |
| DRV5055     | TO-92 (3)  | 4.00 mm × 3.15 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# Typical Schematic

NSTRUMENTS

Texas

## **Table of Contents**

| 1 | Feat | tures                            | 1   |
|---|------|----------------------------------|-----|
| 2 | Арр  | lications                        | 1   |
| 3 | Des  | cription                         | 1   |
| 4 | Rev  | ision History                    | 2   |
| 5 | Pin  | Configuration and Functions      | 3   |
| 6 | Spe  | cifications                      | 3   |
|   | 6.1  | Absolute Maximum Ratings         | 3   |
|   | 6.2  | ESD Ratings                      | 4   |
|   | 6.3  | Recommended Operating Conditions | . 4 |
|   | 6.4  | Thermal Information              | 4   |
|   | 6.5  | Electrical Characteristics       | 4   |
|   | 6.6  | Magnetic Characteristics         |     |
|   | 6.7  | Typical Characteristics          | 6   |
| 7 | Deta | ailed Description                | 8   |
|   | 7.1  | Overview                         | 8   |
|   | 7.2  | Functional Block Diagram         | 8   |
|   | 7.3  | Feature Description              | 8   |
|   |      |                                  |     |

|    | 7.4   | Device Functional Modes                         | 12 |
|----|-------|-------------------------------------------------|----|
| 8  | App   | lication and Implementation                     | 13 |
|    | 8.1   | Application Information                         | 13 |
|    | 8.2   | Typical Application                             | 14 |
|    | 8.3   | Do's and Don'ts                                 | 16 |
| 9  | Pow   | er Supply Recommendations                       | 17 |
| 10 | Laye  | out                                             | 17 |
|    | 10.1  | Layout Guidelines                               | 17 |
|    | 10.2  | Layout Examples                                 | 17 |
| 11 | Dev   | ice and Documentation Support                   | 18 |
|    | 11.1  | Documentation Support                           | 18 |
|    | 11.2  | Receiving Notification of Documentation Updates | 18 |
|    | 11.3  | Community Resources                             | 18 |
|    | 11.4  | Trademarks                                      | 18 |
|    | 11.5  | Electrostatic Discharge Caution                 | 18 |
|    | 11.6  | Glossary                                        | 18 |
| 12 |       | hanical, Packaging, and Orderable               |    |
|    | Infor | mation                                          | 18 |
|    |       |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES            |
|--------------|----------|------------------|
| January 2018 | *        | Initial release. |



## 5 Pin Configuration and Functions





#### **Pin Functions**

|                 | PIN    |       | I/O | DESCRIPTION                                                                                                                   |
|-----------------|--------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------|
| NAME            | SOT-23 | TO-92 | 1/0 | DESCRIPTION                                                                                                                   |
| V <sub>CC</sub> | 1      | 1     | _   | Power supply. TI recommends connecting this pin to a ceramic capacitor to ground with a value of at least 0.01 $\mu\text{F}.$ |
| OUT             | 2      | 3     | 0   | Analog output                                                                                                                 |
| GND             | 3      | 2     | —   | Ground reference                                                                                                              |

## **6** Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                |                 | MIN    | MAX                   | UNIT |
|------------------------------------------------|-----------------|--------|-----------------------|------|
| Power supply voltage                           | V <sub>CC</sub> | -0.3   | 7                     | V    |
| Output voltage                                 | OUT             | -0.3   | V <sub>CC</sub> + 0.3 | V    |
| Magnetic flux density, B <sub>MAX</sub>        | Unl             | imited | Т                     |      |
| Operating junction temperature, T <sub>J</sub> | -40             | 150    | °C                    |      |
| Storage temperature, T <sub>stg</sub>          | -65             | 150    | °C                    |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

STRUMENTS

EXAS

## 6.2 ESD Ratings

|                    |                         |                                                                              | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatia discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 $^{\left( 1\right) }$     | ±2500 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\rm (2)}$ | ±750  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                              | MIN | MAX  | UNIT |
|-----------------|----------------------------------------------|-----|------|------|
| V               | Power supply voltage <sup>(1)</sup>          | 3   | 3.63 | V    |
| V <sub>CC</sub> | Power supply voltage                         | 4.5 | 5.5  | v    |
| I <sub>O</sub>  | Output continuous current                    | -1  | 1    | mA   |
| T <sub>A</sub>  | Operating ambient temperature <sup>(2)</sup> | -40 | 125  | °C   |

(1) There are two isolated operating  $V_{CC}$  ranges. For more information see the Operating  $V_{CC}$  Ranges section.

(2) Power dissipation and thermal limits must be observed.

#### 6.4 Thermal Information

|                      |                                              | DRV5055      |             |      |  |
|----------------------|----------------------------------------------|--------------|-------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | SOT-23 (DBZ) | TO-92 (LPG) | UNIT |  |
|                      |                                              | 3 PINS       | 3 PINS      |      |  |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 170          | 121         | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 66           | 67          | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 49           | 97          | °C/W |  |
| $Y_{JT}$             | Junction-to-top characterization parameter   | 1.7          | 7.6         | °C/W |  |
| Y <sub>JB</sub>      | Junction-to-board characterization parameter | 48           | 97          | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

for V<sub>CC</sub> = 3 V to 3.63 V and 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                            | TEST CONDI                                       | TIONS <sup>(1)</sup> | MIN | TYP  | MAX | UNIT             |  |
|-----------------|--------------------------------------|--------------------------------------------------|----------------------|-----|------|-----|------------------|--|
| I <sub>CC</sub> | Operating supply current             |                                                  |                      |     | 6    | 10  | mA               |  |
| t <sub>ON</sub> | Power-on time (see Figure 11)        | B = 0 mT, no load on                             | OUT                  |     | 175  | 330 | μs               |  |
| f <sub>BW</sub> | Sensing bandwidth                    |                                                  |                      |     | 20   |     | kHz              |  |
| t <sub>d</sub>  | Propagation delay time               | From change in B to c                            | change in OUT        |     | 10   |     | μs               |  |
| Р               | D Insut referred DMC asias density   | $V_{CC} = 5 V$                                   |                      |     | 130  |     | nT/√Hz           |  |
| B <sub>ND</sub> | Input-referred RMS noise density     | V <sub>CC</sub> = 3.3 V                          |                      |     | 215  |     | ni/\Hz           |  |
| Р               |                                      |                                                  | $V_{CC} = 5 V$       |     | 0.12 |     | т                |  |
| B <sub>N</sub>  | Input-referred noise                 | $B_{ND} \times 6.6 \times \sqrt{20 \text{ kHz}}$ | $V_{CC} = 3.3 V$     |     | 0.2  |     | mT <sub>PP</sub> |  |
|                 |                                      |                                                  | DRV5055A1            |     | 12   |     | mV <sub>PP</sub> |  |
| V               | Output referred point(2)             | D C                                              | DRV5055A2            |     | 6    |     |                  |  |
| V <sub>N</sub>  | Output-referred noise <sup>(2)</sup> | B <sub>N</sub> × S                               | DRV5055A3            |     | 3    |     |                  |  |
|                 |                                      |                                                  | DRV5055A4            |     | 1.5  |     |                  |  |

(1) B is the applied magnetic flux density.

(2) V<sub>N</sub> describes voltage noise on the device output. If the full device bandwidth is not needed, noise can be reduced with an RC filter.

#### 6.6 Magnetic Characteristics

for V<sub>CC</sub> = 3 V to 3.63 V and 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                       | TEST CONDI                                                       | TIONS <sup>(1)</sup> | MIN   | TYP                  | MAX            | UNIT   |
|------------------|-----------------------------------------------------------------|------------------------------------------------------------------|----------------------|-------|----------------------|----------------|--------|
| V                |                                                                 | B = 0 mT, T <sub>A</sub> = 25°C                                  | $V_{CC} = 5 V$       | 2.43  | 2.5                  | 2.57           | V      |
| V <sub>Q</sub>   | Quiescent voltage                                               | $B = 0 \text{ mm}, T_A = 25 \text{ C}$                           | $V_{CC}$ = 3.3 V     | 1.59  | 1.65                 | 1.71           | v      |
| V <sub>Q∆T</sub> | Quiescent voltage temperature drift                             | B = 0 mT,<br>T <sub>A</sub> = -40°C to 125°C v                   | versus 25°C          | ±     | 1% × V <sub>CC</sub> |                | V      |
| V <sub>QRE</sub> | Quiescent voltage ratiometry error <sup>(2)</sup>               |                                                                  |                      |       | ±0.2%                |                |        |
| V <sub>QAL</sub> | Quiescent voltage lifetime drift                                | High-temperature ope<br>1000 hours                               | rating stress for    |       | <0.5%                |                |        |
|                  |                                                                 |                                                                  | DRV5055A1            | 95    | 100                  | 105            |        |
|                  |                                                                 | V <sub>CC</sub> = 5 V,                                           | DRV5055A2            | 47.5  | 50                   | 52.5           |        |
| S                |                                                                 | $T_A = 25^{\circ}C$                                              | DRV5055A3            | 23.8  | 25                   | 26.2           |        |
|                  | Sonoitivity                                                     |                                                                  | DRV5055A4            | 11.9  | 12.5                 | 13.2           | m)//mT |
|                  | Sensitivity                                                     |                                                                  | DRV5055A1            | 57    | 60                   | 63             | -      |
|                  |                                                                 | V <sub>CC</sub> = 3.3 V,<br>T <sub>A</sub> = 25°C                | DRV5055A2            | 28.5  | 30                   | 31.5           |        |
|                  |                                                                 |                                                                  | DRV5055A3            | 14.3  | 15                   | 15.8           |        |
|                  |                                                                 |                                                                  | DRV5055A4            | 7.1   | 7.5                  | 7.9            |        |
|                  |                                                                 |                                                                  | DRV5055A1            | ±21   |                      |                |        |
|                  |                                                                 | V <sub>CC</sub> = 5 V,                                           | DRV5055A2            | ±42   |                      |                |        |
|                  |                                                                 | $T_A = 25^{\circ}C$                                              | DRV5055A3            | ±85   |                      |                | - mT   |
| п                | Linear magnetic sensing range <sup>(3)(4)</sup>                 |                                                                  | DRV5055A4            | ±169  |                      |                |        |
| BL               | Linear magnetic sensing range                                   |                                                                  | DRV5055A1            | ±22   |                      |                |        |
|                  |                                                                 | V <sub>CC</sub> = 3.3 V,                                         | DRV5055A2            | ±44   |                      |                |        |
|                  |                                                                 | $T_A = 25^{\circ}C$                                              | DRV5055A3            | ±88   |                      |                |        |
|                  |                                                                 |                                                                  | DRV5055A4            | ±176  |                      |                |        |
| VL               | Linear range of output voltage <sup>(4)</sup>                   |                                                                  |                      | 0.2   |                      | $V_{CC} - 0.2$ | V      |
| S <sub>TC</sub>  | Sensitivity temperature compensation for magnets <sup>(5)</sup> |                                                                  |                      |       | 0.12                 |                | %/°C   |
| S <sub>LE</sub>  | Sensitivity linearity error <sup>(4)</sup>                      | $V_{OUT}$ is within $V_L$                                        |                      |       | ±1%                  |                |        |
| S <sub>SE</sub>  | Sensitivity symmetry error <sup>(4)</sup>                       | $V_{\text{OUT}}$ is within $V_{\text{L}}$                        |                      |       | ±1%                  |                |        |
| S <sub>RE</sub>  | Sensitivity ratiometry error <sup>(2)</sup>                     | $T_A = 25^{\circ}C$ ,<br>with respect to $V_{CC} = 3.3$ V or 5 V |                      | -2.5% |                      | 2.5%           |        |
| $S_{\Delta L}$   | Sensitivity lifetime drift                                      | High-temperature ope<br>1000 hours                               | rating stress for    |       | <0.5%                |                | %      |
|                  |                                                                 |                                                                  |                      |       |                      |                |        |

B is the applied magnetic flux density.
 See the *Ratiometric Architecture* section.

(3) B<sub>L</sub> describes the minimum linear sensing range at 25°C taking into account the maximum V<sub>Q</sub> and Sensitivity tolerances.

(4) See the Sensitivity Linearity section.

STC describes the rate the device increases Sensitivity with temperature. For more information, see the Sensitivity Temperature (5) Compensation For Magnets section.

DRV5055 SBAS640 – JANUARY 2018 Texas Instruments

www.ti.com

## 6.7 Typical Characteristics

for  $T_A = 25^{\circ}C$  (unless otherwise noted)





## **Typical Characteristics (continued)**

for  $T_A = 25^{\circ}C$  (unless otherwise noted)





#### 7 Detailed Description

#### 7.1 Overview

The DRV5055 is a 3-pin linear Hall effect sensor with fully integrated signal conditioning, temperature compensation circuits, mechanical stress cancellation, and amplifiers. The device operates from 3.3-V and 5-V ( $\pm$ 10%) power supplies, measures magnetic flux density, and outputs a proportional analog voltage that is referenced to V<sub>CC</sub>.

#### 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Magnetic Flux Direction

As shown in Figure 8, the DRV5055 is sensitive to the magnetic field component that is perpendicular to the top of the package.



Figure 8. Direction of Sensitivity



#### Feature Description (continued)

Magnetic flux that travels from the bottom to the top of the package is considered positive in this document. This condition exists when a south magnetic pole is near the top (marked-side) of the package. Magnetic flux that travels from the top to the bottom of the package results in negative millitesla values.



Figure 9. The Flux Direction for Positive B

#### 7.3.2 Magnetic Response

When the DRV5055 is powered, the DRV5055 outputs an analog voltage according to Equation 1:

 $V_{OUT} = V_Q + B \times (Sensitivity_{(25^{\circ}C)} \times (1 + S_{TC} \times (T_A - 25^{\circ}C)))$ 

where

- $V_Q$  is typically half of  $V_{CC}$
- B is the applied magnetic flux density
- Sensitivity<sub>(25°C)</sub> depends on the device option and  $V_{CC}$
- S<sub>TC</sub> is typically 0.12%/°C
- T<sub>A</sub> is the ambient temperature
- V<sub>OUT</sub> is within the V<sub>L</sub> range

(1)

As an example, consider the DRV5055A3 with V<sub>CC</sub> = 3.3 V, a temperature of 50°C, and 67 mT applied. Excluding tolerances, V<sub>OUT</sub> = 1650 mV + 67 mT × (15 mV/mT × (1 + 0.0012/°C × (50°C - 25°C))) = 2685 mV.

#### 7.3.3 Sensitivity Linearity

The device produces a linear response when the output voltage is within the specified  $V_L$  range. Outside this range, sensitivity is reduced and nonlinear. Figure 10 graphs the magnetic response.



#### **Feature Description (continued)**



Figure 10. Magnetic Response

Equation 2 calculates parameter  $B_L$ , the minimum linear sensing range at 25°C taking into account the maximum quiescent voltage and sensitivity tolerances.

$$\mathsf{B}_{\mathsf{L}(\mathsf{MIN})} = \frac{\mathsf{V}_{\mathsf{L}(\mathsf{MAX})} - \mathsf{V}_{\mathsf{Q}(\mathsf{MAX})}}{\mathsf{S}_{(\mathsf{MAX})}} \tag{2}$$

The parameter  $S_{LE}$  defines linearity error as the difference in sensitivity between any two positive B values, and any two negative B values, while the output is within the V<sub>L</sub> range.

The parameter  $S_{SE}$  defines symmetry error as the difference in sensitivity between any positive B value and the negative B value of the same magnitude, while the output voltage is within the V<sub>L</sub> range.

#### 7.3.4 Ratiometric Architecture

The DRV5055 has a ratiometric analog architecture that scales the quiescent voltage and sensitivity linearly with the power-supply voltage. For example, the quiescent voltage and sensitivity are 5% higher when  $V_{CC} = 5.25$  V compared to  $V_{CC} = 5$  V. This behavior enables external ADCs to digitize a consistent value regardless of the power-supply voltage tolerance, when the ADC uses  $V_{CC}$  as its reference.

Equation 3 calculates sensitivity ratiometry error:

$$S_{RE} = 1 - \frac{S_{(VCC)} / S_{(5V)}}{V_{CC} / 5V} \text{ for } V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}, \qquad S_{RE} = 1 - \frac{S_{(VCC)} / S_{(3.3V)}}{V_{CC} / 3.3V} \text{ for } V_{CC} = 3 \text{ V to } 3.63 \text{ V}$$

where

- $S_{(VCC)}$  is the sensitivity at the current V<sub>CC</sub> voltage
- $S_{(5V)}$  or  $S_{(3.3V)}$  is the sensitivity when  $V_{CC} = 5 \text{ V or } 3.3 \text{ V}$
- $V_{CC}$  is the current  $V_{CC}$  voltage

Equation 4 calculates quiescent voltage ratiometry error:

$$V_{QRE} = 1 - \frac{V_{Q(VCC)} / V_{Q(5V)}}{V_{CC} / 5V} \text{ for } V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}, \qquad V_{QRE} = 1 - \frac{V_{Q(VCC)} / V_{Q(3.3V)}}{V_{CC} / 3.3V} \text{ for } V_{CC} = 3 \text{ V to } 3.63 \text{ V}$$

where

- $V_{Q(VCC)}$  is the quiescent voltage at the current  $V_{CC}$  voltage
- $V_{Q(5V)}$  or  $V_{Q(3.3V)}$  is the quiescent voltage when  $V_{CC}$  = 5 V or 3.3 V
- $V_{CC}$  is the current  $V_{CC}$  voltage

(3)

(4)



#### **Feature Description (continued)**

#### 7.3.5 Operating V<sub>CC</sub> Ranges

The DRV5055 has two recommended operating  $V_{CC}$  ranges: 3 V to 3.63 V and 4.5 V to 5.5 V. When  $V_{CC}$  is in the middle region between 3.63 V to 4.5 V, the device continues to function, but sensitivity is less known because there is a crossover threshold near 4 V that adjusts device characteristics.

#### 7.3.6 Sensitivity Temperature Compensation For Magnets

Magnets generally produce weaker fields as temperature increases. The DRV5055 compensates by increasing sensitivity with temperature, as defined by the parameter  $S_{TC}$ . The sensitivity at  $T_A = 125$ °C is typically 12% higher than at  $T_A = 25$ °C.

#### 7.3.7 Power-On Time

After the V<sub>CC</sub> voltage is applied, the DRV5055 requires a short initialization time before the output is set. The parameter  $t_{ON}$  describes the time from when V<sub>CC</sub> crosses 3 V until OUT is within 5% of V<sub>Q</sub>, with 0 mT applied and no load attached to OUT. Figure 11 shows this timing diagram.



Figure 11. t<sub>on</sub> Definition



#### Feature Description (continued)

#### 7.3.8 Hall Element Location

Figure 12 shows the location of the sensing element inside each package option.



Figure 12. Hall Element Location

## 7.4 Device Functional Modes

The DRV5055 has one mode of operation that applies when the *Recommended Operating Conditions* are met.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Selecting the Sensitivity Option

Select the highest DRV5055 sensitivity option that can measure the required range of magnetic flux density, so that the output voltage swing is maximized.

Larger-sized magnets and farther sensing distances can generally enable better positional accuracy than very small magnets at close distances, because magnetic flux density increases exponentially with the proximity to a magnet. TI created an online tool to help with simple magnet calculations at http://www.ti.com/product/drv5013.

#### 8.1.2 Temperature Compensation for Magnets

The DRV5055 temperature compensation is designed to directly compensate the average drift of neodymium (NdFeB) magnets and partially compensate ferrite magnets. The residual induction ( $B_r$ ) of a magnet typically reduces by 0.12%/°C for NdFeB, and 0.20%/°C for ferrite. When the operating temperature of a system is reduced, temperature drift errors are also reduced.

#### 8.1.3 Adding a Low-Pass Filter

As shown in the *Functional Block Diagram*, an RC low-pass filter can be added to the device output for the purpose of minimizing voltage noise when the full 20-kHz bandwidth is not needed. This filter can improve the signal-to-noise ratio (SNR) and overall accuracy. Do not connect a capacitor directly to the device output without a resistor in between because doing so can make the output unstable.

#### 8.1.4 Designing for Wire Break Detection

Some systems must detect if interconnect wires become open or shorted. The DRV5055 can support this function.

First, select a sensitivity option that causes the output voltage to stay within the V<sub>L</sub> range during normal operation. Second, add a pullup resistor between OUT and V<sub>CC</sub>. TI recommends a value between 20 k $\Omega$  to 100 k $\Omega$ , and the current through OUT must not exceed the I<sub>O</sub> specification, including current going into an external ADC. Then, if the output voltage is ever measured to be within 150 mV of V<sub>CC</sub> or GND, a fault condition exists. Figure 13 shows the circuit, and Table 1 describes fault scenarios.



Copyright © 2017, Texas Instruments Incorporated

Figure 13. Wire Fault Detection Circuit

| FAULT SCENARIO                | V <sub>OUT</sub>         |
|-------------------------------|--------------------------|
| V <sub>CC</sub> disconnects   | Close to GND             |
| GND disconnects               | Close to V <sub>CC</sub> |
| V <sub>CC</sub> shorts to OUT | Close to V <sub>CC</sub> |
| GND shorts to OUT             | Close to GND             |
|                               |                          |

#### Table 1. Fault Scenarios and the Resulting Vout

#### 8.2 Typical Application



Figure 14. Common Magnet Orientation

#### 8.2.1 Design Requirements

Use the parameters listed in Table 2 for this design example.

 Table 2. Design Parameters

| DESIGN PARAMETER                | EXAMPLE VALUE                   |
|---------------------------------|---------------------------------|
| V <sub>CC</sub>                 | 5 V                             |
| Magnet                          | $15 \times 5 \times 5$ mm NdFeB |
| Travel distance                 | 12 mm                           |
| Maximum B at the sensor at 25°C | ±75 mT                          |
| Device option                   | DRV5055A3                       |

#### 8.2.2 Detailed Design Procedure

Linear Hall effect sensors provide flexibility in mechanical design, because many possible magnet orientations and movements produce a usable response from the sensor. Figure 14 shows one of the most common orientations, which uses the full north to south range of the sensor and causes a close-to-linear change in magnetic flux density as the magnet moves across.

When designing a linear magnetic sensing system, always consider these three variables: the magnet, sensing distance, and the range of the sensor. Select the DRV5055 with the highest sensitivity that has a  $B_L$  (linear magnetic sensing range) that is larger than the maximum magnetic flux density in the application. To determine the magnetic flux density the sensor receives, TI recommends using magnetic field simulation software, referring to magnet specifications, and testing.



#### 8.2.3 Application Curve

Figure 15 shows the simulated magnetic flux from a NdFeB magnet.



Figure 15. Simulated Magnetic Flux



#### 8.3 Do's and Don'ts

Because the Hall element is sensitive to magnetic fields that are perpendicular to the top of the package, a correct magnet approach must be used for the sensor to detect the field. Figure 16 shows correct and incorrect approaches.



Figure 16. Correct and Incorrect Magnet Approaches



#### 9 Power Supply Recommendations

A decoupling capacitor close to the device must be used to provide local energy with minimal inductance. TI recommends using a ceramic capacitor with a value of at least 0.01 µF.

## 10 Layout

#### 10.1 Layout Guidelines

Magnetic fields pass through most nonferromagnetic materials with no significant disturbance. Embedding Hall effect sensors within plastic or aluminum enclosures and sensing magnets on the outside is common practice. Magnetic fields also easily pass through most printed-circuit boards, which makes placing the magnet on the opposite side possible.

#### **10.2 Layout Examples**



Figure 17. Layout Examples

TEXAS INSTRUMENTS

www.ti.com

## **11 Device and Documentation Support**

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

- Using Linear Hall Effect Sensors to Measure Angle
- Incremental Rotary Encoder Design Considerations

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



3-Feb-2018

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| DRV5055A1QDBZR   | ACTIVE | SOT-23       | DBZ     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A1           | Samples |
| DRV5055A1QDBZT   | ACTIVE | SOT-23       | DBZ     | 3    | 250  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A1           | Samples |
| DRV5055A1QLPG    | ACTIVE | TO-92        | LPG     | 3    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A1           | Samples |
| DRV5055A1QLPGM   | ACTIVE | TO-92        | LPG     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A1           | Samples |
| DRV5055A2QDBZR   | ACTIVE | SOT-23       | DBZ     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A2           | Samples |
| DRV5055A2QDBZT   | ACTIVE | SOT-23       | DBZ     | 3    | 250  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A2           | Samples |
| DRV5055A2QLPG    | ACTIVE | TO-92        | LPG     | 3    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A2           | Samples |
| DRV5055A2QLPGM   | ACTIVE | TO-92        | LPG     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A2           | Samples |
| DRV5055A3QDBZR   | ACTIVE | SOT-23       | DBZ     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A3           | Samples |
| DRV5055A3QDBZT   | ACTIVE | SOT-23       | DBZ     | 3    | 250  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A3           | Samples |
| DRV5055A3QLPG    | ACTIVE | TO-92        | LPG     | 3    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A3           | Samples |
| DRV5055A3QLPGM   | ACTIVE | TO-92        | LPG     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A3           | Samples |
| DRV5055A4QDBZR   | ACTIVE | SOT-23       | DBZ     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A4           | Samples |
| DRV5055A4QDBZT   | ACTIVE | SOT-23       | DBZ     | 3    | 250  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-2-260C-1 YEAR | -40 to 125   | 55A4           | Samples |
| DRV5055A4QLPG    | ACTIVE | TO-92        | LPG     | 3    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A4           | Samples |
| DRV5055A4QLPGM   | ACTIVE | TO-92        | LPG     | 3    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type  | -40 to 125   | 55A4           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.





3-Feb-2018

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DRV5055 :

Automotive: DRV5055-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV5055A2QDBZR              | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5055A2QDBZT              | SOT-23          | DBZ                | 3 | 250  | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5055A3QDBZR              | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5055A3QDBZT              | SOT-23          | DBZ                | 3 | 250  | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5055A4QDBZR              | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5055A4QDBZT              | SOT-23          | DBZ                | 3 | 250  | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Jun-2018



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV5055A2QDBZR | SOT-23       | DBZ             | 3    | 3000 | 213.0       | 191.0      | 35.0        |
| DRV5055A2QDBZT | SOT-23       | DBZ             | 3    | 250  | 213.0       | 191.0      | 35.0        |
| DRV5055A3QDBZR | SOT-23       | DBZ             | 3    | 3000 | 213.0       | 191.0      | 35.0        |
| DRV5055A3QDBZT | SOT-23       | DBZ             | 3    | 250  | 213.0       | 191.0      | 35.0        |
| DRV5055A4QDBZR | SOT-23       | DBZ             | 3    | 3000 | 213.0       | 191.0      | 35.0        |
| DRV5055A4QDBZT | SOT-23       | DBZ             | 3    | 250  | 213.0       | 191.0      | 35.0        |

# LPG0003A



# **PACKAGE OUTLINE**

## TO-92 - 5.05 mm max height

TRANSISTOR OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# LPG0003A

# **EXAMPLE BOARD LAYOUT**

# TO-92 - 5.05 mm max height

TRANSISTOR OUTLINE





# LPG0003A

# TAPE SPECIFICATIONS

# TO-92 - 5.05 mm max height

TRANSISTOR OUTLINE





# DBZ 3

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.12 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4203227/C

# **DBZ0003A**



# **PACKAGE OUTLINE**

## SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.
 Reference JEDEC registration TO-236, except minimum foot length.



# **DBZ0003A**

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBZ0003A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated