#### Description The F1129MB is a single-ended input / differential output 3GHz to 4.2GMHz high gain RF amplifier. The combination of impedance translation, high gain, high linearity, and low noise performance makes this device an ideal amplifier for a variety of receiver applications. The F1129MB has been optimized to operate with a single 5V power supply and a nominal 60mA of $I_{CC}$ . When operated at 3.55GHz, the F1129MB provides 19dB typical gain with 1.8dB noise figure and +32dBm OIP3. The F1129MB is pin-compatible with Renesas' F1129xx family of RF amplifiers, offering additional frequency and output impedance options. Each F1129 variant is packaged in a 2 $\times$ 2 mm, 12-pin DFN, with a 50 $\Omega$ single-ended RF input and 100 $\Omega$ differential RF output impedances for ease of integration into the signal-path. | F1129xx Base<br>Part Number | Differential Output<br>Impedance | Frequency<br>Band | Frequency<br>Coverage | |-----------------------------|----------------------------------|-------------------|-----------------------| | F1129LB | 100Ω | Low | 1.4GHz to<br>3.2GHz | | F1129MB | 100Ω | Mid | 3.0GHz to<br>4.2GHz | | F1129HB | 100Ω | High | 4.0GHz to<br>6.0GHz | ## Competitive Advantage - High gain - Excellent gain flatness over frequency - Outstanding gain variance over temperature - STBY feature - Differential output to directly drive transceiver inputs ## Typical Applications - 5G / Massive MIMO Base Stations - 4G TDD and FDD Base Stations - 2G/3G Base Stations - Repeaters and DAS - Point to Point Infrastructure - Public Safety Infrastructure - Military Handhelds #### **Features** - RF range: 3.0GHz to 4.2GHz - Gain = 19dB at 3.55GHz - Noise figure = 1.8dB at 3.55GHz - OIP3 = +32dBm at 3.55GHz - Output P1dB = +18dBm at 3.55GHz - Gain variation over temperature = ±0.15dB typical - 50Ω single-ended input impedances - 100Ω differential output impedances - 3.3V or 5V power supply - I<sub>CC</sub> = 60mA at 5V - 1.3mA standby current - 1.8V and 3.3V logic support for STBY control - Operating temperature (T<sub>EP</sub>) range: -40°C to +115°C - 2 × 2 mm, 12-DFN package ### Block Diagram Figure 1. F1129MB Block Diagram ## Contents | Pin Assigr | nments | ∠ | |-------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------| | Pin Descri | iptions | | | Absolute N | Maximum Ratings | 5 | | Recomme | ended Operating Conditions | 5 | | Electrical ( | Characteristics - 5V Supply | | | Electrical ( | Characteristics - 3.3V Supply | | | Thermal C | Characteristics | 11 | | Typical Op | perating Conditions (TOC) | 11 | | Typical 5V | / Performance Characteristics | 12 | | Typical 3.3 | 3V Performance Characteristics | 14 | | Evaluation | n Kit Picture | 16 | | Evaluation | n Kit Circuit | 17 | | Application | n Information | 18 | | Pow | er Supplies | 18 | | Package ( | Outline Drawings | 19 | | Marking D | Diagram | 19 | | Ordering I | Information | 19 | | Revision H | History | 19 | | | of Figures F1129MB Block Diagram | 1 | | • | F1129MB Pin Assignments for 2 × 2 × 0.75 mm 12-DFN Package – Top View | | | Ü | Gain | | | O | Reverse Isolation | | | O | Input Return Loss | | | - | Output Return Loss | | | Figure 7. | Output IP3 | 12 | | Figure 8. | Output P1dB | | | Figure 9. | Noise Figure | 12 | | | g | | | Figure 10. | . Amplitude Imbalance | 13 | | Ū | · | 13<br>13 | | Figure 11. | . Amplitude Imbalance | 13<br>13<br>13 | | Figure 11.<br>Figure 12. | Amplitude Imbalance | 13<br>13<br>13 | | Figure 11.<br>Figure 12.<br>Figure 13. | Amplitude Imbalance Phase Imbalance CMR | 13<br>13<br>13<br>14 | | Figure 11.<br>Figure 12.<br>Figure 13.<br>Figure 14. | Amplitude Imbalance Phase Imbalance CMR Gain | 13<br>13<br>13<br>14 | | Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. | Amplitude Imbalance Phase Imbalance CMR Gain Reverse Isolation | 13<br>13<br>13<br>14<br>14 | | Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. Figure 16. | Amplitude Imbalance Phase Imbalance CMR Gain Reverse Isolation Input Return Loss | 131313141414 | | Figure 18 | S. Output P1dB | 14 | |-----------|-----------------------------------------------|----| | Figure 19 | Noise Figure | 15 | | | ). Amplitude Imbalance | | | Figure 21 | . Phase Imbalance | 15 | | Figure 22 | 2. CMR | 15 | | | Top View | | | | Bottom View | | | Figure 25 | Evaluation Kit Electrical Schematic | 17 | | Figure 26 | . Control Pin Interface Schematic | 18 | | | | | | | | | | List | of Tables | | | Table 1. | Pin Descriptions | 4 | | Table 2. | Absolute Maximum Ratings | | | Table 3. | Recommended Operating Conditions | | | Table 4. | Electrical Characteristics with a 5V Supply | 6 | | Table 5. | Electrical Characteristics with a 3.3V Supply | 9 | | Table 6. | Package Thermal Characteristics | | | Table 7. | Evaluation Kit Bill of Material (BOM) | | # Pin Assignments Figure 2. F1129MB Pin Assignments for $2 \times 2 \times 0.75$ mm 12-DFN Package – Top View # Pin Descriptions Table 1. Pin Descriptions | Number | Name | Description | |----------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 3, 4, 5, 7,<br>10 | NC | No internal connection. It is highly recommended that these pins be connected to a ground via which is located as close to each pin as possible. | | 2 | RF_IN | Single ended RF Input. Must use external DC block. | | 6 | STBY | Standby. If the pin is not connected or is logic LOW, the device will operate under its normal operating condition. Apply a logic HIGH for STBY. | | 8 | RF_OUT+ | Differential RF Output +. Internally tied to ground. Recommended to use an external DC block to prevent shorting of any DC voltage that may be present on the following RF stage. | | 9 | RF_OUT- | Differential RF Output Internally tied to ground. Recommended to use an external DC block to prevent shorting of any DC voltage that may be present on the following RF stage. | | 11 | VCC_1 | Connect to supply voltage via choke. An external bypass capacitor must be placed as close to the pin as possible. | | 12 | VCC_2 | Connect to Vcc. An external bypass capacitor must be placed as close to the pin as possible. | | | EPAD | Exposed paddle. Internally connected to ground. Solder this exposed paddle to a printed circuit board (PCB) pad that uses multiple ground vias to provide heat transfer out of the device into the PCB ground planes. These multiple ground vias are also required to achieve the specified RF performance. | ## **Absolute Maximum Ratings** The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the F1129MB at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Table 2. Absolute Maximum Ratings | Parameter | Symbol | Minimum | Maximum | Units | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|-------------------------------|-------| | VCC_1, VCC_2 to GND | Vcc | -0.3 | +5.5 | V | | STBY | $V_{STBY}$ | -0.3 | Lower of (5V,<br>Vcc + 0.25V) | V | | RF Input Power Applied for 24 Hours Maximum (VCC applied, $f=3.6GHz$ , $T_{EP}=+115^{\circ}C$ , and input / output VSWR = 1:1 based on a $100\Omega$ system.) [b] | P <sub>MAX24</sub> | | +20 | dBm | | Storage Temperature Range | T <sub>STOR</sub> | -65 | +150 | °C | | Lead Temperature (soldering, 10s) | TLEAD | | +260 | °C | | Electrostatic Discharge – HBM | Vesdhbm | | 500 | V | | Electrostatic Discharge – CDM | Vesdcdm | | 1500 | V | <sup>[</sup>a] Exposure to these maximum RF levels can result in significant $V_{CC}$ current draw due to overdriving the amplifier stages. ## **Recommended Operating Conditions** Table 3. Recommended Operating Conditions | Parameter | Symbol | Condition | Minimum | Typical | Maximum | Units | |-----------------------------|---------------------|----------------------------|---------|---------|---------|-------| | Power Supply Voltage [a] | Vcc | V <sub>CC</sub> pins | 4.75 | | 5.25 | V | | Operating Temperature Range | T <sub>EP</sub> | Exposed paddle temperature | -40 | | +115 | °C | | Junction Temperature | T <sub>JMAX</sub> | | | | 150 | °C | | RF Frequency Range [b] | $f_{RF}$ | | 3.0 | | 4.2 | GHz | | RF_IN Source Impedance | Z <sub>RF_IN</sub> | Single-ended | | 50 | | Ω | | RF_OUT Load Impedance | Z <sub>RF_OUT</sub> | Differential | | 100 | | Ω | <sup>[</sup>a] Although the device will operate with a minimum supply voltage of 3.15V, the performance of the device has been optimized to operate within a supply voltage range of 4.75V to 5.25V. <sup>[</sup>b] Tested using an external 2:1 transformer at the RF output. <sup>[</sup>b] To optimize RF performance, different matching components might be used as described in the BOM. # Electrical Characteristics - 5V Supply See the F1129MB application circuit. Specifications apply when operated at $V_{CC}$ = +5.0V, $f_{RF}$ = 3.55GHz, $T_{EP}$ = +25°C, STBY = logic LOW, $Z_S$ = 50 $\Omega$ single ended, $Z_L$ = 100 $\Omega$ differential, and EVKit traces and connectors are de-embedded, unless otherwise stated. Table 4. Electrical Characteristics with a 5V Supply Note: See important table notes at the end of the table. | Parameter | Symbol | Condition | Minimum | Typical | Maximum | Units | |----------------------------|----------------------|-------------------------------------------------------|---------------------|---------|---------|-------| | Logic Input High Threshold | V <sub>IH</sub> | | 1.17 <sup>[a]</sup> | | | V | | Logic Input Low Threshold | V <sub>IL</sub> | | | | 0.63 | V | | Logic Current | lıн, lıı | STBY pin using 1.8V logic | -5 | | +80 | μΑ | | Supply Current | Icc | | | 60 | 76 | mA | | Standby Current | I <sub>CC_STBY</sub> | | | 1.3 | | mA | | Settling Time | tsettle | From 50% STBY control to within ±0.5dB of final gain. | | 300 | | ns | | | | $f_{RF} = 3.0GHz$ | | 16 | | | | | | f <sub>RF</sub> = 3.3GHz | | 16 | | | | RF Input Return Loss | RL <sub>IN</sub> | $f_{RF} = 3.55GHz$ | | 17 | | dB | | | | f <sub>RF</sub> = 3.8GHz | | 16 | | 1 | | | | $f_{RF} = 4.2GHz$ | | 12 | | | | | | f <sub>RF</sub> = 3.0GHz | | 16 | | | | | | f <sub>RF</sub> = 3.3GHz | | 12 | | | | RF Output Return Loss | RL <sub>out</sub> | $f_{RF} = 3.55GHz$ | | 13 | | dB | | | | $f_{RF} = 3.8GHz$ | | 17 | | | | | | f <sub>RF</sub> = 4.2GHz | | 13 | | | | | | f <sub>RF</sub> = 3.0GHz | | 19.5 | | | | | | $f_{RF} = 3.3GHz$ | | 19.5 | | | | Gain | G | f <sub>RF</sub> = 3.55GHz | 17 | 19 | | dB | | | | $f_{RF} = 3.8GHz$ | | 19 | | | | | | $f_{RF} = 4.2GHz$ | | 18 | | | | | | f <sub>RF</sub> = 3.1GHz, ±100MHz | | 0.1 | | | | | | f <sub>RF</sub> = 3.3GHz, ±100MHz | | 0.1 | | | | Gain Flatness (amplitude) | Gvar | f <sub>RF</sub> = 3.55GHz, ±100MHz | | 0.1 | | dB | | | | f <sub>RF</sub> = 3.8GHz, ±100MHz | | 0.2 | | | | | | f <sub>RF</sub> = 4.1GHz, ±100MHz | | 8.0 | | | | Parameter | Symbol | Condition | Minimum | Typical | Maximum | Units | |---------------------------------------------------|----------------------|---------------------------------------------------------|---------|---------|---------|-------| | Gain Variation over Temperature | G <sub>ТЕМР</sub> | $T_{EP} = -40^{\circ}C \text{ to } +115^{\circ}C$ | | ±0.15 | | dB | | Reverse Isolation | REV <sub>ISO</sub> | | | 31 | | dB | | | | f <sub>RF</sub> = 3.0GHz | | 0.2 | | | | | | f <sub>RF</sub> = 3.3GHz | | 0.3 | | | | Amplitude Imbalance <sup>[b]</sup> | IMBAL <sub>AMP</sub> | f <sub>RF</sub> = 3.55GHz | | 0.5 | | dB | | | | f <sub>RF</sub> = 3.8GHz | | 0.6 | | | | | | f <sub>RF</sub> = 4.2GHz | | 0.8 | | | | | | f <sub>RF</sub> = 3.0GHz | | 3.3 | | | | | | f <sub>RF</sub> = 3.3GHz | | 2.6 | | | | Phase Imbalance <sup>[c]</sup> | IMBAL <sub>PH</sub> | f <sub>RF</sub> = 3.55GHz | | 1.8 | | deg | | | | f <sub>RF</sub> = 3.8GHz | | 1.2 | | | | | | f <sub>RF</sub> = 4.2GHz | | 1.6 | | 1 | | | | f <sub>RF</sub> = 3.0GHz | | 29 | | | | | | $f_{RF} = 3.3GHz$ | | 29.5 | | 1 | | Common Mode Rejection <sup>[d]</sup> | CMR | f <sub>RF</sub> = 3.55GHz | | 29.5 | | dB | | | | f <sub>RF</sub> = 3.8GHz | | 28 | | | | | | $f_{RF} = 4.2GHz$ | | 26 | | | | | | f <sub>RF</sub> = 3.0GHz | | 1.7 | | | | | | f <sub>RF</sub> = 3.3GHz | | 1.7 | | | | Noise Figure | NF | f <sub>RF</sub> = 3.55GHz | | 1.8 | 2 | dB | | | | $f_{RF} = 3.8GHz$ | | 1.9 | | | | | | f <sub>RF</sub> = 4.2GHz | | 2.1 | | | | Noise Figure Variation over Temp | NF <sub>TEMP</sub> | $T_{EP} = -40^{\circ}\text{C to } +115^{\circ}\text{C}$ | | ± 0.5 | | dB | | | | $f_{RF} = 3.0GHz$ | | 34 | | | | | | f <sub>RF</sub> = 3.3GHz | | 33 | | 1 | | Output Third Order Intercept Point <sup>[e]</sup> | OIP3 | f <sub>RF</sub> = 3.55GHz | 30 | 32 | | dBm | | | | f <sub>RF</sub> = 3.8GHz | | 32 | | 1 | | | | f <sub>RF</sub> = 4.2GHz | | 29 | | 1 | | | | f <sub>RF</sub> = 3.0GHz | | 20 | | | | | | f <sub>RF</sub> = 3.3GHz | | 19 | | 1 | | Output P1dB | OP1dB | f <sub>RF</sub> = 3.55GHz | 16 | 18 | | dBm | | | | f <sub>RF</sub> = 3.8GHz | | 18 | | 1 | | | | f <sub>RF</sub> = 4.2GHz | | 16.5 | | 1 | - [a] Specifications in the minimum/maximum columns that are shown in **bold italics** are guaranteed by test. Specifications in these columns that are not shown in bold italics are guaranteed by design characterization. - [b] Measures RF\_IN to RF\_OUT- and compares RF\_IN to RF\_OUT+ amplitude. - [c] Measures RF\_IN to RF\_OUT- and compares RF\_IN to RF\_OUT+ phase. Deviation is from ideal 180 degrees. - [d] Measures RF\_IN to RF\_OUT- and compares RF\_IN to RF\_OUT+. - [e] OIP3 test conditions: Tone spacing = 5MHz, $P_{OUT} = +0dBm/tone$ . # Electrical Characteristics - 3.3V Supply See the F1129MB application circuit. Specifications apply when operated at VCC = +3.3V, $f_{RF}$ = 3.55GHz, $T_{EP}$ = +25°C, STBY = logic LOW, ZS = $50\Omega$ single ended, ZL = $100\Omega$ differential, and EVKit traces and connectors are de-embedded, unless otherwise stated. Table 5. Electrical Characteristics with a 3.3V Supply Note: See important table notes at the end of the table. | Parameter | Symbol | Condition | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------|---------------------------------------------------------|---------------------|---------|---------|-------| | Logic Input High Threshold | V <sub>IH</sub> | | 1.17 <sup>[a]</sup> | | | V | | Logic Input Low Threshold | $V_{IL}$ | | | | 0.63 | V | | Logic Current | lıн, lıı | STBY pin using 1.8V logic | -10 | | +100 | μA | | Supply Current | Icc | | | 30 | | mA | | Settling Time | tsettle | From 50% STBY control to within ±0.5dB of final gain. | | 500 | | ns | | | | f <sub>RF</sub> = 3.0GHz | | 13 | | | | | | f <sub>RF</sub> = 3.3GHz | | 13 | | | | RF Input Return Loss | RLin | f <sub>RF</sub> = 3.55GHz | | 13 | | dB | | | | f <sub>RF</sub> = 3.8GHz | | 13 | | | | | | $f_{RF} = 4.2GHz$ | | 12 | | | | | | f <sub>RF</sub> = 3.0GHz | | 15 | | | | | | f <sub>RF</sub> = 3.3GHz | | 12 | | | | RF Output Return Loss | RLout | f <sub>RF</sub> = 3.55GHz | | 13 | | dB | | | | $f_{RF} = 3.8GHz$ | | 16 | | | | | | f <sub>RF</sub> = 4.2GHz | | 11 | | | | | | f <sub>RF</sub> = 3.0GHz | | 18 | | | | | | f <sub>RF</sub> = 3.3GHz | | 18 | | | | Gain | G | f <sub>RF</sub> = 3.55GHz | | 18 | | dB | | | | $f_{RF} = 3.8GHz$ | | 18 | | | | | | f <sub>RF</sub> = 4.2GHz | | 16.5 | | | | | | f <sub>RF</sub> = 3.1GHz, ±100MHz | | 0.2 | | | | | | f <sub>RF</sub> = 3.3GHz, ±100MHz | | 0.1 | | | | Gain Flatness (amplitude) | Gvar | f <sub>RF</sub> = 3.55GHz, ±100MHz | | 0.1 | | dB | | | | f <sub>RF</sub> = 3.8GHz, ±100MHz | | 0.3 | | 1 | | | | f <sub>RF</sub> = 4.1GHz, ±100MHz | | 0.9 | | | | Gain Variation over Temperature | G <sub>TEMP</sub> | $T_{EP} = -40^{\circ}\text{C to } +115^{\circ}\text{C}$ | | ±0.2 | | dB | | Parameter | Symbol | Condition | Minimum | Typical | Maximum | Units | |---------------------------------------------------|---------------------|---------------------------------------------------------|---------|---------|---------|-------| | Reverse Isolation | REV <sub>ISO</sub> | | | 31 | | dB | | | | f <sub>RF</sub> = 3.0GHz | | 0.2 | | | | | | f <sub>RF</sub> = 3.3GHz | | 0.3 | | | | Amplitude Imbalance <sup>[b]</sup> | IMBALAMP | f <sub>RF</sub> = 3.55GHz | | 0.5 | | dB | | | | f <sub>RF</sub> = 3.8GHz | | 0.6 | | | | | | f <sub>RF</sub> = 4.2GHz | | 0.8 | | | | | | f <sub>RF</sub> = 3.0GHz | | 3.3 | | | | | | f <sub>RF</sub> = 3.3GHz | | 2.5 | | | | Phase Imbalance <sup>[c]</sup> | IMBAL <sub>PH</sub> | f <sub>RF</sub> = 3.55GHz | | 1.8 | | deg | | | | f <sub>RF</sub> = 3.8GHz | | 1.1 | | | | | | f <sub>RF</sub> = 4.2GHz | | 1.6 | | | | | | f <sub>RF</sub> = 3.0GHz | | 29 | | | | | | f <sub>RF</sub> = 3.3GHz | | 29.5 | | 1 | | Common Mode Rejection <sup>[d]</sup> | CMR | f <sub>RF</sub> = 3.55GHz | | 29.5 | | dB | | | | f <sub>RF</sub> = 3.8GHz | | 28 | | | | | | f <sub>RF</sub> = 4.2GHz | | 26 | | | | | | $f_{RF} = 3.0GHz$ | | 1.8 | | | | | | f <sub>RF</sub> = 3.3GHz | | 1.8 | | 1 | | Noise Figure | NF | f <sub>RF</sub> = 3.55GHz | | 1.9 | | dB | | | | f <sub>RF</sub> = 3.8GHz | | 2 | | | | | | f <sub>RF</sub> = 4.2GHz | | 2.2 | | | | Noise Figure Variation over Temp | NF <sub>TEMP</sub> | $T_{EP} = -40^{\circ}\text{C to } +115^{\circ}\text{C}$ | | ±0.5 | | dB | | | | f <sub>RF</sub> = 3.0GHz | | 27 | | 1 | | | | f <sub>RF</sub> = 3.3GHz | | 27 | | 1 | | Output Third Order Intercept Point <sup>[e]</sup> | OIP3 | f <sub>RF</sub> = 3.55GHz | | 26 | | dBm | | | | f <sub>RF</sub> = 3.8GHz | | 25 | | 1 | | | | f <sub>RF</sub> = 4.2GHz | | 21 | | 1 | | | | f <sub>RF</sub> = 3.0GHz | | 15 | | dBm | | | | f <sub>RF</sub> = 3.3GHz | | 14.5 | | | | Output P1dB | OP1dB | f <sub>RF</sub> = 3.55GHz | | 13 | | | | | | f <sub>RF</sub> = 3.8GHz | | 13 | | 1 | | | | f <sub>RF</sub> = 4.2GHz | | 12 | | 1 | - [a] Specifications in the minimum/maximum columns that are shown in **bold italics** are guaranteed by test. Specifications in these columns that are not shown in bold italics are guaranteed by design characterization. - [b] Measures RF\_IN to RF\_OUT- and compares RF\_IN to RF\_OUT+ amplitude. - [c] Measures RF\_IN to RF\_OUT- and compares RF\_IN to RF\_OUT+ phase. Deviation is from ideal 180 degrees. - [d] Measures RF\_IN to RF\_OUT- and compares RF\_IN to RF\_OUT+. - [e] OIP3 test conditions: Tone spacing = 5MHz, P<sub>OUT</sub> = +0dBm/tone. #### Thermal Characteristics Table 6. Package Thermal Characteristics | Parameter | Symbol | Value | Units | |------------------------------------------------------------------------------|------------|--------|-------| | Junction to Ambient Thermal Resistance. | hetaJA | 112.57 | °C/W | | Junction to Case Thermal Resistance. (Case is defined as the exposed paddle) | hetaJC-BOT | 27.6 | °C/W | | Moisture Sensitivity Rating (Per J-STD-020) | | MSL 1 | | ### Typical Operating Conditions (TOC) Unless otherwise noted, for the TOC graphs on the following pages, the following conditions apply: - Evaluation kit connector and trace losses de-embedded - V<sub>CC</sub> = 5.0V (plots also taken with V<sub>CC</sub> = 3.3V) - $\bullet$ T<sub>FP</sub> = 25°C - STBY = not connected (internally pulled logic LOW) - Small signal parameters measured with P<sub>OUT</sub> = 0dBm - Two tone tests P<sub>OUT</sub> = 0dBm/tone with 5MHz tone spacing - All unused ports properly terminated - S-parameters (S11, S21, S12, and S22) measured using a de-embedded Differential Board EVKit with $Z_S$ = single-ended 50Ω and $Z_L$ = differential 100Ω. The inputs are mathematically combined using an ideal 1:2 (50Ω:100Ω) transformer to produce the 2 port S-parameters. - OIP3, Output P1dB and Noise Figure measured using a Transformer Board EVKit with Z<sub>S</sub> = Z<sub>L</sub> = single-ended 50Ω - Amplitude and phase imbalances measures RF\_IN to RF\_OUT+ and compares to RF\_IN to RF\_OUT- - Phase imbalance is the deviation from an ideal 180 degrees Note: The use of the external transformer T1 is included for simple 2 port evaluation purposes. At some frequencies the external transformer interacts with the on-chip balun affecting the gain and noise figure flatness responses. These interactions have been removed from the noise figure TOCs. ## Typical 5V Performance Characteristics Figure 3. Gain Figure 5. Input Return Loss Figure 7. Output IP3 Figure 4. Reverse Isolation Figure 6. Output Return Loss Figure 8. Output P1dB Figure 9. Noise Figure Figure 11. Phase Imbalance Figure 10. Amplitude Imbalance Figure 12. CMR # Typical 3.3V Performance Characteristics Figure 13. Gain Figure 15. Input Return Loss Figure 17. Output IP3 Figure 14. Reverse Isolation Figure 16. Output Return Loss Figure 18. Output P1dB Figure 19. Noise Figure Figure 21. Phase Imbalance Figure 20. Amplitude Imbalance Figure 22. CMR ## **Evaluation Kit Picture** Figure 23. Top View Figure 24. Bottom View ## **Evaluation Kit Circuit** Figure 25. Evaluation Kit Electrical Schematic Table 7. Evaluation Kit Bill of Material (BOM) | Part Reference | QTY | Description | Manufacturer Part # | Manufacturer | |---------------------------------------------|-----|---------------------------------------------|-------------------------|--------------------| | C1,R6,R3,R4 | 4 | 0 ohm Jumper 1/10W (0402) | ERJ2GE0R00X | Panasonic | | С9 | 1 | 1000pF C0G 50v (0402) | GRM1555C1H102J | Murata | | C8 | 1 | 100pF C0G 50v (0402) | GRM1555C1H101J | Murata | | L1 | 1 | 10pF C0G 50v (0402) | GRM1555C1H100J | Murata | | L4 | 1 | 1.0nH ±0.3 (0402) | LQG15HS1N0S02 | Murata | | C12,C13 | 2 | 5pF NP0 50V (0402) | GRM1555C1H50BA01D | Murata | | J5 | 1 | CONN HEADER VERT 1x3 POS 2.54MM | 61300311121 | Würth Elektronik | | J1,J2, J3, J4, J6, J7,<br>J8, J9 | 8 | SMA Edge Mount | 142-0701-851 | Cinch Connectivity | | C10,C11,C14,C2,,C3,C<br>4,C5,C6,R1,R2,R5,R7 | 0 | Do not install | | | | U1 | 1 | F1129MB 50Ω SE-In – 100Ω DIFF-Out Amplifier | F1129MBNELI | IDT Renesas | | | 1 | Printed Circuit Board | F1129 EVKIT DIFF Rev.02 | Vector Fab | 17 ## **Application Information** #### **Power Supplies** A common VCC power supply should be used for all pins requiring DC power. All supply pins should be bypassed with external capacitors to minimize noise and fast transients. Supply noise can degrade noise figure and fast transients can trigger ESD clamps and cause them to fail. Supply voltage change or transients should have a slew rate smaller than $1V/20\mu$ S. In addition, all control pins should remain at 0V ( $\pm 0.3V$ ) while the supply voltage ramps or while it returns to zero. If control signal integrity is a concern and clean signals cannot be guaranteed due to overshoot, undershoot, ringing, etc., the following circuit at the input of the STBY control pin is recommended. This applies to the STBY pin as shown below. Note the recommended resistor and capacitor values do not necessarily match the EVKit BOM for the case of poor control signal integrity. For multiple devices driven by a single control line, the component values will need to be adjusted accordingly so as not to load down the control line. Figure 26. Control Pin Interface Schematic ## Package Outline Drawings The <u>package outline drawings</u> are located at the end of this document and are accessible from the Renesas website. The package information is the most current data available and is subject to change without revision of this document. ## Marking Diagram Line 1: 11MB = abbreviated the part number (F1129MB). Line 2: Y = Year code, last digit of production year ("8" would correspond to 2018). W = Work week code ("W" corresponds to week 30). \*\* = Sequential alpha characters for lot traceability. ## Ordering Information | Orderable Part Number | Package | MSL Rating | Carrier Type | Temperature | |-----------------------|------------------------|------------|--------------|----------------| | F1129MBNELI | 2 × 2 × 0.75 mm 12-DFN | 1 | Cut Reel | -40° to +115°C | | F1129MBNELI8 | 2 × 2 × 0.75 mm 12-DFN | 1 | Reel | -40° to +115°C | | F1129MBEVB | Evaluation Board | | | | ## **Revision History** | Revision Date | Description of Change | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--| | January 31, 2021 | <ul> <li>Updated the Package Outline Drawings website link</li> <li>Updated the Carrier Type information in Ordering Information</li> </ul> | | | | May 21, 2020 | Updated base part number table in Description. | | | | April 29, 2020 | Added Application Information for Power Supplies. | | | | January 21, 2020 | Updated Evaluation Kit pictures. | | | | December 5, 2019 | Initial release. | | | ## **VFQFPN-12, Package Outline Drawing** 2.0 x 2.0 x 0.75 mm Body, 0.5mm Pitch Epad 0.80 x 0.80 mm NEL12P1, PSC-4759-01, Rev 01, Page 1 ## **VFQFPN-12, Package Outline Drawing** 2.0 x 2.0 x 0.75 mm Body, 0.5mm Pitch Epad 0.80 x 0.80 mm NEL12P1, PSC-4759-01, Rev 01, Page 2 RECOMMENDED LAND PATTERN DIMENSION #### NOTES: - 1. ALL DIMENSIONS ARE IN MM. ANGLES IN DEGREES. - 2. TOP DOWN VIEW. AS VIEWED ON PCB. - 3. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN. | Package Revision History | | | | | |--------------------------|----------------------------------|-------------------------------------------------------|--|--| | Date Created | Date Created Rev No. Description | | | | | Sept 5, 2018 | Rev 01 | Add "K" Value Minimium 0.20 mm, Correct L/F Thickness | | | | July 31, 2017 | Rev 00 | Initial Release | | | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/