

# CMOS PARALLEL-TO-SERIAL FIFO 1,024 x 16

IDT72125

### **FEATURES:**

- 25ns parallel port access time, 35ns cycle time
- 50MHz serial shift frequency
- Wide x16 organization offering easy expansion
- Low power consumption (50mA typical)
- Least/Most Significant Bit first read selected by asserting the FL/DIR pin
- Four memory status flags: Empty, Full, Half-Full, and Almost-Empty/Almost-Full
- . Dual-Port zero fall-through architecture
- Available in 28-pin 300 mil plastic DIP and 28-pin SOIC
- . Green parts available, see ordering information

## **DESCRIPTION:**

The IDT72125 is a high-speed, low-power, dedicated, parallel-to-serial FIFO. This FIFO features a 16-bit parallel input port and a serial output port with 1,024 word depths, respectively.

The ability to buffer wide word widths (x16) make these FIFOs ideal for laser printers, FAX machines, local area networks (LANs), video storage and disk/tape controller applications.

Expansion in width and depth can be achieved using multiple chips. IDT's unique serial expansion logic makes this possible using a minimum of pins.

The unique serial output port is driven by one data pin (SO) and one clock pin (SOCP). The Least Significant or Most Significant Bit can be read first by programming the DIR pin after a reset.

Monitoring the FIFO is eased by the availability of four status flags: Empty, Full, Half-Full and Almost-Empty/Almost-Full. The Full and Empty flags prevent any FIFO data overflow or underflow conditions. The Half-Full Flag is available in both single and expansion mode configurations. The Almost-Empty/Almost-Full Flag is available only in a single device mode.

The IDT72125 is fabricated using submicron CMOS technology.

## **FUNCTIONAL BLOCK DIAGRAM**



IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.

**COMMERCIAL TEMPERATURE RANGE** 

**FEBRUARY 2016** 

© 2019 Renesas Electronics Corporation DSC-2665/1

## **PIN CONFIGURATION**



PLASTIC THIN DIP (P28, order code: TP) SOIC (SO28, order code: SO) TOP VIEW

## **PIN DESCRIPTIONS**

| Symbol   | Name                                                              | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|-------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D15   | Inputs                                                            | ı   | Data inputs for 16-bit wide data.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RS       | Reset                                                             | I   | When $\overline{RS}$ is set low, internal READ and WRITE pointers are set to the first location of the RAM array. $\overline{FF}$ and $\overline{HF}$ go HIGH. $\overline{EF}$ and $\overline{AEF}$ go LOW. A reset is required before an initial WRITE after power-up. $\overline{W}$ must be high during the $\overline{RS}$ cycle. Also the First Load pin ( $\overline{FL}$ ) is programmed only during Reset.                                                               |
| W        | Write                                                             | I   | A write cycle is initiated on the falling edge of WRITE if the Full Flag $(\overline{FF})$ is not set. Data set-up and hold times must be adhered to with respect to the rising edge of WRITE. Data is stored in the RAM array sequentially and independently of any ongoing read operation.                                                                                                                                                                                     |
| SOCP     | Serial Output Clock                                               | I   | A serial bit read cycle is initiated on the rising edge of SOCP if the Empty Flag (EF) is not set. In both Depth and Serial Word Width Expansion modes, all of the SOCP pins are tied together.                                                                                                                                                                                                                                                                                  |
| FL/DIR   | First Load/Direction                                              | _   | This is a dual purpose input used in the width and depth expansion configurations. The First Load $(\overline{FL})$ function is programmed only during Reset $(\overline{RS})$ and a LOW on $\overline{FL}$ indicates the first device to be loaded with a byte of data. All other devices should be programmed HIGH. The Direction (DIR) pin controls shift direction after Reset and tells the device whether to read out the Least Significant or Most Significant bit first. |
| RSIX     | Read Serial In<br>Expansion                                       | I   | In the single device configuration, RSIX is set HIGH. In depth expansion or daisy chain expansion, RSIX is connected to RSOX (expansion out) of the previous device.                                                                                                                                                                                                                                                                                                             |
| SO       | Serial Output                                                     | 0   | Serial data is output on the Serial Output (SO) pin. Data is clocked out LSB or MSB depending on the Direction pin programming. During Expansion the SO pins are tied together.                                                                                                                                                                                                                                                                                                  |
| FF       | Full Flag                                                         | 0   | When $\overline{FF}$ goes LOW, the device is full and further WRITE operations are inhibited. When $\overline{FF}$ is HIGH, the device is not full.                                                                                                                                                                                                                                                                                                                              |
| ĒF       | Empty Flag                                                        | 0   | When $\overline{\text{EF}}$ goes LOW, the device is empty and further READ operations are inhibited. When $\overline{\text{EF}}$ is HIGH, the device is not empty.                                                                                                                                                                                                                                                                                                               |
| ĦĒ       | Half-Full Flag                                                    | 0   | When $\overline{\text{HF}}$ is LOW, the device is more than half-full. When $\overline{\text{HF}}$ is HIGH, the device is empty to half-full.                                                                                                                                                                                                                                                                                                                                    |
| RSOX/AEF | Read Serial<br>Out Expansion<br>Almost-Empty,<br>Almost-Full Flag | 0   | This is a dual purpose output. In the single device configuration (RSIX HIGH), this is an $\overline{AEF}$ output pin. When $\overline{AEF}$ is LOW, the device is empty-to-(1/8 full -1) or (7/8 full +1)-to-full. When $\overline{AEF}$ is HIGH, the device is 1/8-full up to 7/8-full. In the Expansion configuration (RSOX connected to RSIX of the next device) a pulse is sent from RSOX to RSIX to coordinate the width, depth or daisy chain expansion.                  |
| VCC      | Power Supply                                                      |     | Single power supply of 5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| GND      | Ground                                                            |     | Single ground of 0V.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## **STATUS FLAGS**

| Number of Words in FIFO |    |     |    |    |
|-------------------------|----|-----|----|----|
| IDT72125                | FF | ĀĒĒ | ĦF | ĒĒ |
| 0                       | Н  | L   | Н  | L  |
| 1–127                   | Н  | L   | Н  | Н  |
| 128–512                 | Н  | Н   | Н  | Н  |
| 513–896                 | Н  | Н   | L  | Н  |
| 897–1023                | Н  | L   | Ĺ  | Н  |
| 1024                    | L  | L   | L  | Н  |

## **ABSOLUTE MAXIMUM RATINGS**(1)

| Symbol | Description                             | Max          | Unit |
|--------|-----------------------------------------|--------------|------|
| VTERM  | Terminal Voltage with<br>Respect to GND | -0.5 to +7.0 | ٧    |
| Tstg   | Storage Temperature                     | -55 to +125  | °C   |
| lout   | DC Output Current                       | -50 to +50   | mA   |

#### NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# RECOMMENDED DC OPERATING CONDITIONS

| Symbol             | Parameter             | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------|------|------|------|------|
| Vcc                | Supply Voltage        | 4.5  | 5.0  | 5.5  | V    |
| GND                | Supply Voltage        | 0    | 0    | 0    | ٧    |
| VIH                | Input HIGH Voltage    | 2    | 1    | _    | V    |
| VIL <sup>(1)</sup> | InputLOWVoltage       |      | 1    | 0.8  | ٧    |
| TA                 | Operating Temperature | 0    | 1    | +70  | °C   |

#### NOTE:

## DC ELECTRICAL CHARACTERISTICS

(Commercial:  $VCC = 5V \pm 10\%$ ,  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ )

|                         |                                                        | IDT72125<br>Commercial |      |      |      |
|-------------------------|--------------------------------------------------------|------------------------|------|------|------|
| Symbol                  | Parameter                                              | Min.                   | Тур. | Max. | Unit |
| ILI <sup>(1)</sup>      | Input Leakage Current (Any Input)                      | -1                     | _    | 1    | μΑ   |
| ILO <sup>(2)</sup>      | Output Leakage Current                                 | -10                    | _    | 10   | μA   |
| Voh                     | Output Logic "1" Voltage IOUT = -2mA(3)                | 2.4                    | _    | _    | V    |
| VOL                     | Output Logic "0" Voltage IOUT = 8mA(4)                 | _                      | _    | 0.4  | V    |
| ICC1 <sup>(5)</sup>     | Active Power Supply Current                            | _                      | 50   | 100  | mA   |
| ICC2 <sup>(5,6,7)</sup> | Standby Current<br>(W = RS = FL/DIR = VIH; SOCP = VIL) | _                      | 4    | 8    | mA   |
| ICC3 <sup>(5,6,7)</sup> | Power Down Current                                     | _                      | 1    | 6    | mA   |

#### NOTES:

- 1. Measurements with  $0.4V \le VIN \le VCC$ .
- 2. SOCP = VIL,  $0.4 \le VOUT \le VCC$ .
- 3. For SO, lout = -4mA.
- 4. For SO, lout = 16mA.
- 5. Tested with outputs open (IOUT = 0).
- 6.  $\overline{RS} = \overline{FL}/DIR = \overline{W} = Vcc 0.2V$ ; SOCP = 0.2V; all other inputs Vcc 0.2.
- $7. \ \ \text{Measurements are made after reset}.$

<sup>1. 1.5</sup>V undershoots are allowed for 10ns once per cycle.

# **AC ELECTRICAL CHARACTERISTICS**

(Commercial:  $VCC = 5V \pm 10\%$ ,  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ )

|            |                                                 |          |           | nmercial        |         |  |
|------------|-------------------------------------------------|----------|-----------|-----------------|---------|--|
| Symbol     | Parameter                                       | Figure   | Min.      | 2125L25<br>Max. | Unit    |  |
| ts         | Parallel Shift Frequency                        | - Figure | - IVIIII. | 28.5            | MHz     |  |
| tsocp      | Serial Shift Frequency                          |          |           | 50              | MHz     |  |
|            | EL INPUT TIMINGS                                |          |           | 30              | IVII IZ |  |
| twc        | Write Cycle Time                                | 2        | 35        |                 | ns      |  |
| twpw       | Write Pulse Width                               | 2        | 25        |                 |         |  |
|            | Write Recovery Time                             | 2        | 10        |                 | ns      |  |
| twr<br>tos | Data Set-up Time                                | 2        | 12        |                 | ns      |  |
|            | <u> </u>                                        |          |           | _               | ns      |  |
| tDH        | Data Hold Time                                  | 2        | 0         | <u> </u>        | ns      |  |
| tWEF       | Write High to EF HIGH                           | 5, 6     |           | 35              | ns      |  |
| tWFF       | Write Low to FF LOW                             | 4, 7     |           | 35              | ns      |  |
| tWF        | Write Low to Transitioning HF, AEF              | 8        |           | 35              | ns      |  |
| twpf       | Write Pulse Width After FF HIGH                 | 7        | 25        | _               | ns      |  |
|            | OUTPUT TIMINGS                                  |          |           |                 |         |  |
| tsocp      | Serial Clock Cycle Time                         | 3        | 20        |                 | ns      |  |
| tsocw      | Serial Clock Width HIGH/LOW                     | 3        | 8         |                 | ns      |  |
| tsopd      | SOCP Rising Edge to SO Valid Data               | 3        | _         | 14              | ns      |  |
| tsohz      | SOCP Rising Edge to SO at High-Z <sup>(1)</sup> | 3        | 3         | 14              | ns      |  |
| tsolz      | SOCP Rising Edge to SO at Low-Z <sup>(1)</sup>  | 3        | 3         | 14              | ns      |  |
| tsocef     | SOCP Rising Edge to EF LOW                      | 5, 6     |           | 35              | ns      |  |
| tsocff     | SOCP Rising Edge to FF HIGH                     | 4, 7     |           | 35              | ns      |  |
| tsocr      | SOCP Rising Edge to Transitioning HF, AEF       | 8        |           | 35              | ns      |  |
| trefso     | SOCP Delay After EF HIGH                        | 6        | 35        | _               | ns      |  |
| RESET T    | TMINGS                                          |          |           |                 |         |  |
| trsc       | Reset Cycle Time                                | 1        | 35        | _               | ns      |  |
| trs        | Reset Pulse Width                               | 1        | 25        | _               | ns      |  |
| trss       | Reset Set-up Time                               | 1        | 25        | _               | ns      |  |
| trsr       | Reset Recovery Time                             | 1        | 10        | _               | ns      |  |
| EXPANS     | ION MODE TIMINGS                                |          |           |                 |         |  |
| tFLS       | FL Set-up Time to RS Rising Edge                | 9        | 7         | _               | ns      |  |
| tFLH       | FL Hold Time to RS Rising Edge                  | 9        | 0         | _               | ns      |  |
| tdirs      | DIR Set-up Time to SOCP Rising Edge             | 9        | 10        | _               | ns      |  |
| tDIRH      | DIR Hold Time from SOCP Rising Edge             | 9        | 5         | _               | ns      |  |
| tsoxd1     | SOCP Rising Edge to RSOX Rising Edge            | 9        | _         | 15              | ns      |  |
| tsoxd2     | SOCP Rising Edge to RSOX Falling Edge           | 9        | _         | 15              | ns      |  |
| tsixs      | RSIX Set-up Time to SOCP Rising Edge            | 9        | 5         | _               | ns      |  |
| tsixpw     | RSIX Pulse Width                                | 9        | 10        | _               | ns      |  |

### NOTE:

<sup>1.</sup> Values guaranteed by design.

#### **AC TEST CONDITIONS**

| Input Pulse Levels            | GND to 3.0V  |
|-------------------------------|--------------|
| Input Rise/Fall Times         | 5ns          |
| Input Timing Reference Levels | 1.5V         |
| Output Reference Levels       | 1.5V         |
| OutputLoad                    | See Figure A |

## **CAPACITANCE** ( $T_A = +25^{\circ}C$ , f = 1.0 MHz)

| Symbol | Parameter <sup>(1)</sup> | Condition | Max. | Unit |
|--------|--------------------------|-----------|------|------|
| CIN    | Input Capacitance        | VIN = 0V  | 10   | pF   |
| Соит   | Output Capacitance       | Vout = 0V | 12   | pF   |

#### NOTE:



or equivalent circuit

Figure A. Output Load

## **FUNCTIONAL DESCRIPTION**

#### PARALLEL DATA INPUT

The device must be reset before beginning operation so that all flags are set to their initial state. In width or depth expansion the First Load pin  $(\overline{FL})$  must be programmed to indicate the first device.

The data is written into the FIFO in parallel through the D0–D15 input data lines. A write cycle is initiated on the falling edge of the Write  $(\overline{W})$  signal provided the Full Flag  $(\overline{FF})$  is not asserted. If the  $\overline{W}$  signal changes from HIGH-to-LOW and the Full Flag  $(\overline{FF})$  is already set, the write line is internally inhibited internally from incrementing the write pointer and no write operation occurs.

Data set-up and hold times must be met with respect to the rising edge of Write. On the rising edge of  $\overline{W}$ , the write pointer is incremented. Write operations can occur simultaneously or asynchronously with read operations.

#### **SERIAL DATA OUTPUT**

The serial data is output on the SO pin. The data is clocked out on the rising edge of SOCP providing the Empty Flag  $(\overline{EF})$  is not asserted. If the Empty Flag is asserted then the next data word is inhibited from moving to the output register and being clocked out by SOCP.

The serial word is shifted out Least Significant Bit or Most Significant Bit first, depending on the  $\overline{FL}/DIR$  level during operation. A LOW on DIR will cause the Least Significant Bit to be read out first. A HIGH on DIR will cause the Most Significant Bit to be read out first.



#### NOTES

- 1. EF, FF, HF and AEF may change status during Reset, but flags will be valid at trsc.
- 2. SOCP should be in the steady LOW or HIGH during trss. The first LOW-HIGH (or HIGH-LOW) transition can begin after trss.

Figure 1. Reset

<sup>1.</sup> Characterized values, not currently tested.

<sup>\*</sup> Includes scope and jig capacitances.





1. In Single Device Mode, SO will not tri-state except after reset.

2665 drw06

Figure 3. Read Operation



Figure 4. Full Flag from Last Write to First Read



Figure 5. Empty Flag from Last Read to First Write

NOTE:



- NOTES:
- 1. Once EF has gone LOW and the last bit of the final word has been shifted out, SOCP should not be clocked until EF goes HIGH.
- 2. In Single Device Mode, SO will not tri-state except after Reset. It will retain the last valid data.

Figure 6. Empty Boundary Condition Timing



#### NOTE:

1. Single Device Mode will not tri-state but will retain the last valid data.

Figure 7. Full Boundary Condition Timing



Figure 8. Half-Full, Almost-Full and Almost-Empty Timings

2665 drw11



Figure 9. Serial Read Expansion

## **OPERATING CONFIGURATIONS**

#### SINGLE DEVICE MODE

The device must be reset before beginning operation so that all flags are set to location zero. In the standalone case, the RSIX line is tied HIGH and indicates single device operation to the device. The RSOX/ $\overline{\text{AEF}}$  pin defaults to  $\overline{\text{AEF}}$  and outputs the Almost-Empty and Almost-Full Flag.

#### **WIDTH EXPANSION MODE**

In the cascaded case, word widths of more than 16 bits can be achieved by using more than one device. By tying the RSOX and RSIX pins together, as shown in Figure 11, and programming which is the Least Significant Device, a cascaded serial word is achieved. The Least Significant Device is programmed by a LOW on the  $\overline{\text{FL}}/\text{DIR}$  pin during reset. All other devices should be programmed HIGH on the  $\overline{\text{FL}}/\text{DIR}$  pin at reset.



Figure 10. Single Device Configuration

## TABLE 1 — RESET AND FIRST LOAD TRUTH TABLE-SINGLE DEVICE CONFIGURATION

|            | Inputs |    |     | Inputs Internal Status     |                          |         | Outputs |    |  |
|------------|--------|----|-----|----------------------------|--------------------------|---------|---------|----|--|
| Mode       | RS     | FL | DIR | Read Pointer Write Pointer |                          | ĀĒF, ĒF | FF      | ĦF |  |
| Reset      | 0      | Х  | Χ   | Location Zero              | Location Zero            | 0       | 1       | 1  |  |
| Read/Write | 1      | Х  | 0,1 | Increment <sup>(1)</sup>   | Increment <sup>(1)</sup> | Х       | Х       | Х  |  |

#### NOTE

The Serial Data Output (SO) of each device in the serial word must be tied together. Since the SO pin is three stated, only the device which is currently shifting out is enabled and driving the 1-bit bus. NOTE: After reset, the level on the  $\overline{\text{FL}}/\text{DIR}$  pin decides if the Least Significant or Most Significant Bit is read first out of each device.

The three flag outputs, Empty ( $\overline{\text{EF}}$ ), Half-Full ( $\overline{\text{HF}}$ ) and Full ( $\overline{\text{FF}}$ ), should be taken from the Most Significant Device (in the example, FIFO #2). The Almost-Empty/Almost-Full flag is not available. The RSOX pin is used for expansion.

<sup>1.</sup> Pointer will increment if appropriate flag is HIGH



Figure 11. Width Expansion for 32-bit Parallel Data In

### **OPERATING CONFIGURATIONS**

#### SINGLE DEVICE MODE

The IDT72125 can easily be adapted to applications requiring greater than 1,024 words. Figure 12 demonstrates Depth Expansion using three IDT72125s and an 74FCT138 Address Decoder. Any depth can be attained by adding additional devices. The Address Decoder is necessary to determine which FIFO is being written. A word of data must be written sequentially into each FIFO so that the data will be read in the correct sequence. These devices operate in the Depth Expansion Mode when the following conditions are met:

- 1. The first device must be programmed by holding FL LOW at Reset. All other devices must be programmed by holding FL HIGH at reset.
- The Read Serial Out Expansion pin (RSOX) of each device must be tied to the Read Serial In Expansion pin (RSIX) of the next device (see Figure 12).

- 3. External logic is needed to generate composite Empty, Half-Full and Full Flags. This requires the ORing of all EF, HF and FF Flags.
- 4. The Almost-Empty and Almost-Full Flag is not available due to using the RSOX pin for expansion.

#### COMPOUND EXPANSION (DAISY CHAIN) MODE

These FIFOs can be expanded in both depth and width as Figure 13 indicates:

- 1. The RSOX-to-RSIX expansion signals are wrapped around sequentially.
- 2. The write (W) signal is expanded in width.
- 3. Flag signals are only taken from the Most Significant Devices.
- The Least Significant Device in the array must be programmed with a LOW on FL/DIR during reset.



Figure 12. A 3K x 16 Parallel-to-Serial FIFO using the IDT72125

# TABLE 2 — RESET AND FIRST LOAD TRUTH TABLE-WIDTH/DEPTH COMPOUND EXPANSION MODE

|                         | Inputs    |   |              | Internal      | Status        | Outputs |   |  |
|-------------------------|-----------|---|--------------|---------------|---------------|---------|---|--|
| Mode                    | RS FL DIR |   | Read Pointer | Write Pointer | ĒĒ            | HF, FF  |   |  |
| Reset-First Device      | 0         | 0 | Х            | Location Zero | Location Zero | 0       | 1 |  |
| Reset All Other Devices | 0         | 1 | Х            | Location Zero | Location Zero | 0       | 1 |  |
| Read/Write              | 1         | Х | 0,1          | Х             | Х             | Х       | Х |  |

#### NOTE:



Figure 13. A 3K x 32 Parallel-to-Serial FIFO using the IDT72125

<sup>1.</sup>  $\overline{RS}$  = Reset Input,  $\overline{FL}/FIR$  = First Load/Direction,  $\overline{EF}$  = Empty Flag Output,  $\overline{HF}$  = Half-Full Flag Output,  $\overline{FF}$  = Full Flag Output.

# **ORDERING INFORMATION**



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/