

# TwinDie<sup>™</sup> 1.2V DDR4 SDRAM

MT40A8G4 – 256 Meg x 4 x 16 Banks x 2 Ranks MT40A4G8 – 128 Meg x 8 x 16 Banks x 2 Ranks

# Description

The 32Gb (TwinDie<sup>™</sup>) DDR4 SDRAM uses Micron's 16Gb DDR4 SDRAM die (essentially two ranks of the 16Gb DDR4 SDRAM). Refer to Micron's 16Gb DDR4 SDRAM data sheet for the specifications not included in this document. Specifications for base part number MT40A4G4 correlate to TwinDie manufacturing part number MT40A8G4; specifications for base part number MT40A2G8 correlate to TwinDie manufacturing part number MT40A4G8.

### Features

- Uses 16Gb Micron die
- Two ranks (includes dual CS#, ODT, and CKE balls)
- Each rank has 4 groups of 4 internal banks for concurrent operation
- $V_{DD} = V_{DDQ} = 1.2V (1.14 1.26V)$
- 1.2VV<sub>DDO</sub>-terminated I/O
- JEDEC-standard ball-out
- Low-profile package
- $T_C \text{ of } 0^\circ \text{C to } 95^\circ \text{C}$
- 0°C to 85°C: 8192 refresh cycles in 64ms
- 85°C to 95°C: 8192 refresh cycles in 32ms

#### **Table 1: Key Timing Parameters**

| Options                                              | Marking |
|------------------------------------------------------|---------|
| Configuration                                        | -       |
| – 256 Meg x 4 x 16 banks x 2 ranks                   | 8G4     |
| – 128 Meg x 8 x 16 banks x 2 ranks                   | 4G8     |
| • FBGA package (Pb-free)                             |         |
| – 78-ball FBGA                                       | BAF     |
| (10.5mm x 11mm x 1.2mm) Die                          |         |
| Rev :B                                               |         |
| <ul> <li>Timing – cycle time<sup>1</sup></li> </ul>  |         |
| - 0.625 m $m$ $m$ $CL = 22 (DDR4-3200)$              | -062E   |
| Self refresh                                         |         |
| – Standard                                           | None    |
| <ul> <li>Operating temperature</li> </ul>            |         |
| - Commercial (0°C $\leq$ T <sub>C</sub> $\leq$ 95°C) | None    |
| Revision                                             | :B      |

Note: 1. CL = CAS (READ) latency.

| Speed Grade <sup>1</sup> | Data Rate<br>(MT/s) | Target CL- <i>n</i> RCD- <i>n</i> RP | <sup>t</sup> AA (ns) | <sup>t</sup> RCD (ns) | <sup>t</sup> RP (ns) |
|--------------------------|---------------------|--------------------------------------|----------------------|-----------------------|----------------------|
| -062E                    | 3200                | 22-22-22                             | 13.75                | 13.75                 | 13.75                |

Note: 1. Refer to the Speed Bin Tables for additional details.



### Table 2: Addressing

| Parameter                  | 8192 Meg x 4                     | 4096 Meg x 8                     |
|----------------------------|----------------------------------|----------------------------------|
| Configuration              | 256 Meg x 4 x 16 banks x 2 ranks | 128 Meg x 8 x 16 banks x 2 ranks |
| Bank group address BG[1:0] |                                  | BG[1:0]                          |
| Bank count per group       | 4                                | 4                                |
| Bank address in bank group | BA[1:0]                          | BA[1:0]                          |
| Row address 256K A[17:0]   |                                  | 128K A[16:0]                     |
| Column address             | 1K A[9:0]                        | 1K A[9:0]                        |



# **Important Notes and Warnings**

Micron Technology, Inc. ("Micron") reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions. This document supersedes and replaces all information supplied prior to the publication hereof. You may not rely on any information set forth in this document if you obtain the product described herein from any unauthorized distributor or other source not authorized by Micron.

Automotive Applications. Products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets. Distributor and customer/distributor shall assume the sole risk and liability for and shall indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting directly or indirectly from any use of nonautomotive-grade products in automotive applications. Customer/distributor shall ensure that the terms and conditions of sale between customer/distributor and any customer of distributor/customer (1) state that Micron products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets and (2) require such customer of distributor/customer to indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting from any use of non-automotive-grade products in automotive applications.

**Critical Applications.** Products are not authorized for use in applications in which failure of the Micron component could result, directly or indirectly in death, personal injury, or severe property or environmental damage ("Critical Applications"). Customer must protect against death, personal injury, and severe property and environmental damage by incorporating safety design measures into customer's applications to ensure that failure of the Micron component will not result in such harms. Should customer or distributor purchase, use, or sell any Micron component for any critical application, customer and distributor shall indemnify and hold harmless Micron and its subsidiaries, subcontractors, and affiliates and the directors, officers, and employees of each against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, or death arising in any way out of such critical application, whether or not Micron or its subsidiaries, subcontractors, or affiliates were negligent in the design, manufacture, or warning of the Micron product.

**Customer Responsibility.** Customers are responsible for the design, manufacture, and operation of their systems, applications, and products using Micron products. ALL SEMICONDUCTOR PRODUCTS HAVE INHERENT FAIL-URE RATES AND LIMITED USEFUL LIVES. IT IS THE CUSTOMER'S SOLE RESPONSIBILITY TO DETERMINE WHETHER THE MICRON PRODUCT IS SUITABLE AND FIT FOR THE CUSTOMER'S SYSTEM, APPLICATION, OR PRODUCT. Customers must ensure that adequate design, manufacturing, and operating safeguards are included in customer's applications and products to eliminate the risk that personal injury, death, or severe property or environmental damages will result from failure of any semiconductor component.

Limited Warranty. In no event shall Micron be liable for any indirect, incidental, punitive, special or consequential damages (including without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort, warranty, breach of contract or other legal theory, unless explicitly stated in a written agreement executed by Micron's duly authorized representative.



# **Functional Description**

The TwinDie DDR4 SDRAM is a high-speed, CMOS dynamic random access memory device internally configured as two 16-bank DDR4 SDRAM devices.

Although each die is tested individually within the dual-die package, some TwinDie test results may vary from a like-die tested within a monolithic die package.

The DDR4 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8*n*-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access consists of a single 8*n*-bit-wide, one-clock-cycle data transfer at the internal DRAM core and eight corresponding *n*-bit-wide, one-half-clock-cycle data transfers at the I/O balls.

The differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the DDR4 SDRAM input receiver. DQS is center-aligned with data for WRITES. The read data is transmitted by the DDR4 SDRAM and edge-aligned to the data strobes.

Read and write accesses to the DDR4 SDRAM are burst-oriented. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Operation begins with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits (including CS*n*#, BA*n*, and A*n*) registered coincident with the READ or WRITE command are used to select the rank, bank, and starting column location for the burst access.

This data sheet provides a general description, package dimensions, and the package ballout. Refer to the Micron monolithic DDR4 data sheet for complete information regarding individual die initialization, register definition, command descriptions, and die operation.

### **Industrial Temperature**

The industrial temperature (IT) option, if offered, requires that the case temperature not exceed –40°C or 95°C. JEDEC specifications require the refresh rate to double when T<sub>C</sub> exceeds 85°C; this also requires use of the high-temperature self refresh option. Additionally, ODT resistance, I<sub>DD</sub> values, some I<sub>DD</sub> specifications and the input/output impedance must be derated when T<sub>C</sub> is < 0°C or > 95°C. See the DDR4 monolithic data sheet for details.



# **Functional Block Diagrams**



Figure 1: Functional Block Diagram (256 Meg x 4 x 16 Banks x 2 Ranks)

#### Figure 2: Functional Block Diagram (128 Meg x 8 x 16 Banks x 2 Ranks)





# **Electrical Specifications – Leakages**

#### **Table 3: Input and Output Leakages**

| Symbol              | Parameter                                                                                                                                         | Min  | Мах | Units | Notes |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|-------|
| I <sub>IN</sub>     | Input leakage current<br>Any input $0V \le V_{IN} \le V_{DD}$ ,<br>$V_{REF}$ pin $0V \le V_{IN} \le 1.1V$<br>(All other pins not under test = 0V) | -4   | 4   | μΑ    | 1     |
| I <sub>VREFCA</sub> | V <sub>REF</sub> supply leakage current<br>(All other pins not under test = 0V)                                                                   | -4   | 4   | μA    | 2     |
| I <sub>ZQ</sub>     | Input leakage on ZQ pin                                                                                                                           | -100 | 20  | μA    |       |
| I <sub>TEN</sub>    | Input leakage on TEN pin                                                                                                                          | -12  | 20  | μA    |       |
| I <sub>OZpd</sub>   | Output leakage: V <sub>OUT</sub> = V <sub>DDQ</sub>                                                                                               | -    | 20  | μA    | 3     |
| I <sub>OZpu</sub>   | Output leakage: V <sub>OUT</sub> = V <sub>SSQ</sub>                                                                                               | -100 | _   | μA    | 3, 4  |

Notes: 1. Any input 0V < V<sub>IN</sub> < 1.1V

- 2.  $V_{REFCA} = V_{DD}/2$ ,  $V_{DD}$  at valid level.
- 3. DQ are disabled.
- 4. ODT is disabled with the ODT input HIGH.

### **Temperature and Thermal Impedance**

It is imperative that the DDR4 SDRAM device's temperature specifications, shown in the following table, be maintained in order to ensure the junction temperature is in the proper operating range to meet data sheet specifications. An important step in maintaining the proper junction temperature is using the device's thermal impedances correctly. The thermal impedances listed in Table 5 (page 7) apply to the current die revision and packages.

Incorrectly using thermal impedances can produce significant errors. Read Micron technical note TN-00-08, "Thermal Applications," prior to using the values listed in the thermal impedance table. For designs that are expected to last several years and require the flexibility to use several DRAM die shrinks, consider using final target theta values (rather than existing values) to account for increased thermal impedances from the die size reduction.

The DDR4 SDRAM device's safe junction temperature range can be maintained when the  $T_C$  specification is not exceeded. In applications where the device's ambient temperature is too high, use of forced air and/or heat sinks may be required to satisfy the case temperature specifications.



#### **Table 4: Thermal Characteristics**

#### Notes 1-3 apply to entire table

| Parameter             | Symbol         | Value   | Units | Notes |
|-----------------------|----------------|---------|-------|-------|
| Operating temperature | T <sub>C</sub> | 0 to 85 | °C    |       |
|                       |                | 0 to 95 | °C    | 4     |

- Notes: 1. MAX operating case temperature T<sub>C</sub> is measured in the center of the package, as shown below.
  - 2. A thermal solution must be designed to ensure that the device does not exceed the maximum  $T_{C}$  during operation.
  - 3. Device functionality is not guaranteed if the device exceeds maximum T<sub>C</sub> during operation.
  - If T<sub>C</sub> exceeds 85°C, the DRAM must be refreshed externally at 2x refresh, which is a 3.9µs interval refresh rate. The use of self refresh temperature (SRT) or automatic self refresh (ASR), if available, must be enabled.

#### **Figure 3: Temperature Test Point Location**



#### **Table 5: Thermal Impedance**

| P       | ackage      | Substrate            | Θ JA (°C/W)<br>Airflow =<br>0m/s | Θ JA (°C/W)<br>Airflow =<br>1m/s | Θ JA (°C/W)<br>Airflow =<br>2m/s | Θ JB (°C/W) | Θ JC (°C/W) | Notes |
|---------|-------------|----------------------|----------------------------------|----------------------------------|----------------------------------|-------------|-------------|-------|
| 78-ball | Rev B "BAF" | Low<br>conductivity  | 48.8                             | 36.5                             | 32.5                             | NA          | 4.6         | 1     |
|         |             | High<br>conductivity | 29.7                             | 23.9                             | 22.2                             | 12.8        | NA          |       |

Note: 1. Thermal resistance data is based on a typical number.



# **Electrical Characteristics – AC and DC Output Measurement Levels**

### **Single-Ended Outputs**

#### Table 6: Single-Ended Output Levels

| Parameter                                                 | Symbol              | DDR4-1600 to DDR4-3200          | Unit |
|-----------------------------------------------------------|---------------------|---------------------------------|------|
| DC output high measurement level (for IV curve linearity) | V <sub>OH(DC)</sub> | 1.1 × V <sub>DDQ</sub>          | V    |
| DC output mid measurement level (for IV curve linearity)  | V <sub>OM(DC)</sub> | $0.8 \times V_{DDQ}$            | V    |
| DC output low measurement level (for IV curve linearity)  | V <sub>OL(DC)</sub> | $0.5 \times V_{DDQ}$            | V    |
| AC output high measurement level (for output slew rate)   | V <sub>OH(AC)</sub> | (0.7 + 0.15) × V <sub>DDQ</sub> | V    |
| AC output low measurement level (for output slew rate)    | V <sub>OL(AC)</sub> | (0.7 - 0.15) × V <sub>DDQ</sub> | V    |

Note: 1. The swing of  $\pm 0.15 \times V_{DDQ}$  is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/7 and an effective test load of 50 $\Omega$  to  $V_{TT} = V_{DDQ}$ .

Using the same reference load used for timing measurements, output slew rate for falling and rising edges is defined and measured between  $V_{OL(AC)}$  and  $V_{OH(AC)}$  for single-ended signals.

#### **Table 7: Single-Ended Output Slew Rate Definition**

|                                                | Measured            |                     |                                                                |
|------------------------------------------------|---------------------|---------------------|----------------------------------------------------------------|
| Description                                    | From                | То                  | Defined by                                                     |
| Single-ended output slew rate for rising edge  | V <sub>OL(AC)</sub> | V <sub>OH(AC)</sub> | $[V_{OH(AC)} - V_{OL(AC)}]/\Delta TR_{se}$                     |
| Single-ended output slew rate for falling edge | V <sub>OH(AC)</sub> | V <sub>OL(AC)</sub> | [V <sub>OH(AC)</sub> - V <sub>OL(AC)</sub> ]/ΔTF <sub>se</sub> |

#### **Figure 4: Single-ended Output Slew Rate Definition**





#### **Table 8: Single-Ended Output Slew Rate**

| For $R_{ON} = R_{ZQ}/7$       |                   |             |             |      |  |  |  |
|-------------------------------|-------------------|-------------|-------------|------|--|--|--|
|                               |                   | DDR4-1333 t | o DDR4-3200 |      |  |  |  |
| Parameter                     | Symbol            | Min         | Max         | Unit |  |  |  |
| Single-ended output slew rate | SRQ <sub>se</sub> | 2           | 7           | V/ns |  |  |  |

Notes: 1. SR = slew rate; Q = query output; se = single-ended signals

- 2. In two cases a maximum slew rate of 12V/ns applies for a single DQ signal within a byte lane:
  - Case 1 is defined for a single DQ signal within a byte lane that is switching into a certain direction (either from HIGH-to-LOW or LOW-to-HIGH) while all remaining DQ signals in the same byte lane are static (they stay at either HIGH or LOW).
  - Case 2 is defined for a single DQ signal within a byte lane that is switching into a certain direction (either from HIGH-to-LOW or LOW-to-HIGH) while all remaining DQ signals in the same byte lane are switching into the opposite direction (from LOW-to-HIGH or HIGH-to-LOW, respectively). For the remaining DQ signal switching into the opposite direction, the standard maximum limit of 7 V/ns applies.

### **Differential Outputs**

#### **Table 9: Differential Output Levels**

| Parameter                                                            | Symbol                   | DDR4-1600 to DDR4-3200 | Unit |
|----------------------------------------------------------------------|--------------------------|------------------------|------|
| AC differential output high measurement level (for output slew rate) | V <sub>OH,diff(AC)</sub> | $0.3 \times V_{DDQ}$   | V    |
| AC differential output low measurement level (for output slew rate)  | V <sub>OL,diff(AC)</sub> | $-0.3 \times V_{DDQ}$  | V    |

Note: 1. The swing of  $\pm 0.3 \times V_{DDQ}$  is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/7 and an effective test load of  $50\Omega$  to  $V_{TT} = V_{DDO}$  at each differential output.

Using the same reference load used for timing measurements, output slew rate for falling and rising edges is defined and measured between  $V_{\rm OL,diff(AC)}$  and  $V_{\rm OH,diff(AC)}$  for differential signals.

#### **Table 10: Differential Output Slew Rate Definition**

|                                                | Measured                 |                          |                                                        |
|------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------|
| Description                                    | From                     | То                       | Defined by                                             |
| Differential output slew rate for rising edge  | V <sub>OL,diff(AC)</sub> | V <sub>OH,diff(AC)</sub> | $[V_{OH,diff(AC)} - V_{OL,diff(AC)}]/\Delta TR_{diff}$ |
| Differential output slew rate for falling edge | V <sub>OH,diff(AC)</sub> | V <sub>OL,diff(AC)</sub> | $[V_{OH,diff(AC)} - V_{OL,diff(AC)}]/\Delta TF_{diff}$ |



#### **Figure 5: Differential Output Slew Rate Definition**



#### **Table 11: Differential Output Slew Rate**

For  $R_{ON} = R_{ZO}/7$ 

|                               |                     | DDR4-1333 to |     |      |
|-------------------------------|---------------------|--------------|-----|------|
| Parameter                     | Symbol              | Min          | Max | Unit |
| Differential output slew rate | SRQ <sub>diff</sub> | 8            | 18  | V/ns |

Note: 1. SR = slew rate; Q = query output; diff = differential signals.

### **Reference Load for AC Timing and Output Slew Rate**

The effective reference load of  $50\Omega$  to  $V_{TT} = V_{DDQ}$  and driver impedance of  $R_{ZQ}/7$  for each output was used in defining the relevant AC timing parameters of the device as well as output slew rate measurements.

 $R_{ON}$  nominal of DQ, DQS\_t and DQS\_c drivers uses 34 ohms to specify the relevant AC timing paraeter values of the device. The maximum DC high level of output signal = 1.0  $\times V_{DDQ}$ , the minimum DC low level of output signal = { 34 /( 34 + 50 ) }  $\times V_{DDQ}$  = 0.4  $\times V_{DDQ}$ 

The nominal reference level of an output signal can be approximated by the following: The center of maximum DC high and minimum DC low = { (1 + 0.4) / 2 } × V<sub>DDQ</sub> = 0.7 × V<sub>DDQ</sub>. The actual reference level of output signal might vary with driver R<sub>ON</sub> and reference load tolerances. Thus, the actual reference level or midpoint of an output signal is at the widest part of the output signal's eye.



#### Figure 6: Reference Load For AC Timing and Output Slew Rate





# **Electrical Specifications – I<sub>CDD</sub> Parameters**

## Table 12: DDR4 I<sub>CDD</sub> Specifications and Conditions - Rev. B ( $0^{\circ} \le T_{C} \le 85^{\circ}C$ )

| Combined                                  | Individual                                                      | Bus    | DDD4 2422 | DDD4 2444 |           | DDD4 2022 | DDD4 2266 | 11    |
|-------------------------------------------|-----------------------------------------------------------------|--------|-----------|-----------|-----------|-----------|-----------|-------|
| Symbol                                    | Die Status                                                      | Width  | DDR4-2133 | DDR4-2400 | DDR4-2666 | DDR4-2933 | DDR4-3200 | Units |
| I <sub>CDD0</sub>                         | I <sub>CDD0</sub> =<br>I <sub>DD0</sub> + I <sub>DD2P</sub>     | x4     | 99        | 100       | 101       | 102       | 103       | mA    |
|                                           |                                                                 | x8     | 102       | 103       | 104       | 105       | 106       |       |
| I <sub>CPP0</sub>                         | I <sub>CPP0</sub> =<br>I <sub>PP0</sub> + I <sub>PP3N</sub>     | x4, x8 | 7         | 7         | 7         | 7         | 7         | mA    |
| I <sub>CDD1</sub>                         | I <sub>CDD1</sub> =<br>I <sub>DD1</sub> + I <sub>DD2P</sub>     | x4     | 109       | 110       | 111       | 112       | 113       | mA    |
|                                           |                                                                 | x8     | 113       | 114       | 115       | 116       | 117       |       |
| I <sub>CDD2N</sub>                        | I <sub>CDD2N</sub> =<br>I <sub>DD2N</sub> + I <sub>DD2P</sub>   | x4, x8 | 91        | 92        | 93        | 94        | 95        | mA    |
| I <sub>CDD2NT</sub>                       | I <sub>CDD2NT</sub> =<br>I <sub>DD2NT</sub> + I <sub>DD2P</sub> | x4, x8 | 95        | 96        | 97        | 98        | 99        | mA    |
| I <sub>CDD2P</sub>                        | I <sub>CDD2P</sub> =<br>I <sub>DD2P</sub> + I <sub>DD2P</sub>   | x4, x8 | 86        | 86        | 86        | 86        | 86        | mA    |
| I <sub>CDD2Q</sub>                        | I <sub>CDD2Q</sub> =<br>I <sub>DD2Q</sub> + I <sub>DD2P</sub>   | x4, x8 | 90        | 90        | 90        | 90        | 90        | mA    |
| I <sub>CDD3N</sub>                        | I <sub>CDD3N</sub> =<br>I <sub>DD3N</sub> + I <sub>DD2P</sub>   | x4     | 117       | 118       | 119       | 120       | 121       | mA    |
|                                           |                                                                 | x8     | 119       | 120       | 121       | 122       | 123       | 1     |
| I <sub>CPP3N</sub>                        | I <sub>CPP3N</sub> =<br>I <sub>PP3N</sub> + I <sub>PP3N</sub>   | x4, x8 | 6         | 6         | 6         | 6         | 6         | mA    |
| I <sub>CDD3P</sub>                        | $I_{CDD3P} = I_{DD3P} + I_{DD2P}$                               | x4     | 108       | 109       | 110       | 111       | 112       | mA    |
|                                           |                                                                 | x8     | 109       | 110       | 111       | 112       | 112       |       |
| I <sub>CDD4R</sub>                        | $I_{CDD4R} = I_{DD4R} + I_{DD2P}$                               | x4     | 181       | 190       | 198       | 207       | 215       | mA    |
|                                           |                                                                 | x8     | 205       | 215       | 225       | 235       | 245       |       |
| I <sub>CDD4W</sub>                        | $I_{CDD4W} = I_{DD4W} + I_{DD2P}$                               | x4     | 178       | 185       | 192       | 200       | 207       | mA    |
|                                           |                                                                 | x8     | 193       | 201       | 209       | 218       | 226       |       |
| I <sub>CDD5R</sub>                        | I <sub>CDD5R</sub> =<br>I <sub>DD5R</sub> + I <sub>DD2P</sub>   | x4, x8 | 124       | 124       | 124       | 124       | 124       | mA    |
| I <sub>CPP5R</sub>                        | I <sub>CPP5R</sub> =<br>I <sub>PP5R</sub> + I <sub>PP3N</sub>   | x4, x8 | 8         | 8         | 8         | 8         | 8         | mA    |
| I <sub>CDD6N</sub>                        | I <sub>CDD6N</sub> =<br>I <sub>DD6N</sub> + I <sub>DD6N</sub>   | x4, x8 | 148       | 148       | 148       | 148       | 148       | mA    |
| I <sub>CDD6E</sub> <sup>2</sup>           | I <sub>CDD6E</sub> =<br>I <sub>DD6E</sub> + I <sub>DD6E</sub>   | x4, x8 | 258       | 258       | 258       | 258       | 258       | mA    |
| I <sub>CDD6R</sub> <sup>2</sup>           | I <sub>CDD6R</sub> =<br>I <sub>DD6R</sub> + I <sub>DD6R</sub>   | x4, x8 | 52        | 52        | 52        | 52        | 52        | mA    |
| I <sub>CDD6A</sub><br>(25°C) <sup>2</sup> | I <sub>CDD6A</sub> =<br>I <sub>DD6A</sub> + I <sub>DD6A</sub>   | x4, x8 | 30        | 30        | 30        | 30        | 30        | mA    |
| I <sub>CDD6A</sub><br>(45°C) <sup>2</sup> | I <sub>CDD6A</sub> =<br>I <sub>DD6A</sub> + I <sub>DD6A</sub>   | x4, x8 | 52        | 52        | 52        | 52        | 52        | mA    |

Note 1 applies to the entire table



### Table 12: DDR4 I<sub>CDD</sub> Specifications and Conditions - Rev. B ( $0^{\circ} \le T_{C} \le 85^{\circ}C$ ) (Continued)

| Combined<br>Symbol                        | Individual<br>Die Status                                      | Bus<br>Width | DDR4-2133 | DDR4-2400 | DDR4-2666 | DDR4-2933 | DDR4-3200 | Units |
|-------------------------------------------|---------------------------------------------------------------|--------------|-----------|-----------|-----------|-----------|-----------|-------|
| I <sub>CDD6A</sub><br>(75°C) <sup>2</sup> | I <sub>CDD6A</sub> =<br>I <sub>DD6A</sub> + I <sub>DD6A</sub> | x4, x8       | 146       | 146       | 146       | 146       | 146       | mA    |
| I <sub>CDD6A</sub><br>(95°C) <sup>2</sup> | I <sub>CDD6A</sub> =<br>I <sub>DD6A</sub> + I <sub>DD6A</sub> | x4, x8       | 258       | 258       | 258       | 258       | 258       | mA    |
| I <sub>CPP6X</sub>                        | I <sub>CPP6x</sub> =<br>I <sub>PP6x</sub> + I <sub>PP6x</sub> | x4, x8       | 18        | 18        | 18        | 18        | 18        | mA    |
| I <sub>CDD7</sub>                         | I <sub>CDD7</sub> =                                           | x4           | 230       | 239       | 251       | 263       | 277       | mA    |
|                                           | I <sub>DD7</sub> + I <sub>DD2P</sub>                          | x8           | 226       | 228       | 233       | 236       | 239       |       |
| I <sub>CPP7</sub>                         | I <sub>CPP7</sub> =                                           | x4           | 14        | 14        | 14        | 14        | 14        | mA    |
|                                           | I <sub>PP7</sub> + I <sub>PP3N</sub>                          | x8           | 13        | 13        | 13        | 13        | 13        |       |
| I <sub>CDD8</sub>                         | $I_{CDD8} = I_{DD8} + I_{DD8}$                                | x4, x8       | 80        | 80        | 80        | 80        | 80        | mA    |

#### Note 1 applies to the entire table

Notes: 1. I<sub>CDD</sub> values reflect the combined current of both individual die. I<sub>DDx</sub> represents individual die values.

2. I<sub>CDD6R</sub>, I<sub>CDD6A</sub>, and I<sub>CDD6E</sub> values are verified by design and characterization, and may not be subject to production test.

3.  $I_{CDD}$  values must be derated (increased) when operated outside of the range 0°C  $\leq T_C \leq$  85°C. They must also be derated when using features such as CAL, CA Parity, Read/Write DBI, AL, Gear-down, Write CRC, 2X/4X REF, and DLL disabled. Refer to the 16Gb monolithic data sheet for all derating values. Derating values apply to each individual  $I_{DDx}$  that make up the combined  $I_{CDD}$ 



# **DRAM Package Electrical Specifications**

#### Table 13: DRAM Package Electrical Specifications for x4, x8, and x16 DDP Devices

Notes 1-2 apply to the entire table

| Parameter             |               |                         |     | ), 1866, 2133,<br>5, 2933, 3200 |     |       |
|-----------------------|---------------|-------------------------|-----|---------------------------------|-----|-------|
|                       |               | Symbol                  | Min | Min Max                         |     | Notes |
| Input/output          | Zpkg          | Z <sub>IO</sub>         | 35  | 60                              | ohm | 3     |
|                       | Package delay | Td <sub>IO</sub>        | 60  | 120                             | ps  | 3     |
|                       | Lpkg          | L <sub>IO</sub>         | -   | 5.5                             | nH  |       |
|                       | Cpkg          | C <sub>IO</sub>         | -   | 4                               | pF  |       |
| DQSL_t/DQSL_c/        | Zpkg          | Z <sub>IO DQS</sub>     | 35  | 60                              | ohm |       |
| DQSU_t/DQSU_c         | Package delay | Td <sub>IO DQS</sub>    | 60  | 120                             | ps  |       |
|                       | Lpkg          | L <sub>IO DQS</sub>     | -   | 5.5                             | nH  |       |
|                       | Cpkg          | C <sub>IO DQS</sub>     | -   | 4                               | pF  |       |
| DQSL_t/DQSL_c,        | Delta Zpkg    | DZ <sub>IO DQS</sub>    | -   | 5                               | ohm | 4     |
| DQSU_t/DQSU_c,        | Delta delay   | DTd <sub>IO DQS</sub>   | -   | 5                               | ps  | 4     |
| Input CTRL pins       | Zpkg          | Z <sub>I CTRL</sub>     | 30  | 70                              | ohm | 5     |
|                       | Package delay | Td <sub>I CTRL</sub>    | 60  | 120                             | ps  | 5     |
|                       | Lpkg          | L <sub>I CTRL</sub>     | -   | 7.5                             | nH  |       |
|                       | Cpkg          | C <sub>I CTRL</sub>     | -   | 4                               | pF  |       |
| Input CMD ADD<br>pins | Zpkg          | Z <sub>I ADD CMD</sub>  | 30  | 60                              | ohm | 6     |
|                       | Package delay | Td <sub>I ADD CMD</sub> | 60  | 120                             | ps  | 6     |
|                       | Lpkg          | L <sub>I ADD CMD</sub>  | -   | 7.5                             | nH  |       |
|                       | Cpkg          | C <sub>I ADD CMD</sub>  | -   | 4                               | pF  |       |
| CK_t, CK_c            | Zpkg          | Z <sub>CK</sub>         | 30  | 60                              | ohm |       |
|                       | Package delay | Тd <sub>ск</sub>        | 60  | 120                             | ps  |       |
|                       | Delta Zpkg    | DZ <sub>DCK</sub>       | -   | 5                               | ohm | 7     |
|                       | Delta delay   | DTd <sub>DCK</sub>      | -   | 5                               | ps  | 7     |
| Input CLK             | Lpkg          | L <sub>I CLK</sub>      | -   | 7.5                             | nH  |       |
|                       | Cpkg          | C <sub>I CLK</sub>      | -   | 4                               | pF  |       |
| ZQ Zpkg               |               | Z <sub>O ZQ</sub>       | -   | 50                              | ohm |       |
| ZQ delay              |               | Td <sub>O ZQ</sub>      | 30  | 135                             | ps  |       |
| ALERT Zpkg            |               | Z <sub>O ALERT</sub>    | 30  | 60                              | ohm |       |
| ALERT delay           |               | Td <sub>O ALERT</sub>   | 60  | 110                             | ps  |       |

Notes: 1. The values in this table are guaranteed by design/simulation only, and are not subject to production testing.

- 2. Package implementations should satisfy targets if the Zpkg and package delay fall within the ranges shown, and the maximum Lpkg and Cpkg do not exceed the maximum values shown. The package design targets are provided for reference, system signal simulations should not use these values but use the Micron package model.
- 3. Z<sub>IO</sub> and Td<sub>IO</sub> apply to DQ, DM, DQS\_c, DQS\_t, TDQS\_t, and TDQS\_c.



### 32Gb: x4, x8 TwinDie DDR4 SDRAM DRAM Package Electrical Specifications

- 4. Absolute value of ZIO (DQS\_t), ZIO (DQS\_c) for impedance (Z) or absolute value of TdIO (DQS\_t), TdIO (DQS\_c) for delay (Td).
- 5.  $Z_{I \ CTRL}$  and  $Td_{I \ CTRL}$  apply to ODT, CS\_n, and CKE.
- 6.  $Z_{I ADD CMD}$  and  $Td_{I ADD CMD}$  apply to A[17:0], BA[1:0], BG[1:0], RAS\_n CAS\_n, and WE\_n.
- 7. Absolute value of ZCK\_t, ZCK\_c for impedance (Z) or absolute value of TdCK\_t, TdCK\_c for delay (Td).



# **Package Dimensions**

#### Figure 7: 78-Ball FBGA Die Rev. B (package code BAF)



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992

Micron and the Micron logo are trademarks of Micron Technology, Inc. TwinDie is a trademark of Micron Technology, Inc.

All other trademarks are the property of their respective owners.

This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.