## 5V/12V Synchronous-Rectified Buck Controller

## General Description

The uP1543 is a compact synchronous-rectified buck controller specifically designed to operate from 5 V or 12 V supply voltage and to deliver high quality output voltage as low as 0.8 V .

The uP1543 adopts constant frequency, voltage mode control scheme, featuring easy-to-use, low external component count, and fast transient response. Fixed 200kHz operation provides an optimal level of integration to reduce size and cost of the power supply

This controller integrates internal MOSFET drivers that support $12 \mathrm{~V}+12 \mathrm{~V}$ bootstrapped voltage for high efficiency power conversion. The bootstrap diode is built-in to simplify the circuit design and minimize external part count.

Other features include internal soft start, over/under voltage protection, over current protection and shutdown function. With aforementioned functions, this part provides customers a compact, high efficiency, well-protected and cost-effective solutions. This part is available in SOP-8L package.

Pin Configuration

$\square$ Operates from 5V or 12V Supply Voltage

- 3.3 V to $12 \mathrm{~V} \mathrm{~V}_{\text {IN }}$ Input Range
- $0.6 \mathrm{~V} / 0.8 \mathrm{~V} \mathrm{~V}_{\text {REF }}$ with $1.0 \%$ Accuracy
$\square$ Simple Single-Loop Control Design
- Voltage-Mode PWM Control
- Fast Transient Response
- Fixed 200 kHz Switching Frequency
$\square$ High-Bandwidth Error Amplifier
- 0\% to $90 \%$ Duty Cycle
$\square$ Lossless, Adjuatable Over Current Protection
- Uses Lower MOSFET $R_{\text {DS(ON) }}$
$\square$ Internal Soft Start
- Integrated Boot Diode

SOP-8L \& PSOP-8L Package
$\square$ RoHS Compliant and Halogen Free
Applications
$\square$ Power Supplies for Microprocessors or Subsystem Power Supplies
$\square$ Cable Modems, Set Top Boxes, and DSL ModemsIndustrial Power Supplies; General Purpose Supplies
$\square$ 5V or 12V Input DC-DC Regulators
$\square$ Low-Voltage Distributed Power Supplies

Ordering Information

| Order Number | Package | $V_{\text {REF }}$ | Remark | Top Marking |
| :---: | :---: | :---: | :---: | :---: |
| uP1543PSA8 | SOP-8L | 0.8 V | $200 \mathrm{kHz} /$ fixed OCP @ 375mV | uP1543P |
| uP1543QSA8 | SOP-8L | 0.8 V | $200 \mathrm{kHz} /$ fixed OCP @ 225mV | uP1543Q |
| uP1543RSA8 | SOP-8L | 0.8 V | $200 \mathrm{kHz} /$ fixed OCP @ 150mV | uP1543R |
| uP1543SSU8 | PSOP-8L | 0.6 V | 200 kHz @ linear OCP | uP1543S |

Note: uPI products are compatible with the current IPC/JEDEC J-STD-020 requirement. They are halogen-free, RoHS compliant and $100 \%$ matte tin $(\mathrm{Sn})$ plating that are suitable for use in SnPb or Pb -free soldering processes.

## Functional Pin Description

| Pin No. |  | Pin Name | Pin Function |
| :---: | :---: | :---: | :---: |
| uP1543P/Q/R | UP1543S |  |  |
| 1 | 1 | BOOT | Bootstrap Supply for the floating upper gate driver. Connect the bootstrap capacitor between BOOT pin and the PH pin to form a bootstrap circuit. The bootstrap capacitor provides the charge to turn on the upper MOSFET. |
| 2 | 2 | UG | Upper Gate Driver Output. Connect this pin to the gate of upper MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off. |
| 3 | -- | GND | Signal and Power Ground for the IC. All voltages levels are measured with respect to this pin. Tie this pin to the ground island/plane through the lowest impedance connection available. |
| -- | 3 | OCS | Over Current Protection Setting. Connect a resister from this pin to GND to set the OCP level. |
| 4 | 4 | LG | Lower Gate Driver Output. Connect this pin to the gate of lower MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the lower MOSFET has turned off. |
| 5 | 5 | VCc | Supply Voltage. This pin provides the bias supply for the uP1543 and the lower gate driver. Connect a well-decoupled 4.5 V to 13.2 V supply voltage to this pin. Ensure that a decoupling capacitor is placed near the IC. |
| 6 | 6 |  | Feedback Voltage. This pin is the inverting input to the error amplifier. A resistor divider from the output to FBG is used to set the regulation voltage. Use this pin in combination with the COMP/SD pin to compensate the voltage control feedback loop of the converter. |
| 7 |  | MP/SD | Error Amplifier Output. This is the output of the error amplifier and the noninverting input of the PWM comparator. Use this pin in combination with the FB pin to compensate the voltage-control feedback loop of the converter. Pulling COMP/SD to a level below 0.3 V disables the controller and causes the oscillator to stop, the UG and LG outputs to be held low. |
| 8 | 8 |  | PHASE Switch Node. Connect this pin to the source of the upper MOSFET and the drain of the lower MOSFET. This pin is used as the sink for the UG driver, and to monitor the voltage drop across the lower MOSFET for over current protection. This pin is also monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off. |
| Exposed Pad |  |  | Ground. The exposed pad is the dominate heat conducting path and should be well soldered to the PCB with multiple vias for optimal thermal performance. |



Functional Block Diagram


The uP1543 is a compact synchronous-rectified buck controller specifically designed to operate from 5 V or 12 V supply voltage and to deliver high quality output voltage as low as 0.8 V .

## Supply Voltage

The VCC pin receives a well-decoupled 4.5 V to 13.2 V supply voltage to power the control circuit, the lower gate driver and the bootstrap circuit for the higher gate driver. A minimum 1 uF ceramic capacitor is recommended to bypass the supply voltage. Place the bypassing capacitor physically near the IC.

An internal linear regulator regulates the supply voltage into a 4.2 V voltage VCC for internal control logic circuit. No external bypass capacitor is required for filtering the VCC voltage.
The uP1543 integrates MOSFET gate drives that are powered from the VCC pin and support $12 \mathrm{~V}+12 \mathrm{~V}$ driving capability. A bootstrap diode is embedded to facilitate PCB design and reduce the total BOM cost. No external Schottky diode is required. Converters that consist of uP1543 feature high efficiency without special consideration on the selection of MOSFETs.

Note: The embedded bootstrap diode is not a Schottky diode having a 0.8 V forward voltage. External Schottky diode is highly recommended if the VCC voltage is expected to be lower than 5.0 V . Otherwise the bootstrap diode may be too low for the device to work normally.

## Power On Reset and Chip Enable

A power on reset (POR) circuitry continuously monitors the supply voltage at VCC pin. Once the rising POR threshold is exceeded, the uP1543 sets itself to active state and is ready to accept chip enable command. The rising POR threshold is typically 4.2 V at VCC rising.
The COMP/SD is a multifunctional pin: control loop compensation and chip enable as shown in Figure 1. An Enable Comparator monitors the COMP/SD pin voltage for chip enable. A signal level transistor is adequate to pull this pin down to ground and shut down the uP1543. An 80uA current source charges the external compensation network with 1.0 V ceiling when this pin is released. If the voltage at COMP/SD pin exceeds 0.3 V , the uP1543 initiates its softstart cycle.
The 80uA current source keeps charging the COMP pin to its ceiling until the feedback loop boosts the COMP pin higher than 0.8 V according to the feedback signal. The current source is cut off when $\mathrm{V}_{\text {comp }}$ is higher than 1.0 V during normal operation.


Figure 1. Chip Enable Function

## Soft Start

A built-in Soft Start is used to prevent surge current from power supply input during turn on (referring to the Functional Block Diagram). The error amplifier is a three-input device. Reference voltage $V_{\text {REF }}$ or the internal soft start voltage SS whichever is smaller dominates the behavior of the noninverting inputs of the error amplifier. SS internally ramps up to VCC with a slew rate of $0.4 \mathrm{~V} / \mathrm{ms}$ after the softstart cycle is initiated. Accordingly, the output voltage will follow the SS signal and ramp up smoothly to its target level.

The SS signal keeps ramping up after it exceeds the reference voltage $\mathrm{V}_{\text {REF }}$. However, the reference voltage $\mathrm{V}_{\text {REF }}$ takes over the behavior of error amplifier after $\mathrm{SS}>\mathrm{V}_{\text {REF }}$. When the SS signal climb to $1.3 \times \mathrm{V}_{\text {REF }}$, the uP 1543 claims the end of softstart cycle and enables the over and under voltage protection of the output voltage.
Figure 2 shows a typical start up interval for uP1543 where the COMP/SD pin has been released from a grounded (system shutdown) state.
The internal 80uA current source starts to charge the compensation network after the COMP/SD pin is released from grounded at T1. The COMP/SD exceeds 0.3 V and enables the uP1543 at T2. The COMP/SD continues ramping up and stays at 1 V before the SS starts ramping up at T3. The uP1543 initializes itself such as current limit level setting (see the relative section) during the time interval between T2 and T3. The output voltage follows the internal SS and ramps up to its final level during T3 and T4. At T4, the reference voltage $\mathrm{V}_{\text {REF }}$ takes over the behavior of the error amplifier as the internal $S S$ crosses $\mathrm{V}_{\text {REF }}$. The internal SS keeps ramping up and reaches $1.3 \times \mathrm{V}_{\text {REF }}$ at T 5 , where the uP1543 asserts the end of softstart cycle.

## Functional Description



Figure 2. Softstart Behavior of uP1543.

## Power Input Detection

The uP1543 detects PH voltage for the present of power input when the UG turns on the first time. If the PH voltage does not exceed 1.0 V when the UG turns on, the uP1543 asserts that power input in not ready and stops the softstart cycle. Another softstart cycle is initiate after a 6 ms time delay. Figure 3 shows the start up interval where $\mathrm{V}_{\text {IN }}$ does not present initially.


Figure 3. Softstart where $\mathrm{V}_{\text {IN }}$ does not Present Initially.

## Output Voltage Selection

The output voltage can be programmed to any level between the reference voltage $\mathrm{V}_{\text {REF }}$ up to the $90 \%$ of $\mathrm{V}_{\text {IN }}$ supply. The lower limitation of output voltage is caused by the internal reference. The upper limitation of the output voltage is caused by the maximum available duty cycle ( $90 \%$ typical). This is to leave enough time for overcurrent detection. Output voltage out of this range is not allowed.
A voltage divider sets the output voltage (refer to the Typical Application Circuit on page 3 for detail). In real applications, choose R 1 in $1 \mathrm{k} \Omega \sim 10 \mathrm{k} \Omega$ range and choose appropriate R2 according to the desired output voltage.

$$
V_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}} \times \frac{\mathrm{R} 1+\mathrm{R} 2}{\mathrm{R} 2}
$$

## Over Current Protection (OCP)

The uP1543 detects voltage drop across the lower MOSFET ( $\mathrm{V}_{\text {PHASE }}$ ) for over current protection when it is turned on. If $V_{\text {PHASE }}$ is lower than the user-programmable voltage $\mathrm{V}_{\text {ocp, }}$, the uP1543 asserts OCP and shuts down the converter. The OCP level can be programmed by OCS pin(uP1543S) or fixed at $150 \mathrm{mV}, 225 \mathrm{mV}$ and 375 mV .
The uP1543S sources a 20uA current source out of OCS pin. Connect resistor $\mathrm{R}_{\text {ocs }}$ at OCS pin to create voltage level $\mathrm{V}_{\text {ocs }}$ for OCP setting. The maximum of $\mathrm{V}_{\text {ocp }}$ should not be larger than 375 mV .
$V_{\text {Ocs }}=20 u A \times R_{\text {Ocs }}$ (for uP1543S)
$V_{\text {OCP }}=\frac{V_{\text {OCS }}}{4}$ (for uP1543S)
$\mathrm{l}_{\mathrm{OCP}}=\frac{\mathrm{V}_{\mathrm{OCP}}}{\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}}$
For example:
If $\mathrm{V}_{\text {OCP }}=-375 \mathrm{mV}$, and $\mathrm{R}_{\text {DS(ON) }}=10 \mathrm{~m} \Omega$, the $\mathrm{I}_{\text {OCP }}$ will be 37.5 A .
If $\mathrm{V}_{\text {OCP }}=-225 \mathrm{mV}$, and $\mathrm{R}_{\text {DS(ON) }}=10 \mathrm{~m} \Omega$, the $\mathrm{I}_{\text {OCP }}$ will be 22.5 A .

## Over Voltage and Under Voltage Protection

The uP1543 asserts over voltage protection if the feedback voltage $\mathrm{V}_{\text {FB }}$ is higher than $125 \%$ of reference voltage $\mathrm{V}_{\text {REF }}$. The uP1543 asserts under voltage protection if the feedback voltage $\mathrm{V}_{\mathrm{FB}}$ is lower than $30 \%$ of reference voltage $\mathrm{V}_{\text {REF }}$ after soft start end. The uP1543 turns off both higher and lower gate drivers upon UVP and turns on lower gate driver upon OVP. Both UVP and OVP are latch-off type and can be reset by POR or toggling the COMP/SD pin.
Absolute Maximum Rating
(Note 1)
Supply Input Voltage, VCC ..... -0.3 V to +15 V
BOOT to PH ..... -0.3 V to +15 VPH to GND
DC ..... -0.7 V to 15 V
<200ns ..... -8 V to 30 VBOOT to GNDDC-0.3 V to VCC + 15V
<200ns ..... -0.3 V to 42 V
UG to PH
DC ..... -0.3 V to (BOOT $-\mathrm{PH}+0.3 \mathrm{~V}$ )
<200ns -5 V to (BOOT $-\mathrm{PH}+0.3 \mathrm{~V})$
LG to GND
DC -0.3 V to $+(\mathrm{VCC}+0.3 \mathrm{~V})$<200ns-5 V to $\mathrm{VCC}+0.3 \mathrm{~V}$
Other Pins ..... 0.3 V to +6 V
Storage Temperature Range ..... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature ..... $150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) ..... $260^{\circ} \mathrm{C}$
ESD Rating (Note 2)
HBM (Human Body Mode) ..... 2kV
MM (Machine Mode) ..... 200V
Package Thermal Resistance (Note 3)
SOP-8L $\theta_{J A}$$160^{\circ} \mathrm{C} / \mathrm{W}$
SOP-8L $\theta_{\text {Jc }}$ ..... $39^{\circ} \mathrm{C} / \mathrm{W}$
Power Dissipation, $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
SOP-8L ..... 0.625 W
Recommended Operation Conditions
(Note 4)
Operating Junction Temperature Range $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Operating Ambient Temperature Range $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Supply Input Voltage, $\mathrm{V}_{\mathrm{CC}}$ ..... +4.5 V to 13.2 V

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise specified)

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Input |  |  |  |  |  |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{cc}}$ |  | 4.5 | -- | 13.2 | V |
| Supply Current | $I_{\text {cc }}$ | UG and LG Open, $\mathrm{V}_{\mathrm{cc}}=12 \mathrm{~V}$, Switching | -- | 3 | -- | mA |
| Quiescent Supply Current | $\mathrm{I}_{\text {ç_a }}$ | $\mathrm{V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{REF}}+0.1 \mathrm{~V}$, No Switching | -- | 1.3 | -- | mA |
| Power Input Voltage | $\mathrm{V}_{\mathbb{N}}$ |  | 3.0 | -- | 13.2 | V |
| Power On Reset |  |  |  |  |  |  |
| POR Threshold | $\mathrm{V}_{\text {CCRTH }}$ | $\mathrm{V}_{\mathrm{cc}}$ rising | 4.0 | 4.2 | 4.4 | V |
| POR Hysteresis | $\mathrm{V}_{\text {cchys }}$ |  | -- | 0.5 | -- | V |
| Switching Frequency |  |  |  |  |  |  |
| Free Running Frequency | $\mathrm{f}_{\text {osc }}$ |  | 170 | 200 | 230 | kHz |
| Ramp Amplitude | $\Delta \mathrm{V}_{\text {osc }}$ | $\mathrm{V}_{\mathrm{cc}}=12 \mathrm{~V}$ | -- | 3.5 | -- | $\mathrm{V}_{\text {P-P }}$ |
| Reference Voltage |  |  |  |  |  |  |
| Internal Reference Voltage Accuracy | $\mathrm{V}_{\mathrm{FB}}$ | uP1543P/Q/R | 0.792 | 0.800 | 0.808 | V |
|  |  | uP1543S | 0.594 | 0.600 | 0.606 |  |
| Error Amplifier |  |  |  |  |  |  |
| Open Loop DC Gain | AO | Guaranteed by Design | 55 | 70 | -- | dB |
| Gain-Bandwidth Product | GBW | Guaranteed by Design | -- | 10 | -- | MHz |
| Slew Rate | SR | Guaranteed by Design | 3 | 6 | -- | V/us |
| Transconductance |  |  | 600 | 800 | 1000 | uA/V |
| Output Source Current |  | $\mathrm{V}_{\mathrm{FB}}<\mathrm{V}_{\text {REF }}$ | 80 | 120 | -- | uA |
| Output Sink Current |  | $\mathrm{V}_{\mathrm{FB}}>\mathrm{V}_{\text {REF }}$ | 80 | 120 | -- | uA |
| Input Offset Voltage |  |  | -1.0 | 0 | 1.0 | mV |
| Input Leakage Current |  |  | -- | 0.1 | 1.0 | nA |

## PWM Controller Gate Drivers

| Upper Gate Source | $\mathrm{R}_{\text {UG_SRC }}$ | $I_{U G}=100 \mathrm{~mA}$ Source | -- | 3 | 5 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Upper Gate Sink | $\mathrm{R}_{\text {UG_SNK }}$ | $\mathrm{I}_{\mathrm{UG}}=100 \mathrm{~mA} \mathrm{Sink}$ | -- | 1.5 | 3 | $\Omega$ |
| Lower Gate Source | $\mathrm{R}_{\text {LG_SRC }}$ | $\mathrm{I}_{\mathrm{UG}}=100 \mathrm{~mA}$ Source | -- | 3 | 5 | $\Omega$ |
| Lower Gate Sink | $\mathrm{R}_{\text {LG_SNK }}$ | $\mathrm{I}_{\mathrm{UG}}=100 \mathrm{~mA}$ Sink | -- | 1 | 2 | $\Omega$ |

## PWM Controller Gate Drivers

| PH Falling to LG Rising Delay |  | $\mathrm{V}_{\mathrm{PH}}<1.2 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{LG}}>1.2 \mathrm{~V}$ | -- | 30 | -- | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| LG Falling to UG Rising Delay |  | $\mathrm{V}_{\mathrm{LG}}<1.2 \mathrm{~V}$ to $\left(\mathrm{V}_{\mathrm{UG}}-\mathrm{V}_{\mathrm{PH}}\right)>1.2 \mathrm{~V}$ | -- | 30 | -- | ns |
| Maximum Duty Cycle |  | 85 | 90 | 95 | $\%$ |  |

## Electrical Characteristics

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Soft Start |  |  |  |  |  |  |
| Soft Start Time |  | from COMP/EN released to $\mathrm{V}_{\text {out }}$ in regulation | -- | 2.5 | -- | ms |
| POR Delay |  | from $\mathrm{V}_{\mathrm{cc}}>4.2 \mathrm{~V}$ to VOUT starts ramping up. | - | 800 | -- | us |
| Protection |  |  |  |  |  |  |
| Under Voltage Protection | $V_{\text {FB_UuP }}$ | Percentage of $\mathrm{V}_{\text {REF }}$ | -- | 30 | -- | \% |
| UVP Delay Time |  |  | -- | 5 | -- | us |
| Over Voltage Protection | $\mathrm{V}_{\text {FB ovp }}$ | Percentage of $\mathrm{V}_{\text {REF }}$ | -- | 125 | -- | \% |
| OVP Delay Time |  |  | -- | 30 | -- | us |
| Over Current Threshold | $\mathrm{V}_{\text {PH }}$ | UP1543P | -- | -375 | -- | mV |
|  |  | UP1543Q | -- | -225 | -- |  |
|  |  | UP1543R | -- | -150 | -- |  |
| OCP Programmable Range | $\mathrm{V}_{\text {OCP }}$ | uP1543S | -375 | -- | -100 | mV |
| OCS Source Current for OCP Setting | locs |  | -- | 20 | -- | uA |
| Disable Threshold | $\mathrm{V}_{\text {comp/SD }}$ |  | 0.25 | 0.3 | 0.35 | V |
| OCP Delay Time |  |  | -- | 5 | -- | us |
| Over Temperature Protection | , |  | -- | 150 | -- | ${ }^{\circ} \mathrm{C}$ |

Note 1. Stresses beyond those listed as the above Absolute Maximum Ratings may cause permanent damage to the device. These are for stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the Recommende Operation Condition section of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
Note 2. Devices are ESD sensitive. Handling precaution recommended.
Note 3. $\theta_{\mathrm{JA}}$ is measured in the natural convection at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
Note 4. The device is not guaranteed to function outside its operating conditions.

## Application Information

## Component Selection Guidelines

The selection of external component is primarily determined by the maximum load current and begins with the selection of power MOSFET switches. The desired amount of ripple current and operating frequency largely determines the inductor value. Finally, $\mathrm{C}_{\mathbb{I N}}$ is selected for its capability to handle the large RMS current into the converter and $\mathrm{C}_{\text {out }}$ is chosen with low enough ESR to meet the output voltage ripple and transient specification.

## Power MOSFET Selection

The uP1543 requires two external N-channel power MOSFETs for upper (controlled) and lower (synchronous) switches. Important parameters for the power MOSFETs are the breakdown voltage $\mathrm{V}_{(\mathrm{BR}) \mathrm{DSS}}$, on-resistance $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, reverse transfer capacitance $\mathrm{C}_{\text {Rss }}$, maximum current $I_{\text {DS(MAX) }}$, gate supply requirements, and thermal management requirements.
The gate drive voltage is supplied by VCC pin that receives $4.5 \mathrm{~V} \sim 13.2 \mathrm{~V}$ supply voltage. When operating with a $7 \sim 13.2 \mathrm{~V}$ power supply for VCC, a wide variety of NMOSFETs can be used. Logic-level threshold MOSFET should be used if the input voltage is expected to drop below 7V. Caution should be exercised with devices exhibiting very low $\mathrm{V}_{\mathrm{GS}(\mathrm{ON})}$ characteristics. The shootthrough protection present aboard the uP1543 may be circumvented by these MOSFETs if they have large parasitic impedances and/or capacitances that would inhibit the gate of the MOSFET from being discharged below its threshold level before the complementary MOSFET is turned on. Also avoid MOSFETs with excessive switching times; the circuitry is expecting transitions to occur in under 30ns or so.
In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components: conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty cycle. Since the uP1543 is operating in continuous conduction mode, the duty cycles for the MOSFETs are:

$$
\mathrm{D}_{\mathrm{UP}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} ; \mathrm{D}_{\mathrm{LOW}}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathbb{I N}}}
$$

The resulting power dissipation in the MOSFETs at maximum output current are:
$P_{\mathrm{UP}}=\mathrm{I}_{\mathrm{OUT}}^{2} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{D}_{\mathrm{UP}}+0.5 \times \mathrm{I}_{\mathrm{OUT}} \times \mathrm{V}_{\mathrm{IN}} \times \mathrm{T}_{\text {SW }} \times \mathrm{f}_{\mathrm{OSC}}$
$P_{\text {LOW }}=I_{\text {OUT }}^{2} \times R_{\text {DS(ON) }} \times D_{\text {LOW }}$
where $T_{s w}$ is the combined switch ON and OFF time.

Both MOSFETs have I ${ }^{2}$ R losses and the upper MOSFET includes an additional term for switching losses, which are largest at high input voltages. The lower MOSFET losses are greatest when the bottom duty cycle is near $100 \%$, during a short-circuit or at high input voltage. These equations assume linear voltage current transitions and do not adequately model power loss due the reverserecovery of the lower MOSFET's body diode.
Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.

The gate-charge losses are mainly dissipated by the uP1543 and don't heat the MOSFETs. However, large gate charge increases the switching interval, $\mathrm{T}_{\mathrm{sw}}$ that increases the MOSFET switching losses. The gate-charge losses are calculated as:
$P_{G \_C}=V_{C C} \times\left(V_{C C} \times\left(G_{S S \_U P}+G_{S S \_L O}\right)+V_{\mathbb{N}} \times C_{R S S}\right.$ UP $) \times f_{O S C}$ where $\mathrm{C}_{\text {ISS up }}$ is the input capacitance of the upper MOSFET, $\mathrm{C}_{\text {iss_low }}$ is the input capacitance of the lower MOSFET, and $\mathrm{C}_{\text {RSS up }}$ is the reverse transfer capacitance of the upper MOSFET. Make sure that the gate-charge loss will not cause over temperature at uP1543, especially with large gate capacitance and high supply voltage.

## Output Inductor Selection

Output inductor selection usually is based on the considerations of inductance, rated current, size requirements and DC resistance (DCR).
Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current:

$$
\Delta \mathrm{I}_{\mathrm{L}}=\frac{1}{\mathrm{f}_{\mathrm{OSC}} \times \mathrm{L}_{\text {OUT }}} V_{\text {OUT }}\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)
$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a tradeoff between component size, efficiency and operating frequency. A reasonable starting point is to choose a ripple current that is about $20 \%$ of $I_{\text {OUT(MAX) }}$.
There is another tradeoff between output ripple current/ voltage and response time to a transient load. Increasing the value of inductance reduces the output ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.
Maximum current ratings of the inductor are generally

## Application Information

specified in two methods: permissible DC current and saturation current. Permissible DC current is the allowable DC current that causes $40^{\circ} \mathrm{C}$ temperature raise. The saturation current is the allowable current that causes 10\% inductance loss. Make sure that the inductor will not saturate over the operation conditions including temperature range, input voltage range, and maximum output current.
The size requirements refer to the area and height requirement for a particular design. For better efficiency, choose a low DC resistance inductor. DCR is usually inversely proportional to size.

## Input Capacitor Selection

The synchronous-rectified Buck converter draws pulsed current with sharp edges from the input capacitor, resulting in ripples and spikes at the input supply voltage. Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time upper MOSFET turns on. Place the small ceramic capacitors physically close to the MOSFETs to avoid the stray inductance along the connection trace.
The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck converter is calculated as:
$I_{\text {IN(RMS) }}=I_{\text {OUT(MAX) }} \frac{\sqrt{V_{\text {OUT }}\left(V_{\text {IN }}-V_{\text {OUT }}\right)}}{V_{\text {IN }}}$
This formula has a maximum at $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {OUT }}$, where $\mathrm{I}_{\text {IN(REMS) }}$ $=I_{\text {OUT(RMS) }} / 2$. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Always consult the manufacturer if there is any question.
For a through-hole design, several electrolytic capacitors may be needed. For surface mount designs, solid tantalum capacitors can also be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. Some capacitor series available from reputable
manufacturers are surge current tested.

## Output Capacitor Selection

The selection of $\mathrm{C}_{\text {out }}$ is primarily determined by the ESR required to minimize voltage ripple and load step transients. The equivalent ripple current into the output capacitor is half of the inductor ripple current while the equivalent frequency is double of phase operation frequency due to two phase operation The output ripple $\Delta \mathrm{V}_{\text {out }}$ is approximately bounded by:
$\Delta$ Vout $=\frac{\Delta \mathrm{IL}}{2}\left(E S R+\frac{1}{16 \times \text { fosc } \times \text { Cout }}\right)$
Since $\Delta I_{L}$ increases with input voltage, the output ripple is highest at maximum input voltage. Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering and has the necessary RMS current rating. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements.
The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout. Modern components and loads are capable of producing transient load rates above 1 A/ns. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Effective Series Resistance) and voltage rating requirements rather than actual capacitance requirements.
High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements.
Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes.

## Bootstrap Capacitor Selection

An external bootstrap capacitor $\mathrm{C}_{\text {BOOT }}$ connected to the BOOT pin supplies the gate drive voltage for the upper MOSFET. This capacitor is charged through the internal diode when the PH node is low. When the upper MOSFET turns on, the PH node rises to $\mathrm{V}_{\text {IN }}$ and the BOOT pin rises to approximately $\mathrm{V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{CC}}$. The boot capacitor needs to

## Application Information

store about 100 times the gate charge required by the upper MOSFET. In most applications $0.47 \mu \mathrm{~F}$ to $1 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}$ or X7R dielectric capacitor is adequate.

## Feedback Loop Compensation

Figure 5 highlights the voltage-mode control loop for a synchronous-rectified buck converter consisting of uP1543. The control loop includes a compensator and a modulator, where the modulator consists of the PWM comparator, the power stage amplifier and the output filter; the compensator consists of the error amplifier and compensating network. A well-designed feedback loop tightly regulates the output voltage $\left(\mathrm{V}_{\text {OUT }}\right)$ to the reference voltage $\mathrm{V}_{\text {REF }}$ with fast response to load/line transient and good stability. The goal of the compensation network is to provide and the highest 0 dB crossing frequency and adequate phase margin (greater than 45 degrees). It is also recommended to manipulate loop frequency response that its gain crosses over 0dB at a slope of $20 \mathrm{~dB} / \mathrm{dec}$.


Figure 5. Voltage Control Loop Using uP1543.

## Modulator Break Frequency Equations

The error amplifier output ( $\mathrm{V}_{\text {comp }}$ ) is compared with the oscillator (OSC) sawtooth waveform to provide a pulsewidth modulated (PWM) waveform with an amplitude of $\mathrm{V}_{\text {IN }}$ at the PH node. The PWM waveform is smoothed by the output filter ( $\mathrm{L}_{\text {out }}$ and $\mathrm{C}_{\text {оut }}$ ). The modulator transfer function is the small-signal transfer function of $\mathrm{V}_{\text {out }} / \mathrm{V}_{\text {comp }}$. This function is dominated by a DC Gain and the output filter ( $\mathrm{L}_{\text {OUT }}$ and $\mathrm{C}_{\text {OUT }}$ ), with a double pole break frequency at $F_{L C}$ and a zero at $F_{E S R}$. The DC Gain of the modulator is simply the input voltage $\left(\mathrm{V}_{\text {IN }}\right)$ divided by the peak-to-peak oscillator voltage $\mathrm{fG}^{\mathrm{G}} \mathrm{osc}^{*}$
The output LC filter introduces a double pole, 40dB/decade gain slope above its corner resonant frequency, and a total
phase lag of 180 degrees. The resonant frequency of the LC filter expressed as:
$F_{\text {LC }}=\frac{1}{2 \pi \sqrt{\text { L OUT }^{\times C_{\text {OUT }}}}}$
The ESR zero is contributed by the ESR associated with the output capacitor. Note that this requires that the output capacitor should have enough ESR to satisfy stability requirements as described in the later sections. The ESR zero of the output capacitor expressed as:
$F_{E S R}=\frac{1}{2 \pi \times E S R \times C_{\text {OUT }}}$
Figure 6 illustrates frequency response of a typical modulator using uP1543.


Figure 6. Frequency Response of Modulator.

## 2) Compensator Frequency Equations

The uP1543 adopts an operational transconductance amplifier (OTA) as the error amplifier as shown in Figure 7.


Figure 7. Operational Transconductance Amplifier.
The transconductance is defined as:
$\mathrm{GM}=\frac{\Delta \mathrm{I}_{\mathrm{OUT}}}{\Delta \mathrm{V}_{\mathrm{M}}}$
where $\Delta \mathrm{V}_{\mathrm{M}}=(\mathrm{EA}+)-(\mathrm{EA}) ; \Delta \mathrm{I}_{\mathrm{OUT}}=\mathrm{E} / \mathrm{A}$ output current.
Figure 8 illustrates a type II compensation network using OTA. The compensation network consists of the error amplifier and the impedance networks $Z_{F B}$ and $Z_{\text {COMP }}$.

## Application Information



Figure 8. Type II Compensation Network Using OTA.
The compensator transfer function is the small-signal transfer function of $\mathrm{V}_{\text {comp }} / \mathrm{V}_{\text {out }}$. This function is dominated by a Mid-Band Gain and compensation network $Z_{\text {comp }}$, with a pole at $F_{\mathrm{p} 1}$ and a zero at $\mathrm{F}_{\mathrm{z} 1}$. The Mid-Band Gain of the compensation is expressed as:

$$
\text { Mid_Band_Gain }=\frac{\mathrm{R} 2}{\mathrm{R} 2 \times \mathrm{R} 3} \times \mathrm{R} 1 \times \mathrm{GM}
$$

The equations below relate the compensation network's pole and zero to the components ( $\mathrm{R} 1, \mathrm{C} 1$, and C 2 ) in Figure 9.
$F_{\mathrm{P} 1}=\frac{1}{2 \pi \times \mathrm{R} 1 \times\left(\frac{\mathrm{C} 1 \times \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2}\right)} ; \quad F_{\mathrm{Z} 1}=\frac{1}{2 \pi \times \mathrm{R} 1 \times \mathrm{C} 1}$


Figure 9. Frequency Response of Type II Compensation. Figure 10 shows the DC-DC converter's gain vs. frequency. Careful design of $Z_{\text {COMP }}$ and $Z_{\text {FB }}$ provides tight regulation and fast response to load/line transient with good stability. Follow the guidelines for locating the poles and zeros of the compensation network.

1. Pick Mid-Band Gain (R1) for desired converter bandwidth.
2. Place Zero (C1) below LC double pole ( $\sim 25 \% \mathrm{~F}_{\mathrm{LC}}$ ).
3. Place Pole (C2) at half the switching frequency.
4. Check gain against error amplifier open loop gain.
5. Estimate phase margin - repeat if necessary.


Figure 10. Frequency Response of Type II Compensation.

## Design Example

As a design example, take a power supply with the following specifications:
$\mathrm{V}_{\text {IN }}=10.8 \mathrm{~V}$ to $13.2 \mathrm{~V}\left(12 \mathrm{~V}\right.$ nominal), $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V} \Phi 5 \%$, $\mathrm{l}_{\text {OUTMAX }}=20 \mathrm{~A}, \mathrm{f}_{\text {OSC }}=300 \mathrm{kHz} / 200 \mathrm{kHz}, \Delta \mathrm{V}_{\text {OUT }}=20 \mathrm{mV}$, bandwidth $=50 \mathrm{kHz}$.

## 1.) Power Component Selection

First, choose the inductor for about $20 \%$ ripple current at the maximum $\mathrm{V}_{\mathbb{N}}$ :

$$
\begin{aligned}
& \Delta \mathrm{L}_{\mathrm{L}}=\frac{1}{f_{\text {OSC }} \times \mathrm{L}_{\text {OUT }}} \times \mathrm{V}_{\text {OUT }} \times\left(1-\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}\right) \\
& \Delta \mathrm{L}_{\mathrm{L}}=20 \mathrm{~A} \times 20 \%=\frac{1}{300 \mathrm{kHz} \times \mathrm{L}_{\text {OUT }}} \times 1.2 \mathrm{~V} \times\left(1-\frac{1.2 \mathrm{~V}}{13.2 \mathrm{~V}}\right) \\
& \mathrm{L}_{\text {OUT }}=0.9 \mathrm{uH}
\end{aligned}
$$

Selecting a standard value of 1.0 uH results in a maximum ripple current of 3.6A.
Choose two 1000 uF capacitors with $10 \mathrm{~m} \Omega$ ESR in parallel to yield equivalent $E S R=5 \mathrm{~m} \Omega$. The output ripple voltage is about 18 mV accordingly. An optional 22uF ceramic output capacitor is recommended to minimize the effect of ESL in the output ripple.
The modulator DC gain and break frequencies are calculated as:

DC Gain $=20 \times \log \left(\frac{\mathrm{V}_{\text {IN }}}{\Delta \mathrm{V}_{\text {OSC }}}\right)=20 \times \log \left(\frac{12}{1.8}\right)=16.5 \mathrm{~dB}$
$F_{L C}=\frac{1}{2 \pi \sqrt{1 \times 10^{-6} \times 2000 \times 10^{-6}}}=3.56 \mathrm{kHz}$
$F_{\text {ESR }}=\frac{1}{2 \pi \times 5 \times 10^{-3} \times 2000 \times 10^{-6}}=16 \mathrm{kHz}$

## Application Information

## 2.) Compensation

Select R2 $=10 \mathrm{k} \Omega$ and $\mathrm{R} 3=5 \mathrm{k} \Omega$ to set output voltage as 1.2 V . R2 and R3 do not affect the compensation, $1 \mathrm{k} \Omega \sim$ $10 \mathrm{k} \Omega$ is adequate for the application.
The modulator gain at zero-crossing frequency ( 50 kHz ) is calculated as -19.5 dB . This demands a compensator with mid-band gain as 19.5 dB . Select R1 as:
$R 1=\frac{10^{(19.5 / 20)} \times V_{\text {OUT }}}{G M \times V_{\text {REF }}}=17.7 \mathrm{k} \Omega$
Select C1 $=10 n \mathrm{~F}$ to place $\mathrm{F}_{\mathrm{z} 1}=0.9 \mathrm{kHz}$, about one forth of the LC double pole.
Select C2 $=68 \mathrm{pF}$ to place $\mathrm{F}_{\mathrm{P} 1}=133 \mathrm{kHz}$, about half of the switching frequency.
Figure 11 shows the result loop gain vs. frequency relation.


Figure 11. Gain vs. Frequency for the Design Example. Type III Compensation
The ESR zero plays an important role in type II compensation. Output capacitors with low ESR and small capacitance push the ESR zero to high frequency band. If the ESR zero is ten times higher than the LC double pole, the double pole may cause the loop phase close to $180^{\circ}$ and make the control loop unstable. A type II compensation cannot stabilize the loop since it has only one zero.
A type III compensation network as shown in Figure 12 that features 2 poles and 2 zeros is necessary for such applications where ESR zero is far away from the LC double pole. Adding a feedforward capacitor C 3 on original type II compensation network introduces an additional pole-zero pair ( Z2 and P2) as illustrated in Figure 13. The new pole-zero pair are expressed as:
$\mathrm{Z} 2=\frac{1}{2 \pi \times \mathrm{R} 3 \times \mathrm{C} 3} ; \mathrm{P} 2=\frac{1}{2 \pi \times \mathrm{C} 3 \times(\mathrm{R} 2 \times \mathrm{R} 3) /(\mathrm{R} 2+\mathrm{R} 3)}$


Figure 12. Type III Compensation Network.
While the Mid-Band Gain remains unchanged, the additional pole-zero pair causes a gain boost at the flat gain region. The gain-boost is limited by the ratio (R1 +R2)/R2. Figures 14 shows the DC-DC converter's gain vs. frequency.


Figure 13. Loop Gain of Type III Compensation Network.


Figure 14. Frequency Response of Type III Compensation.

## Checking Transient Response

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, $\mathrm{V}_{\text {OUt }}$ immediately shifts by an amount equal to $\Delta I_{\text {LOAD }} x(E S R)$, where ESR is the effective series resistance of $\mathrm{C}_{\text {OUT }} \cdot \Delta \mathrm{I}_{\text {LOAD }}$ also begins to charge or discharge

## Application Information

$\mathrm{C}_{\text {out }}$ generating a feedback error signal used by the regulator to return $\mathrm{V}_{\text {OUT }}$ to its steady-state value.
During this recovery time, $\mathrm{V}_{\text {out }}$ can be monitored for overshoot or ringing that would indicate a stability problem.

## PCB Layout Considerations

High speed switching and relatively large peak currents in a synchronous-rectified buck converter make the PCB layout a very important part of design. Fast current switching from one device to another in a synchronousrectified buck converter causes voltage spikes across the interconnecting impedances and parasitic circuit elements. The voltage spikes can degrade efficiency and radiate noise that result in overvoltage stress on devices. Careful component placement layout and printed circuit board design minimizes the voltage spikes induced in the converter.
Follow the layout guidelines for optimal performance of uP1543.
1 The upper and lower MOSFETs turn on/off and conduct pulsed current alternatively with high slew rate transition. Any inductance in the switched current path generates a large voltage spike during the switching. The interconnecting wires indicated by red heavy lines conduct pulsed current with sharp transient and should be part of a ground or power plane in a printed circuit board to minimize the voltage spike. Make all the connection the top layer with wide, copper filled areas.

2 Place the power components as physically close as possible.
2.1 Place the input capacitors, especially the high frequency ceramic decoupling capacitors, directly to the drain of upper MOSFET ad the source of the lower MOSFET. To reduce the ESR replace the single input capacitor with two parallel units
2.2 Place the output capacitor between the converter and load.
3 Place the uP1543 near the upper and lower MOSFETs with UG and LG facing the power components. Keep the components connected to noise sensitive pins near the uP1543 and away from the inductor and other noise sources.

4 Use a dedicated grounding plane and use vias to ground all critical components to this layer. The ground plane layer should not have any traces and should be as close as possible to the layer with power MOSFETs. Use an immediate via to connect the components to ground plane including GND of uP1543. Use several bigger vias for power components.

5 Apply another solid layer as a power plane and cut this plane into smaller islands of common voltage levels. The power plane should support the input power and output power nodes to maintain good voltage filtering and to keep power losses low. Also, for higher currents, it is recommended to use a multilayer board to help with heat sinking power components.
6 The PH node is subject to very high dV/dt voltages. Stray capacitance between this island and the surrounding circuitry tend to induce current spike and capacitive noise coupling. Keep the sensitive circuit away from the PH node and keep the PCB area small to limit the capacitive coupling. However, the PCB area should be kept moderate since it also acts as main heat convection path of the lower MOSFET.
7 The uP1543 sources/sinks impulse current with 2A peak to turn on/off the upper and lower MOSFETs. The connecting trance between the controller and gate/ source of the MOSFET should be wide and short to minimize the parasitic inductance along the traces.
8 Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power component.
9 Provide local VCC decoupling between VCC and GND pins. Locate the capacitor, $\mathrm{C}_{\text {воот }}$ as close as possible to the BOOT and PH pins.

SOP - 8L


Recommended Solder Pad Layout


## Note

1.Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target
MIN: Minimum dimension specified.
MAX: Maximum dimension specified.
REF: Reference. Represents dimension for reference use only. This value is not a device specification.
TYP. Typical. Provided as a general value. This value is not a device specification.
2. Dimensions in Millimeters.
3. Drawing not to scale.
4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm .

## Package Information



Recommended Solder Pad Layout


## Note

1. Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target
MIN: Minimum dimension specified.
MAX: Maximum dimension specified.
REF: Reference. Represents dimension for reference use only. This value is not a device specification.
TYP. Typical. Provided as a general value. This value is not a device specification.
2. Dimensions in Millimeters.
3. Drawing not to scale.
4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm .

## Important Notice

uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
uPI products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries
COPYRIGHT (c) 2011, UPI SEMICONDUCTOR CORP.

## uPI Semiconductor Corp.

Headquarter
9F.,No.5, Taiyuan 1st St. Zhubei City,
Hsinchu Taiwan, R.O.C.
TEL:886.3.560.1666 FAX:886.3.560.1888

Sales Branch Office
12F-5, No. 408, Ruiguang Rd. Neihu District,
Taipei Taiwan, R.O.C.
TEL: 886.2.8751.2062 FAX:886.2.8751.5064

