**TUSB542** ZHCSEG8E - DECEMBER 2015-REVISED JUNE 2017 # TUSB542 USB Type-C 5Gbps 转接驱动器 2:1 MUX ## 1 特性 - 可为 USB Type-C™ 端口提供 USB 3.1 Gen-1 5Gbps 超高速 (SS) 2:1 多路复用器 - 支持 USB Type-C 电缆和连接器规范 - 超低功耗架构 - 工作电流 100mA - U2/U3 1.3mA - 未连接时的电流为 300μA - 高达 9dB 的可选择均衡、去加重功能和高达 6dB 的输出摆幅 - 集成型终端 - 接收检测功能 - 通过监视信号进行电源管理 - 无主机/器件侧要求 支持 USB-C DFP、UFP 或 DRP 端口 - 单电源电压 1.8V ±10% - 工业温度范围: -40°C 至 85°C ## 2 应用 - USB 3.1 Gen 1 SS 应用 - 电话 - 平板电脑、平板手机和笔记本电脑 - 扩展坞 中的 TX AP 和 RX AP 引脚 #### 简化原理图 ## 3 说明 TUSB542 是一款具有 USB Type-C™ 连接器的双通道 USB 3.1 Gen1 (5Gbps) (也称为 USB-C) 转接驱动器 支持系统。 该器件具有信号调节功能,并且能够为 USB Type-C™可换向连接器转换 USB SS 信号。可以使用外部配置通道逻辑控制器通过 SEL 引脚来控制 TUSB542,以便正确复用信号。 TUSB542 包含接收器均衡和发送器去加重功能,用以保持发送和接收数据路径上的信号完整性。接收器均衡包含多种增益设置,用以克服插入损耗和码间串扰造成的通道性能退化。为了补偿下行传输线路损耗,输出驱动器还支持去加重配置。此外,自动 LFPS 去加重控制有助于实现完全兼容性。 TUSB542 采用超低功耗架构,在由 1.8V 电源供电运行时功耗较低。该转接驱动器支持低功耗模式,可进一步降低空闲状态下的功耗。 USB Type-C™ 转接驱动器采用小型超薄封装,适用于许多便携式 应用。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|------------|-----------------| | TUSB542 | X2QFN (18) | 2.00mm x 2.40mm | (1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。 #### 示例应用 2 3 4 5 6.7 Electrical Characteristics, Power Supply Currents.... 6 Typical Characteristics ......9 6.9 Timing Requirements...... 8 6.10 Switching Characteristics...... 8 Detailed Description ...... 12 | <b>-</b> | 774 | | | |---------------------------------------|-----|--------------------------------------------------|------| | 特性1 | | 7.2 Functional Block Diagram | . 13 | | 应用1 | | 7.3 Feature Description | . 14 | | · ··································· | | 7.4 Device Functional Modes | . 15 | | 修订历史记录 | | Application and Implementation | . 16 | | Pin Configuration and Functions4 | | 8.1 Application Information | | | Specifications5 | | 8.2 Typical Applications, USB Type-C Port SS MUX | | | 6.1 Absolute Maximum Ratings 5 | | Power Supply Recommendations | | | 6.2 ESD Ratings | 10 | Layout | . 22 | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | . 22 | 10.2 Layout Example ...... 22 #### 11.3 商标.......23 ## 修订历史记录 | Changes from Revision D (March 2017) to Revision E | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | • 将特性中的"可选择均衡、去加重功能和输出摆幅"更改为"高达 9dB 的可选择均衡、去加重功能和高达 6 | dB 的输出摆幅" 1 | | • 删除了特性中的"自动 LFPS 去加重控制,符合 USB 3.1 标准" | 1 | | • 将特性中的"可支持 USB DFP、UFP 或 DRP 端口"更改为"支持 USB-C DFP、UFP 或 DRP 端口" | 1 | | • 将应用部分的"USB Type-C SS 应用"更改为"USB 3.1 Gen 1 SS 应用" | 1 | | • 更改了简化原理图 | 1 | | Changed the first five paragraghs of the Overview section | 12 | | Changed Figure 15 | 16 | | <ul> <li>Changed the Design Requirements and the Detailed Design Procedure section of Typical Applications Port SS MUX section</li></ul> | • • | | Changed the Design Requirements and the Detailed Design Procedure section of Typical Application: USB SS Host or Device Ports | - | | Changes from Revision C (August 2016) to Revision D | Page | | Added a MIN value of -65 to the Storage temperature in the Absolute Maximum Ratings table | 5 | | Changes from Revision B (January 2016) to Revision C | Page | | Changed Pin 15 To: TX_AP+ and Pin 14 To: TX_AP- in the RWQ Package image | 4 | | Changes from Revision A (January 2016) to Revision B | Page | | Changed the RX_AP+ (pin 18) and RX_AP- (pin 17) I/O Type and Description to Diff output | | | Changed the TX_AP+ (pin 15) and RX_AP- (pin 14) I/O Type and Description to Diff input | 4 | | | | 日录 | Chang | ges from Original (December 2015) to Revision A | Page | |-------------|---------------------------------------------------------------------------|------| | • 已 <u></u> | 更改简化电路原理图 | 1 | | • Ch | anged the RX_AP+, RX_AP- and TX_AP+, TX_PA- pins in the RWQ Package image | 4 | | • Ch | anged pin RX_AP+ number From: 15 To: 18 | 4 | | • Ch | anged pin RX_AP- number From: 14 To: 17 | 4 | | • Ch | anged pin TX_AP+ number From: 18 To: 15 | 4 | | • Ch | anged pin TX_AP- number From: 17 To: 14 | 4 | | • Ch | anged Table 1 | 12 | | • Ch | anged Figure 13 | 12 | | • Ch | anged the Functional Block Diagram | 13 | | • Ch | anged location of pins SSTXP, SSTXN and SSRXP, SSRXN in Figure 16 | 18 | | | | | # 5 Pin Configuration and Functions **Pin Functions** | P | IN | 1/0 | DESCRIPTION | | | | |-----------|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | VDD18 | 5 | Р | 1.8 V Power Supply | | | | | GND | PAD | G | Reference Ground Thermal Pad. Must connect to GND on the board. | | | | | SEL | 16 | Input | 2:1 SS MUX control. See Table 1 for signal path settings.210K $\Omega$ internal pullup resistor. H: AP SS signals are connected to Type-C position 1 signals. L: AP SS signals are connected to Type-C position 2 signals | | | | | CNFG_A1 | 1 | Tri-level Input | Tri-level configuration input pin A1 (for Ch 1): sets channel 1 (AP to redriver) EQ, DE and OS configurations. Pin has integrated pull-up and pull-down resistors of 105 k $\Omega$ . Refer to Table 2 for configuration settings. | | | | | CNFG_B1 | 4 | Tri-level Input | Tri-level configuration input pin B1 (for Ch 1): sets channel 1 (AP to redriver) EQ, DE and OS configurations. Pin has integrated pull-up and pull-down resistors of 105 k $\Omega$ . Refer to Table 2 for configuration settings. | | | | | CNFG_A2 | 13 | Tri-level Input | Tri-level configuration input pin A2 (for Ch 2): sets channel 2 (redriver to device) EQ, DE ar OS configurations. Pin has integrated pull-up and pull-down resistors of 10 5 k $\Omega$ . Refer to Table 2 for configuration settings. | | | | | CNFG_B2 | 10 | Tri-level Input | Tri-level configuration input pin B2 (for Ch 2): sets channel 2 (redriver to device) EQ, DE and OS configurations. Pin has integrated pull-up and pull-down resistors of 105 k $\Omega$ . Refer to Table 2 for configuration settings. | | | | | RX_AP+ | 18 | Diff output | Differential output to Application Processor (AP), 5 Gbps SS positive signal | | | | | RX_AP- | 17 | Diff output | Differential output to AP, 5 Gbps SS negative signal | | | | | TX_AP+ | 15 | Diff input | Differential input from AP, 5 Gbps SS positive signal | | | | | TX_AP- | 14 | Diff input | Differential input from AP, 5 Gbps SS negative signal | | | | | Rx_Con_1+ | 2 | Diff input | Differential input from Type-C Connector, Position 1, SS positive signal | | | | | Rx_Con_1- | 3 | Diff input | Differential input from Type-C Connector, Position 1, SS negative signal | | | | | Tx_Con_1+ | 6 | Diff output | Differential output to Type-C Connector, Position 1, SS positive signal | | | | | Tx_Con_1- | 7 | Diff output | Differential output to Type-C Connector, Position 1, SS negative signal | | | | | Rx_Con_2- | 8 | Diff input | Differential input from Type-C Connector, Position 2, SS negative signal | | | | ## Pin Functions (continued) | PIN NAME NO. | | 1/0 | DESCRIPTION | | |--------------------------|--------------------------|-------------|--------------------------------------------------------------------------|--| | | | I/O | | | | Rx_Con_2+ 9 Diff | | Diff input | Differential input from Type-C Connector, Position 2, SS positive signal | | | Tx_Con_2+ 12 Diff output | | Diff output | Differential output to Type-C Connector, Position 2, SS positive signal | | | Tx_Con_2- | Tx_Con_2- 11 Diff output | | Differential output to Type-C Connector, Position 2, SS negative signal | | # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | rel operating need an temperature range (amose entermed need) | | | | | | |---------------------------------------------------------------|------------------|------|-----|------|--| | | | MIN | MAX | UNIT | | | Supply voltage range, V <sub>CC</sub> | | -0.3 | 2.3 | V | | | Voltage range at any input or output terminal | Differential I/O | -0.3 | 1.5 | V | | | Voltage range at any input or output terminal | CMOS Inputs | -0.3 | 2.3 | V | | | Junction temperature, T <sub>J</sub> | | 65 | 150 | °C | | | Storage temperature, T <sub>stq</sub> | | -65 | 105 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------------------|--------------------------------------------|------|-----|------|------| | V <sub>CC</sub> | Main power supply | 1.62 | 1.8 | 1.98 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | | 85 | °C | | C <sub>(AC)</sub> | AC coupling capacitor required for TX pins | 75 | | 200 | nF | | V <sub>(PSN)</sub> | AC coupling capacitor required for TX pins | | | 100 | mV | | t <sub>(VCC_RAMP)</sub> | V <sub>CC</sub> supply ramp requirement | 0.2 | | 40 | ms | | R <sub>(pullup-down)</sub> | Pull-up/down resistor to control CNF pins | | | 2.2 | kΩ | ## 6.4 Thermal Information | | | TUSB542 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | X2QFN (RWQ) | UNIT | | | | 18 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 83.4 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 52 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 49.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 49.1 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | n/a | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics, Power Supply Currents over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------| | ICC(ACTIVE<br>) | Average active current; link in U0 with SuperSpeed data transmission; OS = 0.9 V; DE = 0 dB | | 100 | 130 | mA | | ICC(U2/U3) | Average current in U2/U3 | | 1.3 | | mA | | ICC(NC) | Average current with no connection No SuperSpeed device is connected to TXP/TXN | | 0.3 | | mA | ## 6.6 Electrical Characteristics, DC over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------|---------------------|------------------------|------| | TRI-STA | TE CMOS INPUTS (CNFG_A1, CNFG | B_B1, CNFG_A2 and CNFG_B2) | | | | | | V <sub>IH</sub> | High-level input voltage | | V <sub>CC</sub> x 0.75 | | | V | | V <sub>IM</sub> | Mid-level input voltage | | | V <sub>CC</sub> / 2 | | V | | V <sub>IL</sub> | Mid-level input voltage | | | | V <sub>CC</sub> x 0.25 | V | | V <sub>F</sub> | Floating voltage | V <sub>IN</sub> = High impedance | | V <sub>CC</sub> / 2 | | V | | R <sub>(PU)</sub> | Internal pull-up resistance | | | 105 | | kΩ | | R <sub>(PD)</sub> | Internal pull-down resistance | | | 105 | | kΩ | | I <sub>IH</sub> | High-level input current | V <sub>IN</sub> = 1.98 V | | | 26 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>IN</sub> = GND | -26 | | | μΑ | | I <sub>lkg</sub> | External leakage current (from application board + Application Processor pin high impedance) tolerance | $V_{IN} = GND \text{ or } V_{IN} = 1.98 \text{ V}$ | -1 | | 1 | μΑ | | CMOS II | NPUT – SEL | | | | | | | V <sub>IH</sub> | High-level input voltage | | V <sub>CC</sub> x 0.7 | | | V | | V <sub>IL</sub> | Mid-level input voltage | | | | V <sub>CC</sub> x 0.3 | V | | I <sub>IH</sub> | High-level input current | V <sub>IN</sub> = 1.98 V | | | 5 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>IN</sub> = GND | -16 | | | μA | ## 6.7 Electrical Characteristics, Dynamic over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | Differential Receiver | | | | | | | | V <sub>(RX-DC-CM)</sub> | RX DC common mode voltage | | 0 | | 2 | V | | R <sub>(RX-CM-DC)</sub> | Receiver DC common mode impedance | Measured at connector. Present when<br>SuperSpeed USB device detected on TX<br>pins. | 18 | | 30 | Ω | | R <sub>(RX-DIFF-DC)</sub> | Receiver DC differential impedance | Measured at connector. Present when SuperSpeed USB device detected on TX pins. | 72 | | 120 | Ω | | Z <sub>(RX-HIGH-IMP-DC-POS)</sub> | DC input CM input impedance when termination is disabled. | Measured at connector. Present when no SuperSpeed USB device detected on TX pins or while V <sub>CC</sub> is ramping. | 25 | | | ΚΩ | | $V_{(RX\text{-}LFPS\text{-}DET\text{-}DIFF\text{-}P\text{-}P)}$ | LFPS Detect threshold. Below min is noise. | Measured at connector. Below min is squelched. | 0.1 | | 0.3 | V | | V <sub>(RX-CM-AC-P)</sub> | Peak RX AC common mode voltage | Measured at package pin. | | | 150 | mV | | C <sub>(RX-PARASITIC)</sub> | Rx Input capacitance for return loss | At package pin to AC GND. | | | 1.1 | pF | | Differential Transmitt | er | | | | | | | | Differential peak-to-peak TX voltage | OS Low, 0 dB DE | | 0.9 | | V | | $V_{(TX\text{-DIFF-PP})}$ | swing | OS High, 0 dB DE | | 1.1 | | V | | V <sub>(TX-DIFF-PP-LFPS)</sub> | LFPS differential voltage swing | OS Low, High | 0.8 | | 1.2 | V | | | | Low | | 0 | | dB | | V <sub>(TX-DE- RATIO)</sub> | Transmitter de-emphasis | Mid | | 3.5 | | dB | | | | High | | 6 | | dB | | V <sub>(TX-RCV-DETECT)</sub> | The amount of voltage change allowed during Receiver Detection. | | | | 0.6 | V | | V <sub>(TX-DC-CM)</sub> | TX DC common mode voltage | The instantaneous allowed DC common-<br>mode voltage at connector side of AC<br>coupling capacitor. | 0 | | 2 | V | | V <sub>(TX-IDLE-DIFF-AC-PP)</sub> | AC Electrical Idle differential peak-<br>to-peak output voltage | At package pin. | 0 | | 10 | mV | | V <sub>(TX-IDLE-DIFF_DC)</sub> | DC Electrical Idle differential output voltage | At package pin. After low pass filter to remove AC component. | 0 | | 10 | nV | | V <sub>(TX-CM-DC-ACTIVE-IDLE-DELTA)</sub> | Absolute DC common mode voltage between U1 and U0. | At package pin. | | | 0.2 | V | | I <sub>(TX-SHORT)</sub> | TX short-circuit current limit | | | | 60 | mA | | R <sub>(TX-DC)</sub> | TX DC common mode impedance | At package pins | 18 | | 30 | Ω | | R <sub>(TX-DIFF-DC)</sub> | TX DC differential impedance | | 72 | | 120 | Ω | | C <sub>(TX-PARASTIC)</sub> | TX input capacitance for return loss | At package pins to AC GND | | | 1.25 | pF | | T <sub>(iitter)</sub> | Total Residual Jitter (peak to peak) | | | 12 | | ps | # 6.8 Electrical Characteristics, AC over operating free-air temperature range (unless otherwise noted) | PARAMETER | | PARAMETER TEST CONDITIONS | | TYP | MAX | UNIT | |-----------|--------------------------------------------------------|---------------------------|--|------------|-----|------| | Xtalk | Differential Cross talk between TX and RX Signal Pairs | at 2.5 Ghz, TX to RX | | <b>-45</b> | | dB | # 6.9 Timing Requirements | | | | MIN | NOM | MAX | UNIT | |----------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | t <sub>IDLEEntry</sub> | Delay from U0 to electrical idle. | See Figure 2 | | 6 | | ns | | t <sub>IDLEExit_U1</sub> | U1 exit time: break in electrical idle to the transmission of LFPS | See Figure 2 | | 6 | | ns | | t <sub>IDLEExit_U2U3</sub> | U2/U3 exit time: break in electrical idle to transmission of LFPS | From the time when the far end terminations detected for both ports | | 1 | | μs | | t <sub>IDLEExit_DISC</sub> | U2/U3 exit time: break in electrical idle to transmission of LFPS | From the time when the far end terminations detected for both ports | | 2 | | μs | | t <sub>DIFF-DLY</sub> | Differential propagation delay. | See Figure 1 | | 225 | | ps | | t <sub>PWRUPACTIVE</sub> | Time when V <sub>CC</sub> reach 80% to device active | | | 30 | ms | | ## 6.10 Switching Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------|----------------------------------------------------|-----|-----|-----|------| | t <sub>TX-RISE-FALL</sub> | Transmitter rise/fall time (see Figure 3) | 20% to 80% of differential output. At device pins. | | 80 | | ps | | t <sub>RF-MISMATCH</sub> | Transmitter rise/fall mismatch | 20% to 80% of differential output. At device pins | | | 2.3 | ps | Figure 1. Propagation Delay Timing Figure 2. Electrical Idle Mode Exit and Entry Delay Timing Figure 3. Output Rise and Fall Times # 6.11 Typical Characteristics ## 6.11.1 1-Inch Pre Channel 880 mV 5 Gbps Figure 4. Input Signal: 1-Inch Input Trace Figure 5. Output Signal: 12-Inches Output Trace Figure 6. Output Signal: 16-Inches Output Trace # TEXAS INSTRUMENTS ## 6.11.2 24-Inch Pre Channel 880 mV 5 Gbps Figure 7. Input Signal: 24-Inch Input Trace Figure 8. Output Signal: 12-Inches Output Trace Figure 9. Output Signal: 24-Inches Output Trace ## 6.11.3 32-Inch Pre Channel 880 mV 5 Gbps Figure 10. Input Signal: 32-Inch Input Trace Figure 11. Output Signal: 12-Inches Output Trace Figure 12. Output Signal: 24-Inches Output Trace ## 7 Detailed Description #### 7.1 Overview TUSB542 is an active re-driver for USB 3.1 Gen1 applications; it supports Type-C applications, as well as switching between two Hosts and one device (or vice versa). The device is a dual channel USB 3.1 Gen1 (5 Gbps) re-driver supporting systems with USB Type-C connectors. The TUSB542 can be controlled through the SEL, ideal to be controlled using an external Configuration Channel Logic or Power Delivery Controller to properly mux the signals in Type-C applications. When 5 Gbps Super Speed USB signals travel across a PCB or cable, signal integrity degrades due to loss and inter-symbol interference. The TUSB542 recovers incoming data by applying equalization that compensates for channel loss, and drives out signals with a high differential voltage. This extends the possible channel length, and enables systems to pass USB 3.1 compliance. The TUSB542 advanced state machine makes it transparent to hosts and devices. After power up, the TUSB542 periodically performs receiver detection on the TX pair. If it detects a SS USB receiver, the RX termination is enabled, and the TUSB542 is ready to re-drive. The TUSB542 operates over the industrial temperature range of -40°C to 85°C in the 2 mm x 2.4 mm X2QFN package. The device ultra-low power architecture operates at a 1.8-V power supply. The automatic LFPS DeEmphasis control further enables the system to be USB 3.0 compliant. An advanced state machine inside the device monitors the USB SS traffic to perform enhanced power management to operate in no-connect, U2, U3 and active modes. The USB Type-C connector is designed to allow insertion either upside-up or downside-up. The TUSB542 supports this feature by routing the AP signals to one of two output channels. The SEL input control defines the way that the AP side signals is routed on the re-driver device side. Table 1 lists the active MUX configurations based on the SEL input. Table 1. USB SS MUX Control | SEL | Tx_Con_1 | Rx_Con_1 | Tx_Con_2 | Rx_Con_2 | |-----|----------|--------------------|----------|--------------------| | Н | TX_AP | RX_AP | GND | GND <sup>(1)</sup> | | L | GND | GND <sup>(1)</sup> | TX_AP | RX_AP | (1) Terminated through 50 K (minimum) resistors The TUSB542 has flexible configurations to optimize the device using GPIO control pins. Figure 13 shows a typical signal chain for mobile applications. Channel 1 is between Application Processor (AP) and TUSB542, Channel 2 is between the TUSB542 redriver and the downstream device. The CNFG\_A1 and CNFG\_B1 pins provide signal integrity configuration settings for channel 1, while CNFG\_A2 and CNFG\_B2 pins control the operation of Channel 2. as depicted in Table 2. Figure 13. Typical Channels The receiver (RX) of the device provides the flexibility of 0, 3, 6 and 9 dB of equalization, while the transmitter (TX) provides the options of 0, 3.5 or 6 dB De-Emphasis. The transmitter also supports output swing settings of 900 mV and 1.1 V. **Table 2. Device Signal Conditioning Configuration Settings for TUSB542** | Ch1 (AP- | Redriver) | DE AD (4D) | 00 40 (10 | EO AD (4D) | Ch2 (Redr | iver-Conn) | DE Comm (dB) | OS Conn (V) | FO Comm (dB) | |----------|-----------|-------------|-----------|------------|-----------|------------|--------------|-------------|--------------| | CNFG_A1 | CNFG_B1 | DE_AP (dB) | OS_AP (V) | EQ_AP (dB) | CNFG_A2 | CNFG_B2 | DE_Conn (dB) | OS_Conn (v) | EQ_Conn (dB) | | | Low | 3.5 | 1.1 | 3 | | Low | 6 | 1.1 | 0 | | Low | Float | 3.5 | 0.9 | 3 | Low | Float | 3.5 | 1.1 | 0 | | | High | 0 | 1.1 | 3 | | High | 3.5 | 0.9 | 0 | | | Low | Low 0 0.9 3 | | Low | 6 | 0.9 | 0 | | | | Float | Float | 3.5 | 1.1 | 0 | Float | Float | 3.5 | 1.1 | 6 | | | High | .35 | 0.9 | 0 | | High | 3.5 | 0.9 | 6 | | | Low | 0 | 1.1 | 0 | | Low | 6 | 1.1 | 6 | | High | Float | 0 | 0.9 | 0 | High | Float | 6 | 0.9 | 6 | | | High | 6 | 1.1 | 6 | | High | 6 | 1.1 | 9 | ## 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Receiver Equalization The purpose of receiver equalization is to compensate for channel insertion loss and inter-symbol interference in the system before the input of the TUSB542 receiver. The receiver overcomes these losses by providing gain to the high frequency components of the signals with respect to the low frequency components. The proper gain setting should be selected to match the channel insertion loss before the receiver input of the TUSB542. ## 7.3.2 De-Emphasis Control and Output Swing The output differential drivers of the TUSB542 provide selectable De-Emphasis and output swing in order to achieve USB3.1 compliance, these options are configurable by means of 3-state control pins, and its available settings are listed on the Table 2. The level of de-emphasis required in the system depends on the channel length after the output of the re-driver. Figure 14 shows transmit bits with De-Emphasis. Figure 14. Transmitter Differential Voltage in Presence of De-Emphasis #### 7.3.3 Automatic LFPS Detection The TUSB542 features an intelligent low frequency periodic signaling (LFPS) controller. The controller senses the low frequency signals and automatically disables the driver de-emphasis, for full USB3.1 compliance. #### 7.3.4 Automatic Power Management The TUSB542 deploys RX detect, LFPS signal detection and signal monitoring to implement an automatic power management scheme to provide active, U2/U3 and disconnect modes. The automatic power management is driven by an advanced state machine, which is implemented to manage the device such that the re-driver operates smoothly in the links. #### 7.4 Device Functional Modes ## 7.4.1 Disconnect Mode The Disconnect mode is the lowest power state of the TUSB542. In this state, the TUSB542 periodically checks for far-end receiver termination on both TX. Upon detection of the far-end receiver's termination on both ports, the TUSB542 will transition to U0 mode. ## 7.4.2 U Modes #### 7.4.2.1 U0 Mode The U0 mode is the highest power state of the TUSB542. Anytime super-speed traffic is being received, the TUSB542 remains in this mode. ## 7.4.2.2 U2/U3 Mode Next to the disconnect mode, the U2/U3 mode is next lowest power state. While in this mode, the TUSB542 periodically performs far-end receiver detection. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information TUSB542 is a USB 3.1 G1 5 Gbps super speed 1:2 or 2:1 redriver de-multiplexer/multiplexer for RX and TX differential pairs. The device is host/device side agnostic and can be used for host or device switching. ## 8.2 Typical Applications, USB Type-C Port SS MUX TUSB542 is optimized for USB Type-C port. The device provide multiplexing to select appropriate super speed RX and TX signal pairs resulting from Type-C plug orientation flipping. A companion USB PD or CC controller provides the MUX selection. The device can be used part of UFP, DFP or DRP Type-C port. Figure 15 illustrates typical Type-C applications. Figure 15. USB Type-C Host (Device) Application ## Typical Applications, USB Type-C Port SS MUX (continued) #### 8.2.1 Design Requirements For this design example, use the parameters shown in Table 3. The configured value depends on the physical channel (PCB layout) Equalization 0, 3, 6, 9 dB (5 Gbps) The configured value depends on the physical channel (PCB layout) De-Emphasis 0, -3.5, -6 dB The configured value depends on the physical channel (PCB layout) Differential impedance 72 - 120 $\Omega$ . **Table 3. Design Parameters** | PARAMETER | VALUE | COMMENT | |-------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD18 | 1.8 V | | | AC Coupling Capacitors for SS signals | 100 nF | 75-200nF range allowed. TUSB542 biases both input and output common mode voltage, hence ac-coupling caps as required on both sides. Note: TX pairs need to be biased at the connector. | | Pull-up/down resistor to control CNF pins | 4.7 kΩ | | | Input voltage range | 100 mV to 1200 mV | | | Output voltage range | 900 mV to 1100 mV | | ## 8.2.2 Detailed Design Procedure Figure 16 shows an example implementation of a USB Type-C DRP port using TUSB542. Texas Instruments TUSB322 is shown here as channel configuration (CC) controller. Note connections for CNFG pins of TUSB542 is example only. The connection of the CNFG pins is application dependent; refer to the Table 2, where the user can find the available settings. It is recommended to run an overall system signal integrity analysis, in order to estimate the channel loss and configure the re-driver. It is also recommended to have pull-up and pull-down option on the configuration pins for debug and testing purposes. The signal integrity analysis must determine the following: - Equalization (EQ) setting - De-Emphasis (DE) setting - Output Swing Amplitude (OS) setting The equalization must be set based on the insertion loss in the pre-channel (channel before the TUSB542 device). The input voltage to the device is able to have a large range because of the receiver sensitivity and the available EQ settings. The De-emphasis setting must be set based on the length and characteristics of the post channel (channel after the TUSB542 device). Figure 16. USB-C DRP Implementation Using TUSB542 and TUSB322/TUSB321 ## 8.2.3 Application Curves Figure 17. Measurement Setup (Eye Diagram at the Re-driver input) Figure 19. Output Signal: 12 Inch Output Trace (Eye Diagram at the DCAX) Figure 20. Input Signal: 24 Inch Input Trace (Eye Diagram at the Re-driver input) Figure 21. Output Signal: 24 Inch Output Trace (Eye Diagram at the DCAX) ## 8.2.4 Typical Application: Switching USB SS Host or Device Ports TUSB542, being USB SS mux/demux, can be used for host or device switching. Figure 22 illustrates how the device can be used: Copyright © 2016, Texas Instruments Incorporated Figure 22. Muxing Two Host (Device) Port #### 8.2.4.1 Design Requirements For this design example, use the design parameters shown in *Table 4*. The configured value depends on the physical channel (PCB layout) Equalization 0, 3, 6, 9 dB (5 Gbps) The configured value depends on the physical channel (PCB layout) De-Emphasis 0, -3.5, -6 dB The configured value depends on the physical channel (PCB layout) Differential impedance 72 - 120 $\Omega$ | PARAMETER | VALUE | COMMENT | |-------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD18 | 1.8 V | | | AC Coupling Capacitors for SS signals | 100 nF | 75-200nF range allowed. TUSB542 biases both input and output common mode voltage, hence ac-coupling caps as required on both sides. Note: TX pairs need to be biased at the connector. | | Pull-up/down resistor to control CNF pins | 4.7 kΩ | | | Input voltage range | 100 mV to 1200 mV | | | Output voltage range | 900 mV to 1100 mV | | **Table 4. Design Parameters** #### 8.2.4.2 Detailed Design Procedure Figure 16 shows an example implementation of a USB Type-C DRP port using TUSB542. Texas Instruments TUSB322 is shown here as channel configuration (CC) controller. Note connections for CNFG pins of TUSB542 is example only. The connection of the CNFG pins is application dependent; refer to the Table 2, where the user can find the available settings. It is recommended to run an overall system signal integrity analysis, in order to estimate the channel loss and configure the re-driver. It is also recommended to have pull-up and pull-down option on the configuration pins for debug and testing purposes. The signal integrity analysis must determine the following: - Equalization (EQ) setting - De-Emphasis (DE) setting - Output Swing Amplitude (OS) setting The equalization must be set based on the insertion loss in the pre-channel (channel before the TUSB542 device). The input voltage to the device is able to have a large range because of the receiver sensitivity and the available EQ settings. The De-emphasis setting must be set based on the length and characteristics of the post channel (channel after the TUSB542 device). The output swing setting can also be configured based on the amplitude needed to pass the compliance test. This setting is also based on the length of interconnect or cable the TUSB542 is driving. Refer to the Table 2 for a detailed description on how to configure the CONFIG\_A1/A2 and CONFIG\_B1/A2 terminals, in order to achieve the desired EQ, OS and DE settings. ## 8.2.4.3 Application Curves For this design example, use the application curves shown in *Application Curves*. ## 9 Power Supply Recommendations TUSB542 has internal power on reset circuit to provide clean reset for state machine provided supply ramp and level recommendations are met. ## 10 Layout ## 10.1 Layout Guidelines - RXP/N and TXP/N pairs should be routed with controlled 90-Ohm differential impedance (±15%). - · Keep away from other high speed signals. - Intra-pair routing should be kept to within 2 mils. - Length matching should be near the location of mismatch. - Each pair should be separated at least by 3 times the signal trace width. - The use of bends in differential traces should be kept to a minimum. When bends are used, the number of left and right bends should be as equal as possible and the angle of the bend should be ≥ 135 degrees. This will minimize any length mismatch causes by the bends and therefore minimize the impact bends have on EMI. - · Route all differential pairs on the same of layer. - The number of VIAS should be kept to a minimum. It is recommended to keep the VIAS count to 2 or less. - Keep traces on layers adjacent to ground plane. - Do NOT route differential pairs over any plane split. - Adding Test points will cause impedance discontinuity, and therefore; negatively impacts signal performance. If test points are used, they should be placed in series and symmetrically. They must not be placed in a manner that causes a stub on the differential pair. ## 10.2 Layout Example Figure 23. Example Layout ## 11 器件和文档支持 #### 11.1 文档支持 #### 11.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。请单击右上角的通知我进行注册,即可收到任意产品信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。 ## 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参见左侧的导航栏。 ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TUSB542RWQR | ACTIVE | X2QFN | RWQ | 18 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 54 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Jan-2021 ## TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ## \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB542RWQR | X2QFN | RWQ | 18 | 3000 | 179.0 | 8.4 | 2.25 | 2.65 | 0.53 | 4.0 | 8.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Jan-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TUSB542RWQR | X2QFN | RWQ | 18 | 3000 | 213.0 | 191.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司