









**TPS40422** ZHCS614G - OCTOBER 2011 - REVISED SEPTEMBER 2022

# TPS40422 具有 PMBus™ 接口的双输出或双相同步 降压控制器

# 1 特性

- 单电源运算: 4.5 V 至 20 V
- 输出电压范围为 0.6V 至 5.6V
- 双输出或双相同步降压控制器
- PMBus™ 接口能力
  - 以 2mV 为步长的电压上升/下降
  - 可编程故障限制和响应
  - 输出电压,输出电流监控
  - 外部温度监视 (使用 2N3904 晶体管时 )
  - 可编程欠压闭锁 (UVLO) 开/关阈值
  - 可编程软启动时间和接通与关断延迟
- 片载非易失性存储器(NVM)用于存储定制配置
- 180°相移以减少输入纹波
- 0°C 到 85°C 温度范围内的基准电压为 600mV,精 度为 ±0.5%
- 电感器 DCR 电流感测
- 可编程开关频率: 200 kHz 至 1 MHz
- 具有输入前反馈的电压模式控制
- 多相位运行的电流共享
- 支持预偏置输出
- 差分远程感应
- 外部 SYNC
- BPEXT 引脚通过支持外部偏置电源切换来提高效率
- OC、OV、UV 和 OT 故障保护
- 40 引脚、6mm×6mm、0.5mm 间距 VQFN 封装
- 40 引脚、5mm×5mm、0.4mm 间距 WQFN 封装
- 使用 TPS40422 器件并借助 WEBENCH® Power Designer 创建定制设计方案

# 2 应用

- 多重电源轨系统
- 电信基站
- 交换机/路由器网络
- 服务器和存储系统

## 3 说明

TPS40422 是一款双输出 PMBus 协议同步降压控制 器。它也可配置为单一的双向输出。

其宽输入范围支持 5V 和 12V 中间总线。准确的基准 电压满足了最新 ASIC 的精度电压的需要并且有可能减 少了输出电容。电压模式控制降低噪声敏感度并保证低 占空比转换。

#### 器件信息

| 器件型号     | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |
|----------|-------------------|-----------------|
| TPS40422 | VQFN (40)         | 6.00mm × 6.00mm |
| TPS40422 | WQFN (40)         | 5.00mm × 5.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



简化版应用



# **Table of Contents**

| 1 特性                                 | 1 | 8.5 Programming                         | <mark>27</mark> |
|--------------------------------------|---|-----------------------------------------|-----------------|
| ,                                    |   | 8.6 Register Maps                       | 29              |
| - <i>—, -</i> 3<br>3 说明              |   | 9 Application and Implementation        | 53              |
| 4 Revision History                   |   | 9.1 Application Information             | <mark>53</mark> |
| 5 说明(续)                              |   | 9.2 Typical Application                 | <u>53</u>       |
| 6 Pin Configuration and Functions    |   | 10 Power Supply Recommendations         | 64              |
| 7 Specifications                     |   | 11 Layout                               | 65              |
| 7.1 Absolute Maximum Ratings         |   | 11.1 Layout Guidelines                  | <mark>65</mark> |
| 7.2 ESD Ratings                      |   | 11.2 Layout Example                     | 66              |
| 7.3 Recommended Operating Conditions |   | 12 Device and Documentation Support     | 67              |
| 7.4 Thermal Information              |   | 12.1 Device Support                     | <mark>67</mark> |
| 7.5 Electrical Characteristics       |   | 12.2 接收文档更新通知                           | 67              |
| 7.6 Typical Characteristics          |   | 12.3 支持资源                               | 67              |
| 8 Detailed Description               |   | 12.4 Trademarks                         |                 |
| 8.1 Overview                         |   | 12.5 Electrostatic Discharge Caution    | 67              |
| 8.2 Functional Block Diagram         |   | 12.6 术语表                                | 67              |
| 8.3 Feature Description              |   | 13 Mechanical, Packaging, and Orderable |                 |
| 8.4 Device Functional Modes          |   | Information                             | 67              |
|                                      |   |                                         |                 |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision F (January 2017) to Revision G (September 2022) | Page       |
|-----------------------------------------------------------------------|------------|
| • 更新了整个文档中的表格、图和交叉参考的编号格式                                             | 1          |
| • Added 节 7.4                                                         | 5          |
|                                                                       |            |
| Changes from Revision E (September 2016) to Revision F (January 2017) | Page       |
| Changes from Revision E (September 2010) to Revision 1 (Sandary 2017) | i ago      |
| 向                                                                     | <u>~</u> _ |

# 5 说明(续)

根据 PMBus 协议,该器件的裕量调节功能、基准电压、故障限制、欠压闭锁 (UVLO) 阈值、软启动时间以及接通和关断延迟均可编程设定。

此外,该器件采用精准的测量系统对每个通道的输出电压,电流和温度进行监控。



# **6 Pin Configuration and Functions**





图 6-1. RHA Package 40-Pin VQFN Top View

图 6-2. RSB Package 40-Pin WQFN Top View

表 6-1. Pin Functions

| PIN   | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                              |
|-------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR0 | 10  | I   | Low-order address pin for PMBus address configuration. One of eight resistor values must be connected from this pin to AGND to select the low-order octal digit in the PMBus address.                                                                                    |
| ADDR1 | 9   | I   | High-order address pin for PMBus address configuration. One of eight resistor values must be connected from this pin to AGND to select the high-order octal digit in the PMBus address.                                                                                  |
| AGND  | 6   | _   | Low-noise ground connection to the controller. Connections should be arranged so that power level currents do not flow through the AGND path.                                                                                                                            |
| BOOT1 | 30  | I   | Bootstrapped supply for the high-side FET driver for channel 1 (CH1). Connect a capacitor (100 nF typical) from BOOT1 to SW1 pin.                                                                                                                                        |
| BOOT2 | 20  | I   | Bootstrapped supply for the high-side FET driver for channel 2 (CH2). Connect a capacitor (100 nF typical) from BOOT2 to SW2 pin.                                                                                                                                        |
| BP3   | 32  | 0   | Output bypass for the internal 3.3-V regulator. Connect a 100 nF or larger capacitor from this pin to AGND. The maximum suggested capacitor value is 10 $\mu$ F.                                                                                                         |
| BP6   | 25  | 0   | Output bypass for the internal 6.5-V regulator. Connect a low ESR, 1 $\mu$ F or larger ceramic capacitor from this pin to PGND. The maximum suggested capacitor value is 10 $\mu$ F.                                                                                     |
| BPEXT | 24  | I   | External voltage input for BP6 switchover function. If the BPEXT function is not used, connect this pin to PGND via a 10-k $\Omega$ resistor. Otherwise connect a 100-nF or larger capacitor from this pin to PGND. The maximum suggested capacitor value is 10 $\mu$ F. |
| CLK   | 12  | I   | Clock input for the PMBus interface. Pull up to 3.3 V with a resistor.                                                                                                                                                                                                   |
| CNTL1 | 4   | I   | Logic level input which controls startup and shutdown of CH1, determined by PMBus options. When floating, the pin is pulled up to BP6 by an internal 6-μA current source.                                                                                                |
| CNTL2 | 5   | I   | Logic level input which controls startup and shutdown of CH2, determined by PMBus options. When floating, the pin is pulled up to BP6 by an internal 6-μA current source.                                                                                                |
| COMP1 | 3   | 0   | Output of the error amplifier for CH1 and connection node for loop feedback components.                                                                                                                                                                                  |
| COMP2 | 7   | 0   | Output of the error amplifier for CH2 and connection node for loop feedback components. For two-phase operation, use COMP1 for loop feedback and connect COMP1 to COMP2.                                                                                                 |
| CS1N  | 35  | I   | Negative terminal of current sense amplifier for CH1.                                                                                                                                                                                                                    |
| CS2N  | 17  | I   | Negative terminal of current sense amplifier for CH2.                                                                                                                                                                                                                    |
| CS1P  | 34  | I   | Positive terminal of current sense amplifier for CH1.                                                                                                                                                                                                                    |

Copyright © 2022 Texas Instruments Incorporated



# 表 6-1. Pin Functions (continued)

| PIN     | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                             |
|---------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS2P    | 18  | I   | Positive terminal of current sense amplifier for CH2.                                                                                                                                                                                                                                                   |
| DATA    | 11  | I/O | Data input/output for the PMBus interface. Pull up to 3.3 V with a resistor.                                                                                                                                                                                                                            |
| DIFFO1  | 39  | 0   | Output of the differential remote sense amplifier for CH1.                                                                                                                                                                                                                                              |
| FB1     | 2   | I   | Inverting input of the error amplifier for CH1. Connect a voltage divider to FB1 between DIFFO1 and AGND to program the output voltage for CH1.                                                                                                                                                         |
| FB2     | 8   | I   | Inverting input of the error amplifier for CH2. Connect a voltage divider to FB2 between VOUT2 and GND to program the output for CH2. For two-phase operation, use FB1 to program the output voltage and connect FB2 to BP6 before applying voltage to VDD.                                             |
| GSNS1   | 38  | I   | Negative terminal of the differential remote sense amplifier for CH1.                                                                                                                                                                                                                                   |
| GSNS2   | 14  | I   | Negative terminal of the differential remote sense amplifier for CH2.                                                                                                                                                                                                                                   |
| HDRV1   | 29  | 0   | Bootstrapped gate drive output for the high-side N-channel MOSFET for CH1.                                                                                                                                                                                                                              |
| HDRV2   | 21  | 0   | Bootstrapped gate drive output for the high-side N-channel MOSFET for CH2.                                                                                                                                                                                                                              |
| LDRV1   | 27  | 0   | Gate drive output for the low side synchronous rectifier N-channel MOSFET for CH1.                                                                                                                                                                                                                      |
| LDRV2   | 23  | 0   | Gate drive output for the low-side synchronous rectifier N-channel MOSFET for CH2.                                                                                                                                                                                                                      |
| PGND    | 26  | _   | Power GND.                                                                                                                                                                                                                                                                                              |
| PG1     | 33  | 0   | Open drain power good indicator for CH1 output voltage.                                                                                                                                                                                                                                                 |
| PG2     | 19  | 0   | Open drain power good indicator for CH2 output voltage.                                                                                                                                                                                                                                                 |
| RT      | 1   | I   | Frequency programming pin. Connect a resistor from this pin to AGND to set the oscillator frequency.                                                                                                                                                                                                    |
| SMBALRT | 13  | 0   | Alert output for the PMBus interface. Pull up to 3.3 V with a resistor.                                                                                                                                                                                                                                 |
| SW1     | 28  | I   | Return of the high-side gate driver for CH1. Connect to the switched node for CH1.                                                                                                                                                                                                                      |
| SW2     | 22  | I   | Return of the high-side gate driver for CH2. Connect to the switched node for CH2.                                                                                                                                                                                                                      |
| SYNC    | 40  | I   | Logic level input for external clock synchronization. When an external clock is applied to this pin, the controller oscillator is synchronized to the external clock and the switching frequency is one half of the external clock frequency. When an external clock is not used, tie this pin to AGND. |
| TSNS1   | 36  | I   | External temperature sense input for CH1.                                                                                                                                                                                                                                                               |
| TSNS2   | 16  | I   | External temperature sense input for CH2.                                                                                                                                                                                                                                                               |
| VDD     | 31  | I   | Power input to the controller. Connect a low ESR, 100 nF or larger ceramic capacitor from this pin to AGND.                                                                                                                                                                                             |
| VSNS1   | 37  | I   | Positive terminal of the differential remote sense amplifier for CH1.                                                                                                                                                                                                                                   |
| VSNS2   | 15  | I   | Positive terminal of the differential remote sense amplifier for CH2.                                                                                                                                                                                                                                   |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                     |                                                                                   | MIN   | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------|-------|-----|------|
| Input voltage range <sup>(2)</sup>  | VDD                                                                               | - 0.3 | 22  |      |
|                                     | BOOT1 , BOOT2, HDRV1, HDRV2                                                       | - 0.3 | 30  |      |
|                                     | BOOT1 - SW1, BOOT2 - SW2                                                          | - 0.3 | 7   | v    |
|                                     | CLK, DATA, SYNC                                                                   | - 0.3 | 5.5 |      |
|                                     | BPEXT, CNTL1, CNTL2, CS1N, CS2N, CS1P, CS2P, FB1, FB2, GSNS1, GSNS2, VSNS1, VSNS2 | - 0.3 | 7   |      |
|                                     | BP6, COMP1, COMP2, DIFFO1, LDRV1, LDRV2, PG1, PG2                                 | - 0.3 | 7   |      |
| Output voltage range <sup>(3)</sup> | SMBALRT                                                                           | - 0.3 | 5.5 | V    |
|                                     | SW1, SW2                                                                          | - 1   | 30  | v    |
|                                     | ADDR0, ADDR1, BP3, RT, TSNS1, TSNS2                                               | - 0.3 | 3.6 |      |
| Operating junction tempera          | ature, T <sub>J</sub>                                                             | - 40  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                  |                                            |                                                                                          | MIN | MAX | UNIT |
|------------------|--------------------------------------------|------------------------------------------------------------------------------------------|-----|-----|------|
| T <sub>stg</sub> | Storage temperature ran                    | e temperature range                                                                      |     | 155 | °C   |
| V                | Electrostatic discharge                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 2   |     | kV   |
| V(ESD)           | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 1.5 |     | KV   |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN  | MAX | UNIT |
|----------------|--------------------------------|------|-----|------|
| VDD            | Input operating voltage        | 4.5  | 20  | V    |
| T <sub>J</sub> | Operating junction temperature | - 40 | 125 | °C   |

### 7.4 Thermal Information

|                        |                                              | TPS4    |         |      |
|------------------------|----------------------------------------------|---------|---------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RSB     | RHA     | UNIT |
|                        |                                              | 40 PINS | 40 PINS |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 34.5    | 31.1    | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 17.8    | 18.1    | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 6.4     | 6.0     | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 0.2     | 0.2     | °C/W |
| <sup>ф</sup> ЈВ        | Junction-to-board characterization parameter | 6.4     | 6.0     | °C/W |

Copyright © 2022 Texas Instruments Incorporated

<sup>(2)</sup> All voltage values are with respect to the network ground pin unless otherwise noted.

<sup>(3)</sup> Voltage values are with respect to the SW pin.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.4 Thermal Information (continued)

|                        |                                              | TPS4    |         |      |
|------------------------|----------------------------------------------|---------|---------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RSB     | RHA     | UNIT |
|                        |                                              | 40 PINS | 40 PINS |      |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.1     | 1.2     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TPS40422



# 7.5 Electrical Characteristics

 $T_J = -40^{\circ}\text{C}$  to 125°C,  $V_{IN} = V_{DD} = 12 \text{ V}$ ,  $f_{SW} = 500 \text{ kHz}$ , all parameters at zero power dissipation (unless otherwise noted)

|                            | PARAMETER                                            | TEST CONDITIONS                                                                                        | MIN  | TYP                   | MAX   | UNIT |
|----------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------------|-------|------|
| INPUT SUPPLY               | Y                                                    |                                                                                                        | -    |                       |       |      |
| V <sub>VDD</sub>           | Input supply voltage range                           |                                                                                                        | 4.5  |                       | 20    | V    |
| _                          |                                                      | Switching, no driver load                                                                              |      | 18                    | 25    |      |
| I <sub>VDD</sub>           | Input operating current                              | Not switching                                                                                          |      | 15                    | 20    | mA   |
| UVLO                       |                                                      |                                                                                                        |      |                       |       |      |
| V <sub>IN(on)</sub>        | Input turn on voltage <sup>(2)</sup>                 | Default settings                                                                                       |      | 4.25                  |       | V    |
| V <sub>IN(off)</sub>       | Input turn off voltage <sup>(2)</sup>                | Default settings                                                                                       |      | 4                     |       | V    |
| V <sub>INON(rng)</sub>     | Programmable range for turn on voltage               |                                                                                                        | 4.25 |                       | 16    | V    |
| V <sub>INOFF(rng)</sub>    | Programmable range for turn off voltage              |                                                                                                        | 4    |                       | 15.75 | V    |
| V <sub>IN ONOFF(acc)</sub> | Turn on and turn off voltage accuracy <sup>(1)</sup> | $4.5~\text{V} \leqslant \text{V}_{\text{VDD}} \leqslant 20~\text{V}$ , all VIN_ON and VIN_OFF settings | - 5% |                       | 5%    |      |
| ERROR AMPL                 | IFIER                                                |                                                                                                        |      |                       |       |      |
| .,                         | - " . "                                              | $0^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant 85^{\circ}\text{C}$                         | 597  | 600                   | 603   | .,   |
| $V_{FB}$                   | Feedback pin voltage                                 | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 125°C                                                            | 594  | 600                   | 606   | mV   |
| A <sub>OL</sub>            | Open-loop gain <sup>(1)</sup>                        |                                                                                                        | 80   |                       |       | dB   |
| G <sub>BWP</sub>           | Gain bandwidth product <sup>(1)</sup>                |                                                                                                        |      | 24                    |       | MHz  |
| I <sub>FB</sub>            | FB pin bias current (out of pin)                     | V <sub>FB</sub> = 0.6 V                                                                                |      |                       | 50    | nA   |
| 1                          | Sourcing                                             | V <sub>FB</sub> = 0 V                                                                                  | 1    | 3                     |       | A    |
| I <sub>COMP</sub>          | Sinking                                              | V <sub>FB</sub> = 1 V                                                                                  | 3    | 9                     |       | mA   |
| BP6 REGULAT                | OR                                                   |                                                                                                        | -    | -                     |       |      |
| M                          | Output voltage                                       | I <sub>BP6</sub> = 10 mA                                                                               | 6.2  | 6.5                   | 6.8   | V    |
| V <sub>BP6</sub>           | Dropout voltage                                      | V <sub>VIN</sub> - V <sub>BP6</sub> , V <sub>VDD</sub> = 4.5 V, I <sub>BP6</sub> = 25 mA               |      | 70                    | 120   | mV   |
| I <sub>BP6</sub>           | Output current                                       | V <sub>VDD</sub> = 12 V                                                                                | 120  |                       |       | mA   |
| V <sub>BP6UV</sub>         | Regulator UVLO voltage <sup>(1)</sup>                |                                                                                                        | 3.3  | 3.55                  | 3.8   | V    |
| V <sub>BP6UV(hyst)</sub>   | Regulator UVLO voltage hysteresis <sup>(1)</sup>     |                                                                                                        | 230  | 255                   | 270   | mV   |
| BPEXT                      |                                                      |                                                                                                        |      |                       | '     |      |
| V <sub>BPEXT(swover)</sub> | BPEXT switch-over voltage                            |                                                                                                        | 4.5  | 4.6                   |       | V    |
| V <sub>hys(swover)</sub>   | BPEXT switch-over hysteresis                         |                                                                                                        | 100  |                       | 200   | mV   |
| V <sub>BPEXT(do)</sub>     | BPEXT dropout voltage                                | V <sub>BPEXT</sub> - V <sub>BP6</sub> , V <sub>BPEXT</sub> = 4.8 V, I <sub>BP6</sub> = 25 mA           |      |                       | 100   | mV   |
| BOOTSTRAP                  |                                                      |                                                                                                        | -    |                       |       |      |
| V <sub>BOOT(drop)</sub>    | Bootstrap voltage drop                               | I <sub>BOOT</sub> = 5 mA                                                                               |      | 0.7                   | 1.0   | V    |
| BP3 REGULAT                | OR                                                   |                                                                                                        |      |                       | '     |      |
| V <sub>BP3</sub>           | Output voltage                                       | $V_{VDD}$ = 4.5 V, $I_{BP3} \leqslant 5 \text{ mA}$                                                    | 3.1  | 3.3                   | 3.5   | V    |
| OSCILLATOR                 |                                                      | -                                                                                                      |      | -                     |       |      |
|                            | Adjustment range                                     |                                                                                                        | 100  |                       | 1000  | kHz  |
| f <sub>SW</sub>            | Switching frequency                                  | R <sub>RT</sub> = 40 k Ω                                                                               | 450  | 500                   | 550   | kHz  |
| V <sub>RMP</sub>           | Ramp peak-to-peak <sup>(1)</sup>                     |                                                                                                        |      | V <sub>VDD</sub> /8.2 |       | V    |
| V <sub>VLY</sub>           | Valley voltage <sup>(1)</sup>                        |                                                                                                        | 0.7  | 0.8                   | 1.0   | V    |

Copyright © 2022 Texas Instruments Incorporated



# 7.5 Electrical Characteristics (continued)

 $T_{JI} = -40$ °C to 125°C,  $V_{IN} = V_{DD} = 12$  V,  $f_{SW} = 500$  kHz, all parameters at zero power dissipation (unless otherwise noted)

|                         | to 125°C, $V_{IN} = V_{DD} = 12 \text{ V}$ , $f_{SW} = 500$       | TEST CONDITIONS                                                                                   | MIN                   | TYP   | MAX                    | UNIT |
|-------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|-------|------------------------|------|
| SYNCHRONIZ              | ATION                                                             |                                                                                                   |                       |       |                        |      |
| V <sub>SYNCH</sub>      | SYNC high-level threshold                                         |                                                                                                   | 2.0                   |       |                        | V    |
| V <sub>SYNCL</sub>      | SYNC low level threshold                                          |                                                                                                   |                       |       | 0.8                    | V    |
| t <sub>SYNC</sub>       | Minimum SYNC pulse width                                          |                                                                                                   |                       |       | 100                    | ns   |
| f <sub>SYNC(max)</sub>  | Maximum SYNC frequency <sup>(4)</sup>                             |                                                                                                   | 2000                  |       |                        | kHz  |
| f <sub>SYNC(min)</sub>  | Minimum SYNC frequency <sup>(4)</sup>                             |                                                                                                   |                       |       | 200                    |      |
|                         | SYNC frequency range (increase from nominal oscillator frequency) |                                                                                                   | - 20%                 |       | 20%                    |      |
| PWM                     |                                                                   |                                                                                                   |                       |       |                        |      |
| t <sub>OFF(min)</sub>   | Minimum off time                                                  |                                                                                                   | 90                    | 100   |                        | ns   |
| t <sub>ON(min)</sub>    | Minimum on pulse <sup>(1)</sup>                                   |                                                                                                   |                       | 90    | 130                    | ns   |
|                         | <u> </u>                                                          | HDRV off to LDRV on                                                                               | 15                    | 30    | 45                     |      |
| t <sub>DEAD</sub>       | Output driver dead time                                           | LDRV off to HDRV on                                                                               | 15                    | 30    | 45                     | ns   |
| SOFT START              |                                                                   |                                                                                                   |                       |       |                        |      |
| too                     | Soft-start time                                                   | Factory default settings                                                                          | 2.4                   | 2.7   | 3.0                    | ms   |
| tss                     | Accuracy over range <sup>(1)</sup>                                | $600 \text{ μs} \leqslant t_{SS} \leqslant 9 \text{ ms}$                                          | - 15%                 |       | 15%                    |      |
| t <sub>ON(delay)</sub>  | Turn-on delay time <sup>(3)</sup>                                 | Factory default settings                                                                          |                       | 0     |                        | ms   |
| t <sub>OFF(delay)</sub> | Turn-off delay time                                               | Factory default settings                                                                          |                       | 0     |                        | ms   |
| REMOTE SEN              | SE AMPLIFIER                                                      |                                                                                                   |                       |       |                        |      |
|                         |                                                                   | (V <sub>SNS1</sub> - G <sub>SNS1</sub> ) = 0.6 V                                                  | - 5                   |       | 5                      |      |
| V <sub>DIFFO(err)</sub> | Error voltage from DIFFO1 to ( $V_{SNS1}$ - $G_{SNS1}$ )          | (V <sub>SNS1</sub> - G <sub>SNS1</sub> ) = 1.2 V                                                  | - 8                   |       | 8                      | mV   |
|                         |                                                                   | (V <sub>SNS1</sub> - G <sub>SNS1</sub> ) = 3.0 V                                                  | - 17                  |       | 17                     |      |
| BW                      | Closed-loop bandwidth <sup>(1)</sup>                              |                                                                                                   | 2                     |       |                        | MHz  |
| V <sub>DIFFO(max)</sub> | Maximum DIFFOx output voltage                                     |                                                                                                   | V <sub>BP6</sub> -0.2 |       |                        | V    |
| Dir O(max)              | Sourcing                                                          |                                                                                                   | 1                     |       |                        |      |
| I <sub>DIFFO</sub>      | Sinking                                                           |                                                                                                   | 1                     |       |                        | mA   |
| DRIVERS                 |                                                                   |                                                                                                   |                       |       |                        |      |
| R <sub>HS(up)</sub>     | High-side driver pull-up resistance                               | $(V_{BOOT} - V_{SW}) = 6.5 \text{ V}, I_{HS} = -40 \text{ mA}$                                    | 0.8                   | 1.5   | 2.5                    |      |
| R <sub>HS(dn)</sub>     | High-side driver pull-down resistance                             | $(V_{BOOT} - V_{SW}) = 6.5 \text{ V}, I_{HS} = 40 \text{ mA}$                                     | 0.5                   | 1.0   | 1.5                    |      |
| R <sub>LS(up)</sub>     | Low-side driver pull-up resistance                                | I <sub>LS</sub> = -40 mA                                                                          | 0.8                   | 1.5   | 2.5                    | Ω    |
| R <sub>LS(dn)</sub>     | Low-side driver pull-down resistance                              | I <sub>LS</sub> = 40 mA                                                                           | 0.35                  | 0.70  | 1.40                   |      |
| t <sub>HS(rise)</sub>   | High-side driver rise time (1)                                    | C <sub>LOAD</sub> = 5 nF                                                                          | 0.00                  | 15    |                        |      |
| t <sub>HS(fall)</sub>   | High-side driver fall time (1)                                    | C <sub>LOAD</sub> = 5 nF                                                                          |                       | 12    |                        |      |
|                         | Low-side driver rise time (1)                                     | C <sub>LOAD</sub> = 5 nF                                                                          |                       | 15    |                        | ns   |
| t <sub>LS(fall)</sub>   | Low-side driver fall time (1)                                     | C <sub>LOAD</sub> = 5 nF                                                                          |                       | 10    |                        |      |
|                         | NSING AMPLIFIER                                                   | -LOAD S                                                                                           |                       |       |                        |      |
| V <sub>CS(rng)</sub>    | Differential input voltage range                                  | V <sub>CSxP</sub> -V <sub>CSxN</sub>                                                              | -60                   |       | 60                     | mV   |
| V <sub>CS(cmr)</sub>    | Input common-mode range                                           | COAF - COAIN                                                                                      | 0                     | \.    | / <sub>BP6</sub> - 0.2 |      |
| V <sub>CS(os)</sub>     | Input offset voltage                                              | V <sub>CSxP</sub> = V <sub>CSxN</sub> = 0 V                                                       | -3                    | v     | 3                      | mV   |
| A <sub>CS</sub>         | Current sensing gain                                              | *COXP - *COXN - O *                                                                               | -5                    | 15.00 | 3                      | V/V  |
|                         | Amplfier output                                                   | $(V_{CSXP}-V_{CSXN}) = 20 \text{ mV}$                                                             | 270                   | 300   | 330                    | mV   |
| V <sub>CS(out)</sub>    | Closed-loop bandwidth <sup>(1)</sup>                              | (VCSxP-VCSxN) - 20 IIIV                                                                           | 3                     | 5     | 330                    |      |
| f <sub>C0</sub>         | Ciosed-look balldwidth                                            |                                                                                                   | 3                     | 5     |                        | MHz  |
| V <sub>CS(chch)</sub>   | Amplifier output difference between CH1, CH2                      | $(V_{CS1P} - V_{CS1N}) = (V_{CS2P} - V_{CS2N}) = 20 \text{ mV},$<br>$T_J = 25^{\circ}\text{C}$    | -5.00%                |       | 5.00%                  |      |
| . ,                     |                                                                   | $(V_{CS1P} - V_{CS1N}) = (V_{CS2P} - V_{CS2N}) = 20 \text{ mV},$<br>$T_{.1} = 85^{\circ}\text{C}$ | -6.67%                |       | 6.67%                  |      |

Product Folder Links: TPS40422

# 7.5 Electrical Characteristics (continued)

 $T_J = -40^{\circ}\text{C}$  to 125°C,  $V_{IN} = V_{DD} = 12 \text{ V}$ ,  $f_{SW} = 500 \text{ kHz}$ , all parameters at zero power dissipation (unless otherwise noted)

|                          | PARAMETER                                                           | TEST CONDITIONS                                                                                                                                        | MIN      | TYP               | MAX    | UNIT   |
|--------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------|--------|--------|
| CURRENT LI               | IMIT                                                                |                                                                                                                                                        |          |                   |        |        |
| t <sub>OFF(oc)</sub>     | Off-time between restart attempts                                   | Hiccup mode                                                                                                                                            |          | 7×t <sub>SS</sub> |        | ms     |
|                          |                                                                     | Factory default settings                                                                                                                               |          | 0.488             |        |        |
| DCR                      | Inductor DCR current sensing calibration value                      | Programmable range                                                                                                                                     | 0.240    |                   | 15.500 | mΩ     |
|                          |                                                                     | Factory default settings                                                                                                                               |          | 30                |        |        |
| I <sub>OC(flt)</sub>     | Output current overcurrent fault threshold                          | Programmable range                                                                                                                                     | 3        |                   | 50     | Α      |
|                          |                                                                     | Factory default settings                                                                                                                               |          | 27                |        |        |
| OC(warn)                 | Output current overcurrent warning threshold                        | Programmable range                                                                                                                                     | 2        |                   | 49     | Α      |
| I <sub>OC(tc)</sub>      | Output current fault/warning temperature coefficient <sup>(1)</sup> |                                                                                                                                                        | 3900     | 4000              | 4100   | ppm/°C |
| I <sub>OC(acc)</sub>     | Output warning and fault accuracy                                   | (V <sub>CSxP</sub> -V <sub>CSxN</sub> ) = 30 mV                                                                                                        | - 15%    |                   | 15%    |        |
| PGOOD                    |                                                                     |                                                                                                                                                        | <u> </u> |                   |        |        |
| V <sub>FBPGH</sub>       | FB PGOOD high threshold                                             | Factory default settings                                                                                                                               |          | 675               |        | mV     |
| V <sub>FBPGL</sub>       | FB PGOOD low threshold                                              | Factory default settings                                                                                                                               |          | 525               |        | mV     |
| V <sub>PG(acc)</sub>     | PGOOD accuracy over range                                           | $4.5 \text{ V} \leqslant \text{V}_{\text{VDD}} \leqslant 20 \text{ V},$<br>$468 \text{ mV} \leqslant \text{V}_{\text{PGOOD}} \leqslant 675 \text{ mV}$ | - 4%     |                   | 4%     |        |
| V <sub>pg(hyst)</sub>    | FB PGOOD hysteresis voltage                                         |                                                                                                                                                        |          | 25                | 40     | mV     |
| R <sub>PGOOD</sub>       | PGOOD pulldown resistance                                           | V <sub>FB</sub> = 0, I <sub>PGOOD</sub> = 5 mA                                                                                                         |          | 40                | 70     | Ω      |
| I <sub>PGOOD(Ik)</sub>   | PGOOD pin leakage current                                           | No fault, V <sub>PGOOD</sub> = 5 V                                                                                                                     |          |                   | 20     | μA     |
|                          | ERVOLTAGE/UNDERVOLTAGE                                              |                                                                                                                                                        |          |                   |        |        |
| V <sub>FBOV</sub>        | FB pin over voltage threshold                                       | Factory default settings                                                                                                                               |          | 700               |        | mV     |
| V <sub>FBUV</sub>        | FB pin under voltage threshold                                      | Factory default settings                                                                                                                               |          | 500               |        | mV     |
| V <sub>UVOV(acc)</sub>   | FB UV/OV accuracy over range                                        | 4.5 V ≤ V <sub>VDD</sub> ≤ 20 V                                                                                                                        | - 4%     |                   | 4%     |        |
|                          | LTAGE TRIMMING AND MARGINING                                        | 1-2-                                                                                                                                                   |          |                   |        |        |
| V <sub>FBTM(step)</sub>  | Resolution of FB steps with trim and margin                         |                                                                                                                                                        |          | 2                 |        | mV     |
| t <sub>FBTM(step)</sub>  | Transition time per trim or margin step                             | After soft-start time                                                                                                                                  |          | 30                |        | μs     |
| V <sub>FBTM(max)</sub>   | Maximum FB voltage with trim and/or margin                          |                                                                                                                                                        |          | 660               |        | mV     |
| ( ,                      | Minimum FB voltage with trim or margin only                         |                                                                                                                                                        |          | 480               |        |        |
| $V_{FBTM(min)}$          | Minimum FB voltage range with trim and margin combined              |                                                                                                                                                        |          | 420               |        | mV     |
| V <sub>FBMH</sub>        | Margin high FB pin voltage                                          | Factory default settings                                                                                                                               |          | 660               |        | mV     |
| V <sub>FBML</sub>        | Margin low FB pin voltage                                           | Factory default settings                                                                                                                               |          | 540               |        | mV     |
|                          | IRE SENSE AND THERMAL SHUTDOWN                                      |                                                                                                                                                        |          |                   |        |        |
| T <sub>SD</sub>          | Junction thermal shutdown temperature <sup>(1)</sup>                |                                                                                                                                                        | 135      | 145               | 155    | °C     |
| T <sub>HYST</sub>        | Thermal shutdown hysteresis <sup>(1)</sup>                          |                                                                                                                                                        | 15       | 20                | 25     | °C     |
| I <sub>TSNS(ratio)</sub> | Ratio of bias current flowing out of TSNS pin, state 2 to state 1   |                                                                                                                                                        | 9.7      | 10.0              | 10.3   |        |
| I <sub>TSNS</sub>        | State 1 current out of TSNSx pin <sup>(1)</sup>                     |                                                                                                                                                        |          | 10                |        | μA     |
| I <sub>TSNS</sub>        | State 2 current out of TSNSx pin <sup>(1)</sup>                     |                                                                                                                                                        |          | 100               |        | μA     |
| V <sub>TSNS</sub>        | Voltage range on TSNSx pin <sup>(1)</sup>                           |                                                                                                                                                        | 0        |                   | 1.00   | ٧      |
| T <sub>SNS(acc)</sub>    | External temperature sense accuracy <sup>(1)</sup>                  | $0^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant 125^{\circ}\text{C}$                                                                        | - 5      |                   | 5      | °C     |
| T <sub>OT(flt)</sub>     | Overtemperature fault limit <sup>(1)</sup>                          | Factory default settings                                                                                                                               |          | 145               |        | °C     |
|                          | OT fault limit range <sup>(1)</sup>                                 | -                                                                                                                                                      | 120      |                   | 165    | °C     |
| T <sub>OT(warn)</sub>    | Overtemperature warning limit <sup>(1)</sup>                        | Factory default settings                                                                                                                               |          | 125               |        | °C     |
| 3.()                     | OT warning limit range <sup>(1)</sup>                               |                                                                                                                                                        | 100      |                   | 140    | °C     |
| T <sub>OT(step)</sub>    | OT fault/warning step                                               |                                                                                                                                                        |          | 5                 |        | °C     |
| T <sub>OT(hys)</sub>     | OT fault/warning hysteresis <sup>(1)</sup>                          |                                                                                                                                                        | 15       | 20                | 25     | °C     |

Copyright © 2022 Texas Instruments Incorporated



# 7.5 Electrical Characteristics (continued)

 $T_J = -40^{\circ}\text{C}$  to 125°C,  $V_{IN} = V_{DD} = 12 \text{ V}$ ,  $f_{SW} = 500 \text{ kHz}$ , all parameters at zero power dissipation (unless otherwise noted)

|                        | PARAMETER                                                   | TEST CONDITIONS                                                                                   | MIN    | TYP   | MAX   | UNIT |
|------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------|-------|-------|------|
| MEASUREM               | ENT SYSTEM                                                  |                                                                                                   |        | <br>  |       |      |
| M <sub>VOUT(rng)</sub> | Output voltage measurement range <sup>(1)</sup>             |                                                                                                   | 0.5    |       | 5.8   | V    |
| M <sub>VOUT(acc)</sub> | Output voltage measurement accuracy                         | V <sub>OUT</sub> = 1.0 V                                                                          | - 2.0% |       | 2.0%  |      |
|                        |                                                             | $V_{CSxP}$ – $V_{CSxN}$ , 0.2440 m $\Omega \leqslant$ IOUT_CAL_GAIN $\leqslant$ 0.5795 m $\Omega$ | 0      |       | 24    |      |
| $M_{IOUT(rng)}$        | Output current measurement signal range <sup>(1)</sup>      | $V_{CSXP}$ - $V_{CSXN}$ , 0.5796 m $\Omega \leqslant$ IOUT_CAL_GAIN $\leqslant$ 1.1285 m $\Omega$ | 0      |       | 40    | mV   |
|                        |                                                             | $V_{CSxP}$ – $V_{CSxN}$ , 1.1286 m $\Omega \le$ IOUT_CAL_GAIN $\le$ 15.5 m $\Omega$               | 0      |       | 60    | i    |
| M <sub>IOUT(acc)</sub> | Output current measurement accuracy                         | $I_{OUT} \geqslant$ 20 A, DCR = 0.5 m $\Omega$                                                    | - 1.0  |       | 1.0   | Α    |
| PMBus ADDI             | RESSING                                                     |                                                                                                   | -      |       |       |      |
| I <sub>ADD</sub>       | Address pin bias current                                    |                                                                                                   | 9.24   | 10.50 | 11.76 | μΑ   |
| PMBus INTE             | RFACE                                                       | •                                                                                                 |        |       |       |      |
| V <sub>IH</sub>        | Input high voltage, CLK, DATA, CNTLx                        |                                                                                                   | 2.1    |       |       | V    |
| V <sub>IL</sub>        | Input low voltage, CLK, DATA, CNTLx                         |                                                                                                   |        |       | 0.8   | V    |
| I <sub>IH</sub>        | Input high level current, CLK, DATA                         |                                                                                                   | - 10   |       | 10    | μA   |
| I <sub>IL</sub>        | Input low level current, CLK, DATA                          |                                                                                                   | - 10   |       | 10    | mA   |
| I <sub>CTNL</sub>      | CNTL pin pull-up current                                    |                                                                                                   |        | 6     |       | μA   |
| V <sub>OL</sub>        | Low-level output voltage, DATA, (1)                         | $4.5~\mathrm{V} \leqslant \mathrm{V_{VDD}} \leqslant 20~\mathrm{V},\mathrm{I_{OUT}}$ = 4 mA       |        |       | 0.4   | V    |
| I <sub>OH</sub>        | High-level output open-drain leakage current, DATA, SMBALRT | V <sub>OUT</sub> = 5.5 V                                                                          | 0      |       | 10    | μA   |
| C <sub>OUT</sub>       | Output capacitance, CLK, DATA <sup>(1)</sup>                |                                                                                                   |        |       | 1     | pF   |
| F <sub>PMB</sub>       | PMBus operating frequency range <sup>(1)</sup>              | Slave mode                                                                                        | 10     |       | 400   | kHz  |
| t <sub>BUF</sub>       | Bus free time between START and STOP <sup>(1)</sup>         |                                                                                                   | 1.3    |       |       | μs   |
| t <sub>HD:STA</sub>    | Hold time after repeated START <sup>(1)</sup>               |                                                                                                   | 0.6    |       |       | μs   |
| t <sub>SU:STA</sub>    | Repeated START setup time <sup>(1)</sup>                    |                                                                                                   | 0.6    |       |       | μs   |
| t <sub>SU:STO</sub>    | STOP setup time <sup>(1)</sup>                              |                                                                                                   | 0.6    |       |       | μs   |
|                        | Data hold time <sup>(1)</sup>                               | Receive mode                                                                                      | 0      |       |       |      |
| t <sub>HD:DAT</sub>    | Data noid time***                                           | Transmit mode                                                                                     | 300    |       |       | ns   |
| t <sub>SU:DAT</sub>    | Data setup time <sup>(1)</sup>                              |                                                                                                   | 100    |       |       | ns   |
| t <sub>TIMEOUT</sub>   | Error signal/detect <sup>(1)</sup>                          |                                                                                                   | 25     |       | 35    | ms   |
| t <sub>LOW:MEXT</sub>  | Cumulative clock low master extend time <sup>(1)</sup>      |                                                                                                   |        |       | 10    | ms   |
| t <sub>LOW:SEXT</sub>  | Cumulative clock low slave extend time <sup>(1)</sup>       |                                                                                                   |        |       | 25    | μs   |
| t <sub>LOW</sub>       | Clock low time <sup>(1)</sup>                               |                                                                                                   | 1.3    |       |       | μs   |
| t <sub>HIGH</sub>      | Clock high time <sup>(1)</sup>                              |                                                                                                   | 0.6    |       |       | μs   |
| t <sub>FALL</sub>      | CLK/DATA fall time <sup>(1)</sup>                           |                                                                                                   |        |       | 300   | ns   |
| t <sub>RISE</sub>      | CLK/DATA rise time <sup>(1)</sup>                           |                                                                                                   |        |       | 300   | ns   |

- (1) Specified by design. Not production tested.
- (2)
- Hysteresis of at least 150 mV is specified by design.

  The minimum turn-on delay is 50 µs, when TON\_DELAY is set to a factor of zero.
- When using SYNC, the switching frequency is set to one-half the SYNC frequency.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 7.6 Typical Characteristics









图 7-7. Dead Time vs. Junction Temperature

图 7-8. HDRV Minimum Off-Time vs. Junction Temperature

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# **8 Detailed Description**

## 8.1 Overview

The TPS4022 device is a flexible synchronous buck controller. It can be used as a dual-output controller, or as a two-phase single-output controller. It operates with a wide input range from 4.5 V to 20 V and generates accurate regulated output as low as 600 mV.

In dual output mode, voltage mode control with input feed-forward architecture is implemented. With this architecture, the benefits are less noise sensitivity, no control instability issues for small DCR applications, and a smaller minimum controllable on-time, often desired for high conversion ratio applications.

In two-phase single-output mode, a current-sharing loop is implemented to ensure a balance of current between phases. Because the induced error current signal to the loop is much smaller when compared to the PWM ramp amplitude, the control loop is modeled as voltage mode with input feed-forward.

#### 备注

To operate the device in two-phase mode, tie the FB2 pin to the BP6 pin and tie the COMP1 pin to the COMP2 pin. These connections must be made before applying voltage to the VDD pin.

(See the #8.4.4 section for more information)



# 8.2 Functional Block Diagram



## 8.3 Feature Description

#### 8.3.1 PMBus Interface Protocol General Description

Timing and electrical characteristics of the PMBus protocol can be found in the PMB Power Management Protocol Specification, Part 1, revision 1.1 available at <a href="http://pmbus.org">http://pmbus.org</a>. The TPS4022 device supports both the 100 kHz and 400 kHz bus timing requirements. The device does not stretch pulses on the PMBus interface when communicating with the master device.

Communication over the PMBus interface can either support the Packet Error Checking (PEC) scheme or not. If the master supplies CLK pulses for the PEC byte, it is used. If the CLK pulses are not present before a STOP, the PEC is not used.

The TPS4022 device supports a subset of the commands in the PMBus 1.1 specification. Most controller parameters can be programmed using the PMBus interface and stored as defaults for later use. All commands that require data input or output use the linear format. The exponent of the data words is fixed at a reasonable value for the command and altering the exponent is not supported. Direct format data input or output is not supported by the device. See the #8.6.1 section for specific details.

The TPS4022 device also supports the SMBALERT response protocol. The SMBALERT response protocol is a mechanism by which a slave (the TPS4022 device) can alert the bus master that it wants to talk. The master processes this event and simultaneously accesses all slaves on the bus (that support the protocol) through the alert response address. Only the slave that caused the alert acknowledges this request. The host performs a modified receive byte operation to get the slave's address. At this point, the master can use the PMBus status commands to query the slave that caused the alert. For more information on the SMBus alert response protocol, see the System Management Bus (SMBus) specification.

The device uses non-volatile memory to store configuration settings and scale factors. However, the device does not automatically save the programmed settings into this non-volatile memory. The STORE\_USER\_ALL command must be used to commit the current settings to non-volatile memory as device defaults. The detailed description of each setting notes if it is able to be stored in non-volatile memory.

## 8.3.2 Voltage Reference

The 600-mV bandgap cell connects internally to the non-inverting input of the error amplifier. The device trims the reference voltage by using the error amplifier in a unity gain configuration to remove amplifier offset from the final regulation voltage. The 0.5-% tolerance on the reference voltage allows the user to design a very accurate power supply.

## 8.3.3 Output Voltage

The TPS4022 device sets the output voltage in a way that is very similar to a traditional analog controller by using a voltage divider from the output to the FB (feedback) pin. The output voltage must be divided down to the nominal reference voltage of 600 mV.  $\[mathbb{R}\]$  8-1 shows the typical connections for the controller. The device senses the voltage at the load by using the unity gain differential voltage sense amplifier. This functionality provides better load regulation for output voltages lower than 5-V nominal (see the  $\[muletta]$ 7.5 table for the maximum output voltage specification for the differential sense amplifier). For output voltages above this level, connect the output voltage directly to the junction of R1 and C1, leave DIFFO1 open, and do not connect the VSNS1 pin to the output voltage. The differential amplifier may also be used elsewhere in the overall system as a voltage buffer, provided the electrical specifications are not exceeded.

Copyright © 2022 Texas Instruments Incorporated





图 8-1. Setting the Output Voltage

The components shown in 图 8-1 that determine the nominal output voltage are R1 and R2. In most cases, choose a value for R to ensure the feedback compensation values (R3, R4, C1, C2 and C3) come close to readily available standard values. A value for R2 is then calculated in 方程式 1.

$$R2 = V_{FB} \times \left(\frac{R1}{\left(V_{OUT} - V_{FB}\right)}\right) \tag{1}$$

#### where

- V<sub>FB</sub> is the feedback voltage
- V<sub>OUT</sub> is the desired output voltage
- · R1 and R2 are in the same unit

#### 备注

There is no DIFFO2 pin. In dual-output mode, VSNS2 and GSNS2 are connected to the load for channel 2 and the device uses the DIFFO2 signal internally to provide voltage monitoring. Connect the output directly to the junction of R1 and C1 for channel 2 to set the output voltage and for feedback.

The DIFFO1 pin operates at voltages up to ( $V_{BP6}$  – 0.2 V). If the voltage between the VSNS1 and GSNS1 pins is higher than ( $V_{BP6}$  – 0.2 V) during any condition, the output voltage moves out of regulation because the DIFFO1 voltage is limited by BP6. To prevent this from happening, the BP6 voltage must be pre-biased before the PWM turns on, and ( $V_{BP6}$  – 0.2 V) must remain higher than the voltage between the VSNS1 and GSNS1 pins until the PWM turns off.

The feedback voltage can be changed to a value between -30% and +10% from the nominal 600 mV using PMBus commands. This adjustment allows the output voltage to vary by the same percentage. See the # 8.5.1 section for more details.

#### 8.3.4 Voltage Feed Forward

The TPS4022 device uses input-voltage feed-forward topology that maintains a constant power stage gain when the input voltage varies. It also provides for very good response to input voltage transient disturbances. The constant power stage gain of the controller greatly simplifies feedback loop design because loop characteristics remain constant as the input voltage changes, unlike a buck converter without voltage feed-forward topology. For modeling purposes, the gain from the COMP pin to the average voltage at the input of the L-C filter is 8.2 V/V.

#### 8.3.5 Current Sensing

The TPS4022 device uses a differential current-sense scheme to sense the output current. The sense element can be either the series resistance of the power stage filter inductor or a separate current sense resistor. When using the inductor series resistance as in 图 8-2, a filter must be used to remove the large AC component of voltage across the inductor and leave only the component of the voltage that appears across the resistance of the inductor. The values of R5 and C4 for the ideal case can be found using 方程式 2. The time constant of the R-C filter should be equal to or greater than the time constant of the inductor itself. If the time constants are equal, the voltage appearing across C4 is the current in the inductor multiplied the inductor resistance. The voltage across C4 perfectly reflects the inductor ripple current. Therefore, there is no need to have a shorter R-C time constant.

Extending the R-C filter time constant beyond the inductor time constant lowers the AC ripple component of voltage present at the current sense pins of the device, but allows the correct DC current information to remain intact. This extension also delays slightly the response to an overcurrent event, but reduces noise in the system leading to cleaner overcurrent performance and current reporting data over the PMBus interface.

$$R5 \times C4 \ge \left(\frac{L}{R_{DCR}}\right) \tag{2}$$

where (from 8 8-2)

- R5 and  $R_{ESR}$  are in  $\Omega$
- C4 is in F (suggest 100 nF, 10<sup>-7</sup>F)
- L is in H

TPS4022 device is designed to accept a maximum voltage of 60 mV across the current-sense pins. Most inductors have a copper conductor which results in a fairly large temperature coefficient of resistance. Because of this large temperature coefficient, the resistance of the inductor and the current through the inductor should make a peak voltage less than 60 mV when the inductor is at the maximum temperature for the converter. This situation also applies for the external resistor in 88-3. The full-load output current multiplied by the sense resistor value, must be less than 60 mV at the maximum converter operating temperature.

In all cases, C4 should be placed as close to the current sense pins as possible to help avoid problems with noise.



CSxN ◀ UDG-11246
图 8-2. Current Sensing Using Inductor Resistance



图 8-3. Current Sensing Using Sense Resistor

After choosing the current sensing method, set the current-sense element resistance. This value allows the proper calculation of thresholds for the overcurrent fault and warning, as well as more accurate reporting of the actual output current. The IOUT\_CAL\_GAIN command is used to set the value of the sense element resistance of the device. IOUT\_OC\_WARN\_LIMIT and IOUT\_OC\_FAULT\_LIMIT set the levels for the overcurrent warning and fault levels respectively. (See the #8.5.1 section for more details.)

#### 8.3.6 Overcurrent Protection

The TPS4022 device has overcurrent fault and warning thresholds for each channel which can be independently set, when operating in dual-output mode. When operating in two-phase mode, both channels share the same overcurrent fault and warning thresholds. The overcurrent thresholds are set via the PMBus interface using the IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT commands. (See the #8.5.1 section for more details.)

The device generates an internal voltage corresponding to the desired overcurrent threshold, using the IOUT\_OC\_FAULT\_LIMIT threshold and the IOUT\_CAL\_GAIN setting, and adjusting for temperature using the measured external temperature value. The current sense amplifier amplifies the sensed current signal with a fixed gain of 15 and then compares that value to this internal voltage threshold. The device uses a similar structure to activate an overcurrent warning based on the IOUT\_OC\_WARN\_LIMIT threshold.



图 8-4. Overcurrent Protection

The programmable range of the overcurrent fault and warning voltage thresholds places a functional limit on the input voltage of the current sense amplifier. The minimum overcurrent fault and warning thresholds correspond to a voltage from CSxP to CSxN of 6 mV and 4.7 mV, respectively. If the voltage across these pins does not exceed the minimum thresholds, then overcurrent fault and warning cannot be tripped, regardless of the setting of IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT. There is also maximum overcurrent fault and warning thresholds corresponding to a voltage from CSxP to CSxN of 60 mV and 59 mV, respectively. If the voltage across these pins exceeds this maximum threshold, the overcurrent fault or warning will be tripped, regardless of the setting of IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT. The result is that for higher values of inductor DCR, a resistor across the current sensing capacitor may be required to create a voltage divider into the current sensing inputs.

The TPS4022 device implements cycle-by-cycle current limit when the peak sensed current exceeds the set threshold. In a time constant matched current sensor network, the signal across the CSxP and CSxN pins has both dc and ac inductor current information, so an overcurrent fault trips when the dc current plus half of the ripple current exceeds the set threshold. When the time constant is not well-matched, the dc current which trips the overcurrent changes accordingly.

When the controller counts three consecutive clock cycles of an overcurrent condition, the high-side and lowside MOSFETs are turned off and the controller enters hiccup mode or latches the output off, depending on the

IOUT\_OC\_FAULT\_RESPONSE register. In continuous restart hiccup mode, after seven soft-start cycles, normal switching is attempted. If the overcurrent has cleared, normal operation resumes; otherwise, the sequence repeats.

#### 8.3.7 Current Sharing

See the #8.4.4 section for more information on current sharing.

## 8.3.8 Linear Regulators

The TPS4022 device has two on-board linear regulators to provide suitable power for the internal circuitry of the device. These pins, BP3 and BP6 must be properly bypassed in function properly. BP3 needs a minimum of 100 nF connected to AGND and BP6 should have approximately 1 µF of capacitance connected to PGND.

It is permissible to use the external regulator to power other circuits if desired, but ensure that the loads placed on the regulators do not adversely affect operation of the controller. The main consideration is to avoid loads with heavy transient currents that can affect the regulator outputs. Transient voltages on these outputs could result in noisy or erratic operation of the device.

$$I_{L(in)} = I_{BP6} - (I_{VDD} + I_{GATE})$$
(3)

$$I_{GATE} = f_{SW} \times \left(Q_{gHIGH} + Q_{gLOW}\right)$$
(4)

# where

- I<sub>L(in)</sub> is the total current that can be drawn from BP3 and BP6 in aggregate
- I<sub>BP6</sub> is the current limit of the BP6 regulator (120-mA minimum)
- I<sub>VDD</sub> is the quiescent current of the TPS4022 (15-mA maximum)
- I<sub>GATE</sub> is the gate drive current required by the power FETs
- · f<sub>SW</sub> is the switching frequency
- Q<sub>aHIGH</sub> is the total gate charge required by the high-side FETs
- Q<sub>dl OW</sub> is the total gate charge required by the low-side FETs

## 8.3.9 BP Switch-over

If the voltage on the BPEXT pin is lower than the switch-over voltage,  $V_{BPEXT(swover)}$ , then the internal BP6 regulator is used. If the voltage on the BPEXT pin exceeds this switch-over voltage, then the internal BP6 regulator is bypassed and the BP6 pin follows BPEXT, until the voltage on the BPEXT pin falls by the BPEXT switch-over hysteresis amount,  $V_{HYS(swover)}$ .

If the BPEXT function is not used, it is recommended to connect the BPEXT pin to GND via a 10 k $\Omega$  resistor to increase noise immunity.

Copyright © 2022 Texas Instruments Incorporated

### 8.3.10 Switching Frequency Setting

The switching frequency is set by the value of the resistor connected from the RT pin to AGND. The RT resistor value is calculated in 方程式 5.

$$R_{RT} = \frac{20 \times 10^9}{f_{SW}} \tag{5}$$

where

- R<sub>RT</sub> is the resistor from RT pin to AGND, in  $\Omega$
- f<sub>SW</sub> is the desired switching frequency, in Hz

When the TPS4022 device is synchronized to an external clock, the external clock frequency should be two times the free running frequency that is set by RT resistor. The variation of the external clock frequency should be within ±20%, and the switching frequency is one half of the actual clock frequency.

## 8.3.11 Switching Node and BOOT Voltage

The maximum voltage rating of the switching node and BOOT pins is 30 V. The limit of 30 V on the BOOT1 and BOOT2 pin voltage should be strictly enforced. If the voltage spike of BOOT1 or BOOT2 is above 30 V during operation, the internal boot diode might be damaged and result in permanent failure. To reduce the voltage spike on the switching node, the R-C snubber can be added. Furthermore, the BOOT resistor can be added to slow down the turn-on of high-side switch. If the voltage spike remains above 30 V with an R-C snubber and a boot resistor, add a gate resistor as shown in 88-5 to slow down the turn-on time of the high-side switch and to further reduce voltage spikes. To eliminate the impact of the gate resistor to the turn-off time of the high-side switch, place a Schottky diode in parallel with the gate resistor.

If the approaches described in this section do not reduce the BOOTx voltage to within 30 V, add an external BOOT diode between the BP6 pin and the BOOTx pin. The forward voltage of the external BOOT diode must be less than that of internal BOOT diode and the voltage rating should be higher than the BOOT voltage spike.



图 8-5. Adding a BOOT Resistor and Gate Resistor

# 8.3.12 Reading the Output Current

the READ\_IOUT command reads the average output current of the device. The results of this command support only positive current or current sourced from the converter. When the converter is sinking current, the result of this command is a reading of 0 A.

## 8.3.13 Soft-Start Time

The TPS4022 device supports several soft-start times between 600  $\,\mu$ s and 9 ms. Use the TON\_RISE PMBus command to select the soft-start time. See the  $\,\dagger\!\!\!/\, 8.6.1.19$  command description for full details on the levels and implementation. When selecting the soft-start time, carefully consider the charging current for the output

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

capacitors. In some applications (for example, those with large amounts of output capacitance) this current level can lead to problems with nuisance tripping of the overcurrent protection circuitry. To ensure that this does not happen, include a consideration of the output capacitor charging current when choosing the overcurrent threshold setting. Use 方程式 6 to calculate the output capacitor charging current.

$$I_{CAP} = \left(\frac{\left(V_{OUT} \times C_{OUT}\right)}{t_{SS}}\right) \tag{6}$$

#### where

- I<sub>CAP</sub> is the startup charging current of the output capacitance in A
- V<sub>OUT</sub> is the output voltage of the converter in V
- C<sub>OUT</sub> is the total output capacitance in F
- t<sub>SS</sub> is the selected soft-start time in seconds

After calculating the charging current, the overcurrent threshold can then be calibrated to the sum of the maximum load current and the output capacitor charging current plus some margin. The amount of margin required depends on the individual application, but 25% is a suggested starting point. Individual applications may require more or less than 25%.

### 8.3.14 Turn-On/Turn-Off Delay and Sequencing

The TPS4022 device provides many sequencing options. Using the ON\_OFF\_CONFIG command, each rail can be configured to start up whenever the input is not in undervoltage lockout or to additionally require a signal on the CNTLx pin and/or receive an update to the OPERATION command via the PMBus interface.

When the gating signal as specified by ON\_OFF\_CONFIG is reached for that rail, a programmable turn-on delay can be set with TON\_DELAY. The rise time can be programmed with TON\_RISE. When the specified signal(s) are set to turn the output off, a programmable turn-off delay set by TOFF\_DELAY is used before switching is inhibited. More information can be found in the PMBus command descriptions.

When the output voltage reaches the PGOOD threshold after the start-up period, the PGOOD pin is asserted. This pin can be connected to the CNTL pin of another rail in dual-output mode or on another device to control turn-on and turn-off sequencing.

#### 8.3.15 Pre-Biased Output Start-Up

A circuit in the TPS4022 device prevents current from being pulled from the output during the start-up sequence in a pre-biased output condition. There are no PWM pulses until the internal soft-start voltage rises above the error amplifier input (FBx pin), if the output is pre-biased. As soon as the soft-start voltage exceeds the error amplifier input, the device slowly initiates synchronous rectification by starting the synchronous rectifier with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This approach prevents the sinking of current from a pre-biased output, and ensures the output voltage start-up and ramp-to-regulation sequences are smooth and controlled.

#### 备注

During the soft-start sequence, when the PWM pulse width is shorter than the minimum controllable on-time, which is generally caused by the PWM comparator and gate driver delays, pulse skipping may occur and the output might show larger ripple voltage.

#### 8.3.16 Undervoltage Lockout

The TPS4022 device provides flexible user adjustment of the undervoltage lockout threshold and the hysteresis. Two PMBus commands VIN\_ON and VIN\_OFF allow the user to set these input voltage turn on and turn off thresholds independently, with a minimum of 4-V turn off to a maximum 16-V turn on. See the individual command descriptions for more details.

Copyright © 2022 Texas Instruments Incorporated

### 8.3.17 Overvoltage and Undervoltage Fault Protection

The TPS4022 device has output overvoltage protection and undervoltage protection capability. The comparators that regulate the overvoltage and undervoltage conditions use the FBx pin as the output sensing point so the filtering effect of the compensation network connected from COMPx to FBx has an effect on the speed of detection. As the output voltage rises or falls below the nominal value, the error amplifier attempts to force FBx to match its reference voltage. When the error amplifier is no longer able to do this, the FB pin begins to drift and trip the overvoltage threshold ( $V_{\rm OVP}$ ) or the undervoltage threshold ( $V_{\rm UVP}$ ).

When an undervoltage fault is detected, the device enters hiccup mode and resumes normal operation when the fault is cleared.

When an overvoltage fault is detected, the device turns off the high-side MOSFET and latches on the low-side MOSFET to discharge the output current to the regulation level (within the power good window). After the output voltage comes into PG window, the controller resumes normal operation. If the OV condition still exists, the above procedure repeats.

When operating in dual-channel mode, both channels have identical but independent protection schemes which means one channel would not be affected when the other channel is in fault mode.

When operating in two-phase mode, only the FB1 pin is detected for overvoltage and undervoltage fault. Therefore both channels take action together during a fault.

#### 8.3.18 Power Good

User-selectable, power good thresholds determine at what voltage the PGOOD pin is allowed to go high and the associated PMBus flags are cleared. There are three possible settings that can be had. See the POWER\_GOOD\_ON and POWER\_GOOD\_OFF command descriptions for complete details. These commands establish symmetrical values above and below the nominal voltage. Values entered for each threshold should be the voltages corresponding to the threshold below the nominal output voltage. For instance, if the nominal output voltage is 3.3 V, and the desired power good on thresholds are ±5%, the POWER\_GOOD\_ON command is issued with 2.85 V as the desired threshold. The POWER\_GOOD\_OFF command must be set to a lower value (higher percentage) than the POWER\_GOOD\_ON command as well.

The FB pin senses the output voltage for the purposes of power good detection. This sensing results in the inherent filtering action provided by the compensation network connected from the COMP pin to the FB pin. As the output voltage rises or falls below the nominal value, the error amplifier attempts to force the FB pin to match its reference voltage. When the error amplifier is no longer able to do this, the FB pin begins to drift and trip the power good threshold. For this reason the network from the COMP pin to the FB pin should have no purely resistive path.

Power good de-asserts during all startups, after any fault condition is detected or whenever the device is turned off or in a disabled state (OPERATION command or CNTLx pins put the device into a disabled or off state). The PGOOD pin acts as a diode to GND when the device has no power applied to the VDD pin.

### 8.3.19 Overtemperature Fault Protection

The TPS4022 device uses measurements from the external temperature sensors connected on the TSNSx pins for each rail to provide programmable over-temperature fault and warning thresholds. See the # 8.6.1.17 and # 8.6.1.18 sections for more information about the command descriptions.

# 8.3.20 Thermal Shutdown

If the junction temperature of the device reaches the thermal shutdown limit of 150°C, the PWMs and the oscillators are turned off and HDRVs and LDRVs are driven low. When the junction cools to the required level (130°C typical), the PWM initiates soft start as during a normal power-up cycle.

#### 8.3.21 Programmable Fault Responses

The IOUT\_OC\_FAULT\_RESPONSE command programs the overcurrent and output undervoltage response. See the # 8.6.1.15 section for more information about this command description.

#### 8.3.22 User Data

The MFR\_SPECIFIC\_00 command functions as a scratchpad to store 16 bits of arbitrary data. These bits can represent any information that the application requires and can be stored in EEPROM for non-volatility.

### 8.3.23 Adjustable Anti-Cross Conduction Delay

The MFR\_SPECIFIC\_21 command allows provides two anti-cross conduction delay (dead-time) options for each channel. Bit 0 of this command selects between two dead-time settings for channel 1, and bit 1 of this command selects between two dead-time settings for channel 2. In each case, writing this bit to a 1 selects the longer dead-time option. The particular option required for a given application depends upon several things such as FET total gate charge, FET gate resistance, PCB layout quality, and temperature. The proper setting for a given design is highly application-dependent, however, for FETs above 25-nC gate charge, the longer dead-time setting is generally considered. The shorter dead-time setting allows for higher efficiency in applications where FETs are generally small and switch very quickly. In applications with larger and slower switching FETs, a shorter dead-time leads to small amounts of cross conduction. Conversely, using the longer dead-time settings with smaller, faster switching FETs leads to excessive body diode conduction in the low-side FET, leading to a drop in overall converter efficiency.

#### 8.3.24 Connection of Unused Pins

In some case, it is possible that some pins are not used. For example, if only channel 1 is used, then pins for channel 2 needs to be properly connected as well. The unused pin connections are summarized in  $\frac{1}{2}$  8-1.

| PIN NAME | CONNECTION                                                                   |  |  |
|----------|------------------------------------------------------------------------------|--|--|
| BOOTx    | Floating                                                                     |  |  |
| BPEXT    | Connect to ground                                                            |  |  |
| CLK      | Pull up to BP3 via 100-kΩ resistor                                           |  |  |
| CNTLx    | Connect to ground or high logic level whichever turns PWM off                |  |  |
| COMPx    | Floating                                                                     |  |  |
| CSxN     | Connect to ground                                                            |  |  |
| CSxP     | Connect to ground                                                            |  |  |
| DATA     | Pull up to BP3 via 100-kΩ resistor                                           |  |  |
| DIFFO1   | Floating                                                                     |  |  |
| FBx      | Connect to ground                                                            |  |  |
| GSNSx    | Connect to ground                                                            |  |  |
| HDRVx    | Floating                                                                     |  |  |
| LDRVx    | Floating                                                                     |  |  |
| PGx      | Connect to ground                                                            |  |  |
| SMBALERT | Pull up to BP3 via 100-kΩ resistor                                           |  |  |
| SWx      | Connect to ground                                                            |  |  |
| SYNC     | Connect to ground                                                            |  |  |
| TSNSx    | Floating                                                                     |  |  |
| VSNSx    | Connect to ground is recommended. Connect to output voltage is also allowed. |  |  |

表 8-1. Unused Pin Connections

# 8.4 Device Functional Modes

# 8.4.1 Control Signal

The value in the ON\_OFF\_CONFIG register commands the TPS4022 device to use the control pin to enable or disable regulation, regardless of the state of the OPERATION command. The minimum input high threshold for the control signal is 2.1 V, and the maximum input low threshold for the control pin is 0.8 V. The control pin can be configured as either active high or active low logic.

Copyright © 2022 Texas Instruments Incorporated

#### **8.4.2 OPERATION Command**

The value in the ON\_OFF\_CONFIG register, commands the TPS4022 device to use the OPERATION command to enable or disable regulation, regardless of the state of the control signal.

# 8.4.3 Control Signal and OPERATION Command

The value in the ON\_OFF\_CONFIG register commands the TPS4022 device to require both control signal and the OPERATION command to enable or disable regulation.

#### 8.4.4 Two-Phase Mode Operation

The TPS4022 device can be configured to operate in single-output two-phase mode for high-current applications. With proper selection of the external MOSFETs, this device can support up to 50-A of load current in a two-phase configuration. 8-6 shows the TPS4022 device configured for two-phase mode with the FB2 pin tied to the BP6 pin. In this mode, COMP1 must be connected to COMP2 to ensure current sharing between the two phases. For high-current applications, the remote sense amplifier compensates for the parasitic offset to provide an accurate output voltage. The DIFFO1 pin, the output of the remote sensing amplifier, is connected to the resistor divider of the feedback network.



图 8-6. Connections in a Two-Phase Mode Configuration

表 8-2 summaries the channel 2 related pin connection in two-phase mode. 图 8-7 shows a typical a two-phase mode application using the TPS4022 device.

Product Folder Links: TPS40422



图 8-7. Using the TPS4022 in a Two-Phase Mode Application

表 8-2. Channel 2 Pin Connections in Two-Phase Mode

| PIN NAME | CONNECTION                                                                   |
|----------|------------------------------------------------------------------------------|
| CNTL2    | Floating or connect to ground                                                |
| COMP2    | Connect to COMP1                                                             |
| FB2      | Connect to BP6                                                               |
| GSNS2    | Connect to ground                                                            |
| PG2      | Floating or connect to ground                                                |
| VSNS2    | Connect to ground is recommended. Connect to output voltage is also allowed. |

When the device operates in two-phase mode, a current sharing loop as shown in 🛚 8-8 is designed to maintain the current balance between phases. Both phases share the same comparator voltage (COMP1). The sensed current in each phase is compared first in a current share block, then compared to an error current and then fed into the COMP pin. The resulting error voltage is compared with the voltage ramp to generate the PWM pulse.





图 8-8. Two-Phase Mode Current Share Loop

## 8.5 Programming

### 8.5.1 Supported PMBus Commands

#### 8.5.1.1 PMBus Address

The PMBus protocol specification requires that each device connected to the PMBus interface have a unique address on the bus. The TPS4022 device has 64 possible addresses (0 through 63 in decimal) that can be assigned by connecting resistors from the ADDR0 and ADDR1 pins to AGND. The device sets the address in the form of two octal (0-7) digits, one digit for each pin. The ADDR1 pin is the high-order digit and the ADDR0 pin is the low-order digit.

The E48 series resistors suggested for each digit value are shown in 表 8-3.

表 8-3. E48 Series Resistors

| DIGIT | RESISTANCE (kΩ) |  |  |  |  |  |  |
|-------|-----------------|--|--|--|--|--|--|
| 0     | 11              |  |  |  |  |  |  |
| 1     | 18.7            |  |  |  |  |  |  |
| 2     | 27.4            |  |  |  |  |  |  |
| 3     | 38.3            |  |  |  |  |  |  |
| 4     | 53.6            |  |  |  |  |  |  |
| 5     | 82.5            |  |  |  |  |  |  |
| 6     | 127             |  |  |  |  |  |  |
| 7     | 187             |  |  |  |  |  |  |

The TPS4022 device also detects values that are out of range on the ADDR0 and ADDR1 pins. If either pin is detected as having an out of range resistance connected to it, the device continues to respond to PMBus commands, but at address 127, which is outside of the possible programmed addresses. It is possible but not recommended to use the device in this condition, especially if other TPS4022 devices are present on the bus or if another device could possibly occupy the 127 address.

#### 8.5.1.2 PMBus Connections

The TPS4022 device supports both 100-kHz and 400-kHz bus speeds. Connection for the PMBus interface should follow the *High Power DC* specifications given in section 3.1.3 on the System Management Bus (SMBus) Specification V2.0 for the 400-kHz bus speed or the *Low Power DC* specifications in section 3.1.2. The complete SMBus specification is available from the SMBus web site, smbus.org.

## 8.5.1.3 PMBus Data Format

There are three data formats supported in the PMBus protocol commands that require representation of a literal number as their argument (commands that set thresholds, voltages or report such). A compatible device needs to support only one of these formats. The TPS4022 device supports the *Linear* data format only for these commands. In this format, the data argument consists of two parts, a mantissa and an exponent. The number represented by this argument can be expressed as shown in 方程式 7.

$$Value = Mantissa \times 2^{exponent}$$
 (7)

Copyright © 2022 Texas Instruments Incorporated

### 8.5.1.4 PMBus Interface Output Voltage Adjustment

The nominal output voltage of the converter can be adjusted using the VREF\_TRIM command. See the VREF\_TRIM command description for the format of this command as used in the TPS4022 device . The adjustment range is between -20% and +10% from the nominal output voltage. The VREF\_TRIM command is typically used to trim the final output voltage of the converter without relying on high precision resistors being used in ☒ 8-1. The resolution of the adjustment is 2 mV. The combination of margining and VREF\_TRIM is limited to the range between − 30% and +10% from the nominal output voltage. Exceeding this range is not supported.

The TPS4022 device operates in three states that determine the actual output voltage:

- · No output margin
- · Margin high
- Margin low

These output states are set using the OPERATION command. The FB pin reference voltage is calculated as follows in each of these states.

No margin voltage:

$$V_{FB} = VREF\_TRIM + 0.6$$
 (8)

Margin high voltage state:

$$V_{FB} = STEP\_VREF\_MARGIN\_HIGH + VREF\_TRIM + 0.6$$
 (9)

Margin low state:

$$V_{FB} = STEP\_VREF\_MARGIN\_LOW + VREF\_TRIM + 0.6$$
(10)

where

- V<sub>FB</sub> is the FB pin voltage
- VREF TRIM is the offset voltage in volts to be applied to the output voltage
- · VREF MARGIN HIGH is the requested margin high voltage
- VREF\_MARGIN\_LOW is the requested margin low voltage

#### 8.5.1.5

For these conditions, the output voltage is shown in 方程式 11.

$$V_{OUT} = V_{FB} \times \left(\frac{(R2 + R1)}{R2}\right)$$
(11)

where

- V<sub>FB</sub> is the pin voltage calculated in 方程式 8, 方程式 9 or 方程式 10 depending on the output state
- R2 and R1 are in consistent units from 88 8-1
- V<sub>OUT</sub> is the output voltage

### 备注

The device limits the combination of margining and VREF\_TRIM to the range between -30% and +10% of the nominal output voltage. The FB pin voltage can deviate no more that this from the nominal 600 mV.



# 8.6 Register Maps

The TPS4022 device supports commands from the PMBus 1.1 specification as shown in  $\frac{1}{8}$  8-4.

# 表 8-4. PMBus Command Summary

| CODE COMMAND NAME |                        | WORD/<br>BYTE | DESCRIPTION: PMBus Command                                                                                                                                             | USER<br>WRITABL<br>E | FACTORY<br>DEFAULT VALUE |
|-------------------|------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------|
| 00h               | PAGE                   | Byte          | Locates separate PMBus command lists in multiple output environments                                                                                                   | Yes                  | 0XXX XXX0                |
| 01h               | OPERATION              | Byte          | Turn the unit on and off in conjunction with the input from the CONTROL pin. Set the output voltage to the upper or lower MARGIN VOLTAGES.                             | Yes                  | 0X00 00XX                |
| 02h               | ON_OFF_CONFIG          | Byte          | Configures the combination of CONTROL pin input and serial bus commands needed to turn the unit on and off. This includes how the unit responds when power is applied. | Yes                  | XXX1 0110                |
| 03h               | CLEAR_FAULTS           | Byte          | Clears all fault status registers to 0x00. The "Unit is Off" bit in the status byte is not cleared when this command is issued.                                        | Yes <sup>(1)</sup>   | NONE                     |
| 10h               | WRITE_PROTECT          | Byte          | Prevents unwanted writes to the device.                                                                                                                                | Yes                  | 000X XXXX                |
| 15h               | STORE_USER_ALL         | Byte          | Saves the current configuration into the User Store. Note: This command writes to Non-Volatile Memory.                                                                 | Yes <sup>(1)</sup>   | NONE                     |
| 16h               | RESTORE_USER_ALL       | Byte          | Restores all parameters to the settings saved in the User Store.                                                                                                       | Yes <sup>(1)</sup>   | NONE                     |
| 19h               | CAPABILITY             | Byte          | PEC,SPD,ALRT                                                                                                                                                           | No                   | 1011 0000                |
| 20h               | VOUT_MODE              | Byte          | Read-Only Mode Indicator. The data format is linear with an exponent of -9                                                                                             | No                   | 0001 0111                |
| 35h               | VIN_ON                 | Word          | Sets the value of the input voltage at which the unit should start power conversion                                                                                    | Yes                  | 1111 0000 0001<br>0001   |
| 36h               | VIN_OFF                | Word          | Sets the value of the input voltage at which the unit should stop power conversion.                                                                                    | Yes                  | 1111 0000 0001<br>0000   |
| 38h               | IOUT_CAL_GAIN          | Word          | Sets the ratio of the voltage at the current sense pins to the sensed current.                                                                                         | Yes                  | 1000 1000 0001<br>0000   |
| 39h               | IOUT_CAL_OFFSET        | Word          | Nulls any offsets in the output current sensing circuit.                                                                                                               | Yes                  | 1110 0000 0000<br>0000   |
| 46h               | IOUT_OC_FAULT_LIMIT    | Word          | Sets the value of the output current, in amperes, that causes the overcurrent detector to indicate an overcurrent fault condition.                                     | Yes                  | 1111 1000 0011<br>1100   |
| 47h               | IOUT_OC_FAULT_RESPONSE | Byte          | Instructs the device on what action to take in response to an output overcurrent fault.                                                                                | Yes                  | 0011 1100                |
| 4Ah               | IOUT_OC_WARN_LIMIT     | Word          | Sets the value of the output current that causes an output overcurrent warning.                                                                                        | Yes                  | 1111 1000 0011<br>0110   |
| 4Fh               | OT_FAULT_LIMIT         | Word          | Overtemperature Fault Threshold                                                                                                                                        | Yes                  | 0000 0000 1001<br>0001   |
| 5lh               | OT_WARN_LIMIT          | Word          | Overtemperature Warning Threshold                                                                                                                                      | Yes                  | 0000 0000 0111<br>1101   |
| 61h               | TON_RISE               | Word          | Target Soft-Start Rise Time                                                                                                                                            | Yes                  | 1110 0000 0010<br>1011   |
| 78h               | STATUS_BYTE            | Byte          | Single byte status indicator                                                                                                                                           | No                   | 0x00 0000                |

Copyright © 2022 Texas Instruments Incorporated

表 8-4. PMBus Command Summary (continued)

| ₹ 0-4.1 MBus Communic Cummury (Communica) |                     |                               |                                                         |                      |                          |  |  |  |  |
|-------------------------------------------|---------------------|-------------------------------|---------------------------------------------------------|----------------------|--------------------------|--|--|--|--|
| CODE                                      | COMMAND NAME        | COMMAND NAME WORD/<br>BYTE DE |                                                         | USER<br>WRITABL<br>E | FACTORY<br>DEFAULT VALUE |  |  |  |  |
| 79h                                       | STATUS_WORD         | Word                          | Full 2-byte status indicator                            | No                   | 0000 0000 0x00<br>0000   |  |  |  |  |
| 7Ah                                       | STATUS_VOUT         | Byte                          | Output Voltage Fault Status Detail                      | No                   | 0000 0000                |  |  |  |  |
| 7Bh                                       | STATUS_IOUT         | Byte                          | Output Current Fault Status Detail                      | No                   | 0000 0000                |  |  |  |  |
| 7Dh                                       | STATUS_TEMPERATURE  | Byte                          | Temperature Fault Status Detail                         | No                   | 0000 0000                |  |  |  |  |
| 7Eh                                       | STATUS_CML          | Byte                          | Communication, Memory, and Logic Fault<br>Status Detail | No                   | 0000 0000                |  |  |  |  |
| 80h                                       | STATUS_MFR_SPECIFIC | Byte                          | Manufacturer Specific Fault Status Detail.              | No                   | 0000 0000                |  |  |  |  |
| 8Bh                                       | READ_VOUT           | Word                          | Read output voltage                                     | No                   | 0000 0000 0000<br>0000   |  |  |  |  |
| 8Ch                                       | READ_IOUT           | Word                          | Read output current                                     | No                   | 1110 0000 0000<br>0000   |  |  |  |  |
| 8Eh                                       | READ_TEMPERATURE_2  | Word                          | Read off-chip temp sensor                               | No                   | 0000 0000 0001<br>1001   |  |  |  |  |
| 98h                                       | PMBUS_REVISION      | Byte                          | PMBus Revision Information                              | No                   | 0001 0001                |  |  |  |  |
| D0h                                       | MFR_SPECIFIC_00     | Word                          | User scratch pad                                        | Yes                  | 0000 0000 0000<br>0000   |  |  |  |  |
| D4h                                       | MFR_SPECIFIC_04     | Word                          | VREF_TRIM                                               | Yes                  | 0000 0000 0000<br>0000   |  |  |  |  |
| D5h                                       | MFR_SPECIFIC_05     | Word                          | STEP_VREF_MARGIN_HIGH                                   | Yes                  | 0000 0000 0001<br>1110   |  |  |  |  |
| D6h                                       | MFR_SPECIFIC_06     | Word                          | STEP_VREF_MARGIN_LOW                                    | Yes                  | 1111 1111 1110<br>0010   |  |  |  |  |
| D7h                                       | MFR_SPECIFIC_07     | Byte                          | PCT_VOUT_FAULT_PG_LIMIT                                 | Yes                  | 0000 0000                |  |  |  |  |
| D8h                                       | MFR_SPECIFIC_08     | Byte                          | SWQUENCE_TON_TOFF_DELAY                                 | Yes                  | 0000 0000                |  |  |  |  |
| E5h                                       | MFR_SPECIFIC_21     | Word                          | IC options                                              | Yes                  | 0000 0000 0000<br>0100   |  |  |  |  |
| FCh                                       | MFR_SPECIFIC_44     | Word                          | Device Code, Unique Code to ID part number              | No                   | 0000 0000 0111<br>0100   |  |  |  |  |

<sup>(1)</sup> No data bytes are sent, only the command code is sent.

## 8.6.1 Supported Commands

The TPS4022 device supports the following commands from the PMBus protocol 1.1 specification.

## 8.6.1.1 PAGE (00h)

The PAGE command provides the ability to configure, control, and monitor both channels (outputs) of the TPS4022 device through only one physical address.

| COMMAND       | PAGE |                 |   |   |   |   |   |     |  |  |
|---------------|------|-----------------|---|---|---|---|---|-----|--|--|
| Format        |      | Unsigned binary |   |   |   |   |   |     |  |  |
| Bit Position  | 7    | 6               | 5 | 4 | 3 | 2 | 1 | 0   |  |  |
| Access        | r/w  | r               | r | r | r | r | r | r/w |  |  |
| Function      | PA   | Х               | Х | Х | Х | Х | Х | P0  |  |  |
| Default Value | 0    | Х               | Х | Х | Х | Х | Х | 0   |  |  |

表 8-5. PAGE Command Truth Table

| PA | P0 | LOGIC RESULTS                           |
|----|----|-----------------------------------------|
| 0  | 0  | All commands address the first channel  |
| 0  | 1  | All commands address the second channel |

# 表 8-5. PAGE Command Truth Table (continued)

| PA | P0 | LOGIC RESULTS                                    |
|----|----|--------------------------------------------------|
| 1  | 0  | Illegal input. Ignore this write, take no action |
| 1  | 1  | All commands address both channels               |

If PAGE = 11, then any read commands only affect the first channel. Any value written to read-only registers is ignored.

#### 8.6.1.2 OPERATION (01h)

OPERATION is a paged register. The OPERATION command turns the device output on or off in conjunction with input from the CNTLx pins. It is also used to set the output voltage to the upper or lower MARGIN voltages. The unit stays in the commanded operating mode until a subsequent OPERATION command or a change in the state of the CNTLx pins instructs the device to change to another mode.

| COMMAND       | OPERATION       |   |     |        |     |     |   |   |  |  |
|---------------|-----------------|---|-----|--------|-----|-----|---|---|--|--|
| Format        | Unsigned binary |   |     |        |     |     |   |   |  |  |
| Bit Position  | 7               | 6 | 5   | 4      | 3   | 2   | 1 | 0 |  |  |
| Access        | r/w             | r | r/w | r/w    | r/w | r/w | r | r |  |  |
| Function      | ON              | Х |     | Margin |     |     |   | Х |  |  |
| Default Value | 0               | Х | 0   | 0      | 0   | 0   | Х | Х |  |  |

#### 8.6.1.2.1 On

This bit is an enable command to the converter.

- 0: output switching is disabled. Both drivers placed in an off or low state.
- 1: output switching is enabled. The device is allowed to begin power conversion assuming no fault conditions exist.

Copyright © 2022 Texas Instruments Incorporated

#### 8.6.1.2.2 Margin

If Margin Low is enabled, load the value from the VOUT\_MARGIN\_LOW command. If Margin High is enabled, load the value from the VOUT\_MARGIN\_HIGH command. (See PMBus specification for more information)

- 00XX: Margin Off
- 0101: Margin Low (Ignore on Fault)
- 0110: Margin Low (Act on Fault)
- 1001: Margin High (Ignore on Fault)
- 1010: Margin High (Act on Fault)

#### 8.6.1.3 ON OFF CONFIG (02h)

ON\_OFF\_CONFIG is a paged register. The ON\_OFF\_CONFIG command configures the combination of CNTLx pins input and serial bus commands needed to turn the unit on and off. The contents of this register can be stored to non-volatile memory using the STORE USER ALL command.

| COMMAND       |   | ON_OFF_CONFIG   |   |     |     |     |     |     |  |  |
|---------------|---|-----------------|---|-----|-----|-----|-----|-----|--|--|
| Format        |   | Unsigned binary |   |     |     |     |     |     |  |  |
| Bit Position  | 7 | 6               | 5 | 4   | 3   | 2   | 1   | 0   |  |  |
| Access        | r | r               | r | r/w | r/w | r/w | r/w | r   |  |  |
| Function      | Х | Х               | Х | pu  | cmd | cpr | pol | сра |  |  |
| Default Value | Х | Х               | Х | 1   | 0   | 1   | 1   | 0   |  |  |

#### 8.6.1.3.1 pu

The pu bit sets the default to either operate any time power is present or for the on/off to be controlled by CNTLx pins and PMBus OPERATION command. This bit is used in conjunction with the 'cp', 'cmd', and 'on' bits to determine start up.

| Bit Value | ACTION                                                                                                                                       |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 0         | Channel powers up any time power is present regardless of state of the CNTLx pins.                                                           |
|           | Channel does not power up until commanded by the CNTLx pins and OPERATION command as programmed in bits [2:0] of the ON_OFF_CONFIG register. |

#### 8.6.1.3.2 cmd

The cmd bit controls how the device responds to the OPERATION command.

| Bit Value | ACTION                                                     |
|-----------|------------------------------------------------------------|
| 0         | Channel ignores the "on" bit in the OPERATION command.     |
| 1         | Channel responds to the "on" bit in the OPERATION command. |

### 8.6.1.3.3 CPR

The CPR bit sets the CNTLx pins response. This bit is used in conjunction with the 'cmd', 'pu', and 'on' bits to determine start up.

| Bit Value | ACTION                                                                              |
|-----------|-------------------------------------------------------------------------------------|
| 0         | Channel ignores the CNTLx pins. On/off is controlled only by the OPERATION command. |
| 1         | Channel requires the CNTLx pins to be asserted to start the unit.                   |

### 8.6.1.3.4 pol

The pol bit controls the polarity of the CNTLx pins. For a change to become effective, the contents of the ON\_OFF\_CONFIG register must be stored to non-volatile memory using the STORE\_USER\_ALL command and the device power cycled. Simply writing a new value to this bit does not change the polarity of the CNTLx pins.

Product Folder Links: TPS40422

| Bit Value | ACTION                     |
|-----------|----------------------------|
| 0         | CNTLx pins is active low.  |
| 1         | CNTLx pins is active high. |

#### 8.6.1.3.5 CPA

The CPA bit sets the CNTLx pins action when turning the controller off. This bit is read internally and cannot be modified by the user.

| Bit Value | ACTION                                          |
|-----------|-------------------------------------------------|
| 0         | Turn off the output using the programmed delay. |

## 8.6.1.4 CLEAR\_FAULTS (03h)

The CLEAR\_FAULTS command is used to clear any fault bits that have been set. This command clears all bits in all status registers in the selected page simultaneously. At the same time, the device negates (clears, releases) its SMBALERT signal output if the device is asserting the SMBALERT signal. The CLEAR\_FAULTS command does not cause a unit that has latched off for a fault condition to restart. If the fault is still present when the bit is cleared, the fault bit is immediately reset and the host notified by the usual means.

## 8.6.1.5 WRITE\_PROTECT (10h)

The WRITE\_PROTECT command is used to control writing to the PMBus interface device. The intent of this command is to provide protection against accidental changes. This command is not intended to provide protection against deliberate or malicious changes to the device configuration or operation. All supported command parameters may have their parameters read, regardless of the WRITE\_PROTECT settings. The contents of this register can be stored to non-volatile memory using the STORE USER ALL command.

| COMMAND       | WRITE_PROTECT   |      |      |   |   |   |   |   |
|---------------|-----------------|------|------|---|---|---|---|---|
| Format        | Unsigned binary |      |      |   |   |   |   |   |
| Bit Position  | 7               | 6    | 5    | 4 | 3 | 2 | 1 | 0 |
| Access        | r/w             | r/w  | r/w  | Х | Х | Х | Х | Х |
| Function      | bit7            | bit6 | bit5 | Х | Х | Х | Х | Х |
| Default Value | 0               | 0    | 0    | Х | Х | Х | Х | Х |

#### 8.6.1.5.1 bit5

| Bit Value | ACTION                                                                                                                     |
|-----------|----------------------------------------------------------------------------------------------------------------------------|
| 0         | Enable all writes as permitted in bit6 or bit7                                                                             |
| 1         | Disable all writes except the WRITE_PROTECT, PAGE, OPERATION and ON_OFF_CONFIG. (bit6 and bit7 must be 0 to be valid data) |

#### 8.6.1.5.2 bit6

| Bit Value | ACTION                                                                                                                   |
|-----------|--------------------------------------------------------------------------------------------------------------------------|
| 0         | Enable all writes as permitted in bit5 or bit7                                                                           |
| 1         | Disable all writes except for the WRITE_PROTECT, PAGE and OPERATION commands. (bit5 and bit7 must be 0 to be valid data) |

#### 8.6.1.5.3 bit7

| Bit Value | ACTION                                                                                              |
|-----------|-----------------------------------------------------------------------------------------------------|
| 0         | Enable all writes as permitted in bit5 or bit6                                                      |
| 1         | Disable all writes except for the WRITE_PROTECT command. (bit5 and bit6 must be 0 to be valid data) |

Copyright © 2022 Texas Instruments Incorporated



In any case, only one of the three bits may be set at any one time. Attempting to set more than one bit results in an alert being generated and the CML bit in STATUS WORD being set.

## 8.6.1.6 STORE\_USER\_ALL (15h)

The STORE\_USER\_ALL command stores all of the current storable register settings in the EEPROM memory as the new defaults on power up.

It is permissible to use this command while the device is switching. Note however that the device continues to switch but ignores all fault conditions until the internal store process has completed.

EEPROM programming faults cause the device to NACK and set the 'cml' bit in the STATUS\_BYTE and the 'oth' bit in the STATUS\_CML registers.

## 8.6.1.7 RESTORE USER ALL (16h)

The RESTORE\_USER\_ALL command restores all of the storable register settings from EEPROM memory.

This command should not be used while the device is actively switching. If this is done, the device stops switching the output drivers and the output voltage drops. Depending on loading conditions, the output voltage could reach an undervoltage level and trigger an undervoltage fault response if programmed to do so. The command can be used while the device is switching, but it is not recommended as it results in a restart that could disrupt power sequencing requirements in more complex systems. It is strongly recommended that the device be stopped before issuing this command.

## 8.6.1.8 CAPABILITY (19h)

The CAPABILTY command provides a way for a host system to determine some key capabilities of this PMBus interface device.

| COMMAND       | CAPABILITY |                   |   |   |   |   |   |   |
|---------------|------------|-------------------|---|---|---|---|---|---|
| Format        |            | Unsigned binary   |   |   |   |   |   |   |
| Bit Position  | 7          | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |
| Access        | r          | r                 | r | r | r | r | r | r |
| Function      | PEC        | SPD ALRT Reserved |   |   |   |   |   |   |
| Default Value | 1          | 0                 | 1 | 1 | 0 | 0 | 0 | 0 |

The default values indicate that the TPS4022 device supports Packet Error Checking (PEC), a maximum bus speed of 400 kHz (SPD) and the SMBus Alert Response Protocol using a SMBALERT pin (ALRT).

# 8.6.1.9 VOUT\_MODE (20h)

The PMBus specification dictates that the data word for the VOUT\_MODE command is one byte that consists of a 3-bit mode and 5-bit exponent parameter, as shown below. The 3-bit mode sets whether the device uses the Linear or Direct modes for output voltage related commands. The 5-bit parameter sets the exponent value for the linear data mode. The mode and exponent parameters are set and do not permit the user to change the values.

| COMMAND       | VOUT_MODE |   |   |   |   |          |   |   |
|---------------|-----------|---|---|---|---|----------|---|---|
| Bit Position  | 7         | 6 | 5 | 4 | 3 | 2        | 1 | 0 |
| Access        | r         | r | r | r | r | r        | r | r |
| Function      | Mode      |   |   |   |   | Exponent |   |   |
| Default Value | 0         | 0 | 0 | 1 | 0 | 1        | 1 | 1 |

#### 8.6.1.9.1 Mode:

Value fixed at 000, linear mode.

#### 8.6.1.9.2 Exponent

Value fixed at 10111, Exponent for Linear mode values is -9.

Product Folder Links: TPS40422

### 8.6.1.10 VIN ON (35h)

The VIN\_ON command sets the value of the input voltage at which the unit should start operation assuming all other required startup conditions are met. Values are mapped to the nearest supported increment. Values outside the supported range are treated as invalid data and cause the device set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers. The value of VIN\_ON remains unchanged on an out-of-range write attempt. The contents of this register can be stored to non-volatile memory using the STORE USER ALL command.

The supported VIN ON values are:

| 4.25 (default) | 4.5  | 4.75 | 5    | 5.25 |
|----------------|------|------|------|------|
| 5.5            | 5.75 | 6    | 6.25 | 6.5  |
| 6.75           | 7    | 7.25 | 7.5  | 8    |
| 8.25           | 8.5  | 8.75 | 9    | 9.25 |
| 9.5            | 10   | 10.5 | 11   | 11.5 |
| 12             | 12.5 | 13   | 14   | 15   |
| 16             |      |      |      | ,    |

VIN\_ON must be set higher than VIN\_OFF. Attempting to write either VIN\_ON lower than VIN\_OFF or VIN\_OFF higher than VIN\_ON results in the new value being rejected, SMBALERT being asserted along with the CML bit in STATUS\_BYTE and the invalid data bit in STATUS\_CML.

The data word that accompanies this command is divided into a fixed 5-bit exponent and an 11-bit mantissa. The four most significant bits of the mantissa are fixed, while the lower 7 bits may be altered.

| COMMAND       | VIN_ON                          |                                 |         |    |   |          |   |   |   |     |     |     |     |     |     |     |
|---------------|---------------------------------|---------------------------------|---------|----|---|----------|---|---|---|-----|-----|-----|-----|-----|-----|-----|
| Format        | Linear, two's complement binary |                                 |         |    |   |          |   |   |   |     |     |     |     |     |     |     |
| Bit Position  | 7                               | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |         |    |   |          |   |   |   |     |     |     | 0   |     |     |     |
| Access        | r                               | r                               | r       | r  | r | r        | r | r | r | r/w |
| Function      |                                 | E                               | Exponer | nt | • | Mantissa |   |   |   |     |     |     |     |     |     |     |
| Default Value | 1                               | 1                               | 1       | 1  | 0 | 0        | 0 | 0 | 0 | 0   | 0   | 1   | 0   | 0   | 0   | 1   |

## 8.6.1.10.1 Exponent

- 2 (dec), fixed.

#### 8.6.1.10.2 Mantissa

The upper four bits are fixed at 0.

The lower seven bits are programmable with a default value of 17 (dec). This corresponds to a default of 4.25 V.

### 8.6.1.11 VIN OFF (36h)

The VIN\_OFF command sets the value of the input voltage at which the unit should stop operation. Values are mapped to the nearest supported increment. Values outside the supported range is treated as invalid data and causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers. The value of VIN\_OFF remains unchanged during an out-of-range write attempt. The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

The supported VIN OFF values are:

| 4 (default) | 4.25 | 4.5   | 4.75  | 5     |
|-------------|------|-------|-------|-------|
| 5.25        | 5.5  | 5.75  | 6     | 6.25  |
| 6.5         | 6.75 | 7     | 7.25  | 7.5   |
| 8           | 8.25 | 8.5   | 8.75  | 9     |
| 9.25        | 9.75 | 10.25 | 10.75 | 11.25 |
| 11.75       | 12   | 13.75 | 14.75 | 15.75 |

VIN\_ON must be set higher than VIN\_OFF. Attempting to write either VIN\_ON lower than VIN\_OFF or VIN\_OFF higher than VIN\_ON results in the new value being rejected, SMBALERT being asserted along with the CML bit in STATUS\_BYTE and the invalid data bit in STATUS\_CML.

The data word that accompanies this command is divided into a fixed 5 bit exponent and an 11 bit mantissa. The 4 most significant bits of the mantissa are fixed, while the lower 7 bits may be altered.

| COMMAND       | VIN_OFF                         |                               |        |    |   |          |   |   |   |     |     |     |     |     |     |     |
|---------------|---------------------------------|-------------------------------|--------|----|---|----------|---|---|---|-----|-----|-----|-----|-----|-----|-----|
| Format        | Linear, two's complement binary |                               |        |    |   |          |   |   |   |     |     |     |     |     |     |     |
| Bit Position  | 7                               | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 |        |    |   |          |   |   |   |     |     | 0   |     |     |     |     |
| Access        | r                               | r                             | r      | r  | r | r        | r | r | r | r/w |
| Function      |                                 | E                             | xponer | nt |   | Mantissa |   |   |   |     |     |     |     |     |     |     |
| Default Value | 1                               | 1                             | 1      | 1  | 0 | 0        | 0 | 0 | 0 | 0   | 0   | 1   | 0   | 0   | 0   | 0   |

## 8.6.1.11.1 Exponent

2 (dec), fixed.

#### 8.6.1.11.2 Mantissa

The upper four bits are fixed at 0.

The lower seven bits are programmable with a default value of 16 (dec). This corresponds to a default value of 4.0 V.

## 8.6.1.12 IOUT CAL GAIN (38h)

IOUT\_CAL\_GAIN is a paged register. The IOUT\_CAL\_GAIN is the ratio of the voltage at the current sense element to the sensed current. The units are Ohms ( $\Omega$ ). The effective current sense element can be the DC resistance of the inductor or a separate current sense resistor. The default setting is 0.488 m $\Omega$ , and the resolution is 30.5  $\mu\Omega$ . The range is 0.244 m $\Omega$  to 15.5 m $\Omega$ . The contents of this register can be stored to non-volatile memory using the STORE USER ALL or STORE DEFAULT CODE commands.

| COMMAND       | IOUT_CAL_GAIN |                                 |         |    |   |          |   |     |     |     |     |     |     |     |     |     |
|---------------|---------------|---------------------------------|---------|----|---|----------|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |               | Linear, two's complement binary |         |    |   |          |   |     |     |     |     |     |     |     |     |     |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |         |    |   |          |   |     |     |     |     | 0   |     |     |     |     |
| Access        | r             | r                               | r       | r  | r | r        | r | r/w |
| Function      |               | Е                               | Exponer | nt |   | Mantissa |   |     |     |     |     |     |     |     |     |     |
| Default Value | 1             | 0                               | 0       | 0  | 1 | 0        | 0 | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   |

Product Folder Links: TPS40422

36

#### 8.6.1.12.1 Exponent

- 15 (dec), fixed.

### 8.6.1.12.2 Mantissa

The upper two bits are fixed at 0.

The lower nine bits are programmable with a default value of 16 (dec).

Depending on the value of IOUT\_CAL\_GAIN, the current sense amplifier used for current monitoring (but not overcurrent or current sharing) changes, as shown in 表 8-6.

表 8-6. Current Sense Amplifier Settings

| IOUT_CAL_GAIN (m | ) RANGE | CSA GAIN (V/V) |
|------------------|---------|----------------|
| MIN              | MAX     | COA GAIN (V/V) |
| 0.244            | 0.5795  | 25             |
| 0.5796           | 1.1285  | 15             |
| 1.1286           | 15.5    | 10             |

### 8.6.1.13 IOUT CAL OFFSET (39h)

IOUT\_CAL\_OFFSET is a paged register. The IOUT\_CAL\_OFFSET is used to compensate for offset errors in the READ\_IOUT results and the IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT thresholds. The units are amperes. The default setting is 0 A. The resolution of the argument for this command is 62.5 mA and the range is +3937.5 mA to -4000 mA. Values written outside of this range alias into the supported range. For example, 1110 0100 0000 0001 has an expected value of -63.9375 A, but results in 1110 0111 1111 0001 which is -3.9375 A. This occurs because the read-only bits are fixed. The exponent is always -4 and the 5 msb bits of the Mantissa are always equal to the sign bit. The contents of this register can be stored to non-volatile memory using the STORE USER ALL command.

| COMMAND       |                           |                                         |  |  |  |  | 101 | UT_CAI | L_OFFS | ET |   |   |  |  |  |  |
|---------------|---------------------------|-----------------------------------------|--|--|--|--|-----|--------|--------|----|---|---|--|--|--|--|
| Format        |                           | Linear, two's complement binary         |  |  |  |  |     |        |        |    |   |   |  |  |  |  |
| Bit Position  | 7                         | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0           |  |  |  |  |     |        |        |    |   |   |  |  |  |  |
| Access        | r                         | r r r r r/w r r r r r/w r/w r/w r/w r/w |  |  |  |  |     |        |        |    |   |   |  |  |  |  |
| Function      |                           | Exponent Mantissa                       |  |  |  |  |     |        |        |    |   |   |  |  |  |  |
| Default Value | 1 1 1 0 0 0 0 0 0 0 0 0 0 |                                         |  |  |  |  |     |        |        | 0  | 0 | 0 |  |  |  |  |

### 8.6.1.13.1 Exponent

4 (dec), fixed.

#### 8.6.1.13.2 Mantissa

MSB is programmable with sign, next 4 bits are sign extend only. Lower six bits are programmable with a default value of 0 (dec).

Copyright © 2022 Texas Instruments Incorporated

# 8.6.1.14 IOUT\_OC\_FAULT\_LIMIT (46h)

IOUT\_OC\_FAULT\_LIMIT is a paged register. The IOUT\_OC\_FAULT\_LIMIT command sets the value of the output current, in amperes, that causes the overcurrent detector to indicate an overcurrent fault condition. The IOUT\_OC\_FAULT\_LIMIT should be set equal to or greater than the IOUT\_OC\_WARN\_LIMIT. Writing a value to IOUT\_OC\_FAULT\_LIMIT less than IOUT\_OC\_WARN\_LIMIT causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers as well as assert the SMBALRT signal. The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

The IOUT\_OC\_FAULT\_LIMIT takes a two-byte data word formatted as shown below:

| COMMAND       |   |                                          |  |  |  |  | IOUT | _OC_F | AULT_I | IMIT |  |  |  |  |  |  |
|---------------|---|------------------------------------------|--|--|--|--|------|-------|--------|------|--|--|--|--|--|--|
| Format        |   | Linear, two's complement binary          |  |  |  |  |      |       |        |      |  |  |  |  |  |  |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0            |  |  |  |  |      |       |        |      |  |  |  |  |  |  |
| Access        | r | r r r r r r r r r r/w r/w r/w r/w r/w r/ |  |  |  |  |      |       |        |      |  |  |  |  |  |  |
| Function      |   | Exponent Mantissa                        |  |  |  |  |      |       |        |      |  |  |  |  |  |  |
| Default Value | 1 | 1 1 1 1 0 0 0 0 1 1 1 1 0 0              |  |  |  |  |      |       |        |      |  |  |  |  |  |  |

#### 8.6.1.14.1 Exponent

- 1 (dec), fixed.

#### 8.6.1.14.2 Mantissa

The upper four bits are fixed at 0.

The lower seven bits are programmable with a default value of 60 (dec).

The actual output current for a given mantissa and exponent is shown in 方程式 12.

$$I_{OUT(oc)} = Mantissa \times 2^{Exponent} = \frac{Mantissa}{2}$$
 (12)

The default output fault current setting is 30 A. Values of I<sub>OUT(oc)</sub> can range between 3 A and 50 A in 500-mA increments.

### 8.6.1.15 IOUT OC FAULT RESPONSE (47h)

IOUT\_OC\_FAULT\_RESPONSE is a paged register. The IOUT\_OC\_FAULT\_RESPONSE command instructs the device on what action to take in response to an IOUT\_OC\_FAULT\_LIMIT or an output voltage undervoltage (UV) fault. The device also:

- Sets the IOUT\_OC bit in the STATUS\_BYTE
- · Sets the IOUT/POUT bit in the STATUS WORD
- · Sets the IOUT OC Fault bit in the STATUS\_IOUT register
- Notifies the host by asserting SMBALERT

The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

| COMMAND       |   |                 | IOUT  | _OC_FAU | LT_RESPO | ONSE |   |   |  |  |  |  |  |  |
|---------------|---|-----------------|-------|---------|----------|------|---|---|--|--|--|--|--|--|
| Format        |   | Unsigned binary |       |         |          |      |   |   |  |  |  |  |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 |       |         |          |      |   |   |  |  |  |  |  |  |
| Access        | r | r               | r/w   | r/w     | r/w      | r    | r | r |  |  |  |  |  |  |
| Function      | Х | Х               | RS[2] | RS[1]   | RS[0]    | Х    | Х | Х |  |  |  |  |  |  |
| Default Value | 0 | 0               | 1     | 1       | 1        | 1    | 0 | 0 |  |  |  |  |  |  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 8.6.1.15.1 RS[2:0]

- 000: A zero value for the Retry Setting means that the device does not attempt to restart. The output remains disabled until the fault is cleared (See section 10.7 of the PMBus specification.)
- 111: A one value for the Retry Setting means that the device goes through a normal startup (soft-start) continuously, without limitation, until it is commanded off or bias power is removed or another fault condition causes the unit to shutdown.

Any value other than 000 or 111 is not accepted. Attempting to write any other value is rejected, causing the device to assert SMBALERT along with the CML bit in STATUS\_BYTE and the invalid data bit in STATUS\_CML.

# 8.6.1.16 IOUT OC WARN LIMIT (4Ah)

IOUT\_OC\_WARN\_LIMIT is a paged register. The IOUT\_OC\_WARN\_LIMIT command sets the value of the output current, in amperes, that causes the over-current detector to indicate an over-current warning. When this current level is exceeded the device:

- Sets the OTHER bit in the STATUS\_BYTE
- · Sets the IOUT/POUT bit in the STATUS WORD
- Sets the IOUT overcurrent Warning (OCW) bit in the STATUS\_IOUT register, and
- Notifies the host by asserting SMBALRT

The IOUT\_OC\_WARN\_LIMIT threshold should always be set to less than or equal to the IOUT\_OC\_FAULT\_LIMIT. Writing a value to IOUT\_OC\_WARN\_LIMIT greater than IOUT\_OC\_FAULT\_LIMIT causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers as well as assert the \$\overline{SMBALRT}\$ signal. The contents of this register can be stored to non-volatile memory using the STORE USER ALL command.

The IOUT\_OC\_WARN\_LIMIT takes a two byte data word formatted as shown below:

| COMMAND       |                   |                                         |         |    |  |  | IOUT | _oc_v | VARN_L | IMIT |         |   |   |   |   |   |
|---------------|-------------------|-----------------------------------------|---------|----|--|--|------|-------|--------|------|---------|---|---|---|---|---|
| Format        |                   | Linear, two's complement binary         |         |    |  |  |      |       |        |      |         |   |   |   |   |   |
| Bit Position  | 7                 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0           |         |    |  |  |      |       |        |      |         |   |   |   |   |   |
| Access        | r                 | r r r r r r r r r r r/w r/w r/w r/w r/w |         |    |  |  |      |       |        |      |         |   |   |   |   |   |
| Function      |                   | E                                       | Exponer | nt |  |  |      |       |        | ı    | Mantiss | а |   |   |   |   |
| Default Value | 1 1 1 1 1 0 0 0 0 |                                         |         |    |  |  |      |       |        | 0    | 1       | 1 | 0 | 1 | 1 | 0 |

#### 8.6.1.16.1 Exponent

- 1 (dec), fixed.

## 8.6.1.16.2 Mantissa

The upper four bits are fixed at 0.

Lower seven bits are programmable with a default value of 54 (dec).

The actual output warning current level for a given mantissa and exponent is:

$$I_{OUT(OCW)} = Mantissa \times 2^{Exponent} = \frac{Mantissa}{2}$$
(13)

The default output warning current setting is 27 A. Values of I<sub>OUT(OCW)</sub> can range from 2 A to 49 A in 500-mA increments.

Copyright © 2022 Texas Instruments Incorporated

### 8.6.1.17 OT FAULT LIMIT (4Fh)

OT\_FAULT\_LIMIT is a paged register. The OT\_FAULT\_LIMIT command sets the value of the temperature, in degrees Celsius, that causes an over-temperature fault condition, when the sensed temperature from the external sensor exceeds this limit. Upon triggering the over-temperature fault, the following actions are taken:

- Sets the TEMPERATURE bit in the STATUS BYTE
- Sets the OT Fault bit in the STATUS\_TEMPERATURE
- Notifies the host by asserting SMBALERT

Once the over-temperature fault is tripped, the output is latched off until the external sensed temperature falls 20°C below the OT\_FAULT\_LIMIT, at which point the output goes through a normal startup (soft-start).

The OT\_FAULT\_LIMIT must always be greater than the OT\_WARN\_LIMIT. Writing a value to OT\_FAULT\_LIMIT less than or equal to OT\_WARN\_LIMIT causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers as well as asserts the SMBALERT signal. The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

The OT FAULT LIMIT takes a two byte data word formatted as shown below.

| COMMAND       |   |                                         |  |  |  |  | 0 | T_FAU | LT_LIM | IT |  |  |  |  |  |  |
|---------------|---|-----------------------------------------|--|--|--|--|---|-------|--------|----|--|--|--|--|--|--|
| Format        |   | Unsigned binary                         |  |  |  |  |   |       |        |    |  |  |  |  |  |  |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0           |  |  |  |  |   |       |        |    |  |  |  |  |  |  |
| Access        | r | r r r r r r r r r r r/w r/w r/w r/w r/w |  |  |  |  |   |       |        |    |  |  |  |  |  |  |
| Function      |   | Exponent Mantissa                       |  |  |  |  |   |       |        |    |  |  |  |  |  |  |
| Default Value | 0 | 0 0 0 0 0 0 0 1 0 0 1                   |  |  |  |  |   |       |        |    |  |  |  |  |  |  |

#### 8.6.1.17.1 Exponent

0 (dec), fixed.

### 8.6.1.17.2 Mantissa

The upper three bits are fixed at 0.

Lower eight bits are programmable with a default value of 145 (dec).

The default over-temperature fault setting is 145°C. Values can range from 120°C to 165°C in 1°C increments.

### 8.6.1.18 OT\_WARN\_LIMIT (51h)

OT\_WARN\_LIMIT is a paged register. The OT\_ WARN \_LIMIT command sets the value of the temperature, in degrees Celsius, that causes an over-temperature warning condition, when the sensed temperature from the external sensor exceeds this limit. Upon triggering the over-temperature warning, the following actions are taken:

- · Sets the TEMPERATURE bit in the STATUS BYTE
- · Sets the OT Warning bit in the STATUS TEMPERATURE
- Notifies the host by asserting SMBALERT

Once the over-temperature warning is tripped, warning is latched until the external sensed temperature falls 20°C below the OT\_WARN\_LIMIT.

The OT\_WARN\_LIMIT must always be less than the OT\_FAULT\_LIMIT. Writing a value to OT\_WARN\_LIMIT greater than or equal to OT\_FAULT\_LIMIT causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers as well as assert the SMBALERT signal. The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com.cn

### The OT\_WARN\_LIMIT takes a two byte data word formatted as shown below:

| COMMAND       |   |                                         |         |    |   |   | С | T_WAF | RN_LIM | IT |         |   |   |   |   |   |
|---------------|---|-----------------------------------------|---------|----|---|---|---|-------|--------|----|---------|---|---|---|---|---|
| Format        |   | Unsigned binary                         |         |    |   |   |   |       |        |    |         |   |   |   |   |   |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0           |         |    |   |   |   |       |        |    |         |   |   |   |   |   |
| Access        | r | r r r r r r r r r/w r/w r/w r/w r/w r/w |         |    |   |   |   |       |        |    |         |   |   |   |   |   |
| Function      |   | E                                       | Exponer | nt |   |   |   |       |        | ı  | Mantiss | а |   |   |   |   |
| Default Value | 0 | 0                                       | 0       | 0  | 0 | 0 | 0 | 0     | 0      | 1  | 1       | 1 | 1 | 1 | 0 | 1 |

#### 8.6.1.18.1 Exponent

0 (dec), fixed.

#### 8.6.1.18.2 Mantissa

The upper three bits are fixed at 0.

Lower eight bits are programmable with a default value of 125 (dec).

The default over-temperature fault setting is 125°C. Values can range from 100°C to 140°C in 1°C increments.

### 8.6.1.19 TON\_RISE (61h)

TON RISE is a paged register. The TON RISE command sets the time in milliseconds, from when the output starts to rise until the voltage has entered the regulation band. It also determines the rate of the transition of the  $\label{eq:commands} \mbox{reference voltage (either due to VREF\_TRIM or STEP\_VREF\_MARGIN\_x commands) when this transition is $$ \mbox{reference voltage} (\mbox{reference voltage}) = 1.5 \mbox{reference} (\mbox{reference}) = 1.5 \mbox{refe$ executed during the soft-start period. There are several discrete settings that this command supports. Commanding a value other than one of these values results in the nearest supported value being selected.

The supported TON\_RISE times via the PMBus interface are:

- 600 us
- 900 µs
- 1.2 ms
- 1.8 ms
- 2.7 ms (default value)
- 4.2 ms
- 6.0 ms
- 9.0 ms

A value of 0 ms instructs the unit to bring its output voltage to the programmed regulation value as quickly as possible. The contents of this register can be stored to non-volatile memory using the STORE USER ALL command.

The TON RISE command is formatted as a linear mode two's complement binary integer.

| COMMAND       |                   |                                         |                               |  |  |  |     |         | TON_R    | ISE       |       |  |  |  |  |
|---------------|-------------------|-----------------------------------------|-------------------------------|--|--|--|-----|---------|----------|-----------|-------|--|--|--|--|
| Format        |                   |                                         |                               |  |  |  | Lin | ear, tw | o's comp | olement b | inary |  |  |  |  |
| Bit Position  | 7                 | 6                                       | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |  |  |  |     |         |          |           |       |  |  |  |  |
| Access        | r                 | r r r r r r r r r/w r/w r/w r/w r/w r/w |                               |  |  |  |     |         |          |           |       |  |  |  |  |
| Function      | Exponent Mantissa |                                         |                               |  |  |  |     |         |          |           |       |  |  |  |  |
| Default Value | 1                 | 1 1 1 0 0 0 0 0 0 1 0 1 1               |                               |  |  |  |     |         |          |           |       |  |  |  |  |

#### 8.6.1.19.1 Exponent

- 4 (dec), fixed.

#### 8.6.1.19.2 Mantissa

The upper two bits are fixed at 0.

The lower eight bits are programmable with a default value of 43 (dec).

### 8.6.1.20 STATUS BYTE (78h)

STATUS\_BYTE is a paged register. The STATUS\_BYTE command returns one byte of information with a summary of the most critical device faults. Three fault bits are flagged in this particular command: output overvoltage, output overcurrent, and over-temperature. The STATUS\_BYTE reports communication faults in the CML bit. Other communication faults set the NONE OF THE ABOVE bit.

| COMMAND       |                                                              |                 |   |   | STATUS   | _BYTE    |   |   |  |  |  |  |  |
|---------------|--------------------------------------------------------------|-----------------|---|---|----------|----------|---|---|--|--|--|--|--|
| Format        |                                                              |                 |   |   | Unsigned | l binary |   |   |  |  |  |  |  |
| Bit Position  | 7                                                            | 7 6 5 4 3 2 1 0 |   |   |          |          |   |   |  |  |  |  |  |
| Access        | r                                                            | r               | r | r | r        | r        | r | r |  |  |  |  |  |
| Function      | X OFF VOUT_OV IOUT_OC VIN_UV TEMPERATURE CML NONE OF THE ABO |                 |   |   |          |          |   |   |  |  |  |  |  |
| Default Value | 0                                                            | х               | 0 | 0 | 0        | 0        | 0 | 0 |  |  |  |  |  |

#### A "1" in any of these bit positions indicates that:

#### OFF:

The device is not providing power to the output, regardless of the reason. In TPS4022 device , this flag means that the converter is not enabled.

#### VOUT\_OV:

An output overvoltage fault has occurred.

### IOUT\_OC:

An output over current fault has occurred.

#### VIN UV:

An input undervoltage fault has occurred.

#### **TEMPERATURE:**

A temperature fault or warning has occurred.

#### CML:

A Communications, Memory or Logic fault has occurred.

#### NONE OF THE ABOVE:

A fault or warning not listed in bit1 through bits 1-7 has occurred, for example an undervoltage condition or an over current warning condition

### 8.6.1.21 STATUS WORD (79h)

STATUS\_WORD is a paged register. The STATUS\_WORD command returns two bytes of information with a summary of the device's fault/warning conditions. The low byte is identical to the STATUS\_BYTE above. The additional byte reports the warning conditions for output overvoltage and overcurrent, as well as the power good status of the converter.

| COMMAND       |   |                 |         | ST      | ATUS_WOR | D (low byte) |     |                   |  |  |  |  |  |  |
|---------------|---|-----------------|---------|---------|----------|--------------|-----|-------------------|--|--|--|--|--|--|
| Format        |   | Unsigned binary |         |         |          |              |     |                   |  |  |  |  |  |  |
| Bit Position  | 7 | 6 5 4 3 2 1 0   |         |         |          |              |     |                   |  |  |  |  |  |  |
| Access        | r | r               | r       | r       | r        | r            | r   | r                 |  |  |  |  |  |  |
| Function      | Х | OFF             | VOUT_OV | IOUT_OC | VIN_UV   | TEMPERATURE  | CML | NONE OF THE ABOVE |  |  |  |  |  |  |
| Default Value | 0 | х               | 0       | 0       | 0        | 0            | 0   | 0                 |  |  |  |  |  |  |

# A "1" in any of the low byte (STATUS\_BYTE) bit positions indicates that:

### OFF:

The device is not providing power to the output, regardless of the reason. In TPS4022 device , this flag means that the converter is not enabled.

### VOUT\_OV:

An output overvoltage fault has occurred.

### IOUT\_OC:

An output over current fault has occurred.

#### VIN\_UV:

An input undervoltage fault has occurred.

#### **TEMPERATURE:**

A temperature fault or warning has occurred.

#### CML:

A Communications, Memory or Logic fault has occurred.

#### NONE OF THE ABOVE:

A fault or warning not listed in bits 1-7 has occurred

| COMMAND       |      |                 |   | ST  | ATUS_WORD (high byte) |   |   |   |  |  |  |  |  |  |
|---------------|------|-----------------|---|-----|-----------------------|---|---|---|--|--|--|--|--|--|
| Format        |      | Unsigned binary |   |     |                       |   |   |   |  |  |  |  |  |  |
| Bit Position  | 7    | 7 6 5 4 3 2 1 0 |   |     |                       |   |   |   |  |  |  |  |  |  |
| Access        | r    | r r r r r r r   |   |     |                       |   |   |   |  |  |  |  |  |  |
| Function      | VOUT | IOUT/POUT       | Х | MFR | POWER_GOOD            | Х | Х | Х |  |  |  |  |  |  |
| Default Value | 0    | 0               | 0 | 0   | 0                     | 0 | 0 | 0 |  |  |  |  |  |  |

### A "1" in any of the high byte bit positions indicates that:

#### VOUT:

An output voltage fault or warning has occurred

### IOUT/POUT:

An output current warning or fault has occurred. The PMBus specification states that this also applies to output power. TPS4022 device does not support output power warnings or faults.

#### MFR:

An internal thermal shutdown (TSD) fault has occurred in the device.

#### POWER GOOD:

The power good signal has not transitioned from high-to-low. This is not implemented in two-phase operation.

# 8.6.1.22 STATUS\_VOUT (7Ah)

STATUS\_VOUT is a paged register. The STATUS\_VOUT command returns one byte of information relating to the status of the converter's output voltage related faults. The only bits of this register supported are:

- VOUT OV Fault
- VOUT\_UV Fault

| COMMAND       |               |                 |   | STATUS_VC     | UT |   |   |   |  |  |  |  |  |  |  |
|---------------|---------------|-----------------|---|---------------|----|---|---|---|--|--|--|--|--|--|--|
| Format        |               | Unsigned binary |   |               |    |   |   |   |  |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0 |   |               |    |   |   |   |  |  |  |  |  |  |  |
| Access        | r             | r               | r | r             | r  | r | r | r |  |  |  |  |  |  |  |
| Function      | VOUT OV Fault | Х               | Х | VOUT UV Fault | Х  | Х | Х | Х |  |  |  |  |  |  |  |
| Default Value | 0             | 0               | 0 | 0             | 0  | 0 | 0 | 0 |  |  |  |  |  |  |  |

# A "1" in any of these bit positions indicates that:

#### **VOUT OV Fault:**

The device has seen the output voltage rise above the output overvoltage threshold.

#### **VOUT UV Fault:**

The device has seen the output voltage fall below the output undervoltage threshold.

Copyright © 2022 Texas Instruments Incorporated

### 8.6.1.23 STATUS IOUT (7Bh)

STATUS\_IOUT is a paged register. The STATUS\_IOUT command returns one byte of information relating to the status of the converter' s output current related faults. The only bits of this register supported are .

- IOUT OC Fault
- IOUT\_OC Warning

| COMMAND       |               |                 |                 | STATUS_IO    | UT   |   |   |   |  |  |  |  |  |  |
|---------------|---------------|-----------------|-----------------|--------------|------|---|---|---|--|--|--|--|--|--|
| Format        |               |                 |                 | Unsigned bir | nary |   |   |   |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0 |                 |              |      |   |   |   |  |  |  |  |  |  |
| Access        | r             | r               | r               | r            | r    | r | r | r |  |  |  |  |  |  |
| Function      | IOUT_OV Fault | Х               | IOUT OC Warning | Х            | Х    | Х | Х | Х |  |  |  |  |  |  |
| Default Value | 0             | 0               | 0               | 0            | 0    | 0 | 0 | 0 |  |  |  |  |  |  |

A "1" in any of these bit positions indicates that:

#### IOUT\_OV Fault:

The device has seen the output current rise above the level set by IOUT\_OC\_FAULT\_LIMIT.

### **VOUT\_UV** Fault:

The device has seen the output current rise relating to the level set by IOUT\_OC\_WARN\_LIMIT.

### 8.6.1.24 STATUS TEMPERATURE (7Dh)

STATUS\_TEMPERATURE is a paged register. The STATUS\_TEMPERATURE command returns one byte of information relating to the status of the external temperature related faults. The only bits of this register supported are:

- OT Fault
- OT Warning

| COMMAND       |          |               | S | TATUS_TEM | IPERATURE |   |   |   |  |  |  |  |  |  |
|---------------|----------|---------------|---|-----------|-----------|---|---|---|--|--|--|--|--|--|
| Format        |          |               |   | Unsigned  | d binary  |   |   |   |  |  |  |  |  |  |
| Bit Position  | 7        | 6 5 4 3 2 1 0 |   |           |           |   |   |   |  |  |  |  |  |  |
| Access        | r        | r             | r | r         | r         | r | r | r |  |  |  |  |  |  |
| Function      | OT Fault | OT Warning    | Х | Х         | Х         | Х | Х | Х |  |  |  |  |  |  |
| Default Value | 0        | 0             | 0 | 0         | 0         | 0 | 0 | 0 |  |  |  |  |  |  |

A "1" in any of these bit positions indicates that:

#### OT Fault:

The measured external temperature has exceeded the level set by OT FAULT LIMIT.

#### **OT Warning:**

The measured external temperature has exceeded the level set by OT WARN LIMIT.

### 8.6.1.25 STATUS CML (7Eh)

The STATUS\_CML command returns one byte of information relating to the status of the converter's communication related faults. The bits of this register supported by the TPS4022 device are:

- Invalid/Unsuppported Command
- · Invalid/Unsupported Data
- · Packet Error Check Failed
- Memory Fault Detected
- Other Communication Fault.

#### www.ti.com.cn

| COMMAND       |                                     |                              | STAT                         | US_CML                   |   |   |                                 |   |
|---------------|-------------------------------------|------------------------------|------------------------------|--------------------------|---|---|---------------------------------|---|
| Format        |                                     |                              | Unsig                        | ned binary               |   |   |                                 |   |
| Bit Position  | 7                                   | 6                            | 5                            | 4                        | 3 | 2 | 1                               | 0 |
| Access        | r                                   | r                            | r                            | r                        | r | r | r                               | r |
| Function      | Invalid/<br>Unsuppported<br>Command | Invalid/<br>Unsupported Data | Packet Error<br>Check Failed | Memory Fault<br>Detected | х | х | Other<br>Communication<br>Fault | х |
| Default Value | 0                                   | 0                            | 0                            | 0                        | 0 | 0 | 0                               | 0 |

# A "1" in any of these bit positions indicates that:

### Invalid/Unsupported Command:

An invalid or unsupported command has been received.

### Invalild/Unsupported Data

Invalid or unsupported data has been received

### **Packet Error Check Failed**

A packet has failed the CRC error check.

### **Memory Fault Detected**

A fault has been detected with the internal memory.

#### **Other Communication Fault**

Some other communication fault or error has occurred

### 8.6.1.26 STATUS MFR SPECIFIC (80h)

The STATUS\_MFR\_SPECIFIC command returns one byte of information relating to the status of manufacturer-specific faults or warnings.

| COMMAND       |      |                 | STATUS_N | IFR_SPECIFIC |   |   |   |          |  |  |  |  |  |  |
|---------------|------|-----------------|----------|--------------|---|---|---|----------|--|--|--|--|--|--|
| Format        |      |                 | Unsig    | ned binary   |   |   |   |          |  |  |  |  |  |  |
| Bit Position  | 7    | 7 6 5 4 3 2 1 0 |          |              |   |   |   |          |  |  |  |  |  |  |
| Access        | r    | r               | r        | r            | r | r | r | r        |  |  |  |  |  |  |
| Function      | OTFI | X               | Х        | IVADDR       | Х | Х | Х | TWOPH_EN |  |  |  |  |  |  |
| Default Value | 0    | 0               | 0        | 0            | 0 | 0 | 0 | 0        |  |  |  |  |  |  |

### A "1" in any of these bit positions indicates that:

#### OTFI:

The internal temperature is above the thermal shutdown (TSD) fault threshold

#### **IVADDR:**

The PMBus address detection circuit is not resolving to a valid address. In this event, the device responds to the address 127 (dec).

#### TWOPH EN:

The part has detected that it is in two-phase mode (by pulling FB2 high). This bit does not trigger SMBALERT.

# 8.6.1.27 READ VOUT (8Bh)

READ\_VOUT is a paged register. The READ\_VOUT commands returns two bytes of data in the linear data format that represent the output voltage of the controller. The output voltage is sensed at the remote sense amplifier output pin so voltage drop to the load is not accounted for. The data format is as shown below:

| COMMAND       |   |                               |   |   |   |   |     | ı       | READ_V   | OUT      |       |   |   |   |   |   |
|---------------|---|-------------------------------|---|---|---|---|-----|---------|----------|----------|-------|---|---|---|---|---|
| Format        |   |                               |   |   |   |   | Lin | ear, tw | o's comp | lement b | inary |   |   |   |   |   |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |   |   |   |   |     |         |          |          |       |   |   |   |   |   |
| Access        | r | r                             | r | r | r | r | r   | r       | r        | r        | r     | r | r | r | r | r |
| Function      |   |                               |   |   | • |   |     | •       | Mantis   | sa       |       |   |   |   |   |   |
| Default Value | 0 | 0                             | 0 | 0 | 0 | 0 | 0   | 0       | 0        | 0        | 0     | 0 | 0 | 0 | 0 | 0 |

The setting of the VOUT\_MODE affects the results of this command as well. In the TPS4022 device , VOUT\_MODE is set to linear mode with an exponent of -9 and cannot be altered. The output voltage calculation is shown in 方程式 14.

$$V_{OUT} = Mantissa \times 2^{Exponent}$$
 (14)

Product Folder Links: TPS40422

# 8.6.1.28 READ\_IOUT (8Ch)

READ\_IOUT is a paged register. The READ\_IOUT commands returns two bytes of data in the linear data format that represent the output current of the controller. The output current is sensed across the CSxP and CSxN pins. The data format is as shown below:

| COMMAND       |   |                               |        |    |   |   |     |         | READ_I   | OUT      |        |    |   |   |   |   |
|---------------|---|-------------------------------|--------|----|---|---|-----|---------|----------|----------|--------|----|---|---|---|---|
| Format        |   |                               |        |    |   |   | Lin | ear, tw | o's comp | lement b | inary  |    |   |   |   |   |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |        |    |   |   |     |         |          |          |        |    |   |   |   |   |
| Access        | r |                               |        |    |   |   |     |         |          |          |        |    |   |   |   |   |
| Function      |   | Е                             | xponer | nt |   |   |     |         |          |          | Mantis | sa |   |   |   |   |
| Default Value | 1 | 1                             | 1      | 0  | 0 | 0 | 0   | 0       | 0        | 0        | 0      | 0  | 0 | 0 | 0 | 0 |

The output current is scaled before it reaches the internal analog to digital converter so that resolution of the output current read is 62.5 mA. The IOUT\_CAL\_GAIN and IOUT\_CAL\_OFFSET parameters must be set correctly in order to obtain accurate results. The output current can be found by using 方程式 15.

$$I_{OUT} = Mantissa \times 2^{Exponent}$$
 (15)

# 8.6.1.28.1 Exponent

Fixed at -4.

#### 8.6.1.28.2 Mantissa

The lower 10 bits are the result of the ADC conversion of the input voltage. The 11th bit is fixed at 0 because only positive numbers are considered valid. Any computed negative current is reported as 0 A..

# 8.6.1.29 READ\_TEMPERATURE\_2 (8Eh)

READ\_TEMPERATURE\_2 is a paged register. The READ\_TEMPERATURE\_2 command returns the external temperature in degrees Celsius of the current channel.

| COMMAND       |   |                               |       |    |   |   | ı   | READ_   | TEMPE    | RATURE   | _2     |    |   |   |   |   |
|---------------|---|-------------------------------|-------|----|---|---|-----|---------|----------|----------|--------|----|---|---|---|---|
| Format        |   |                               |       |    |   |   | Lin | ear, tw | o's comp | lement b | inary  |    |   |   |   |   |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |       |    |   |   |     |         |          |          |        |    |   |   |   |   |
| Access        | r |                               |       |    |   |   |     |         |          |          |        |    |   |   |   |   |
| Function      |   | Е                             | xpone | nt |   |   |     |         |          |          | Mantis | sa |   |   |   |   |
| Default Value | 0 | 0                             | 0     | 0  | 0 | 0 | 0   | 0       | 0        | 0        | 0      | 1  | 1 | 0 | 0 | 1 |

# 8.6.1.29.1 Exponent

0 (dec), fixed.

#### 8.6.1.29.2 Mantissa

The lower 11 bits are the result of the ADC conversion of the external temperature. The default reading is 25 (dec) corresponding to a temperature of 25°C.

Copyright © 2022 Texas Instruments Incorporated

### 8.6.1.30 PMBUS REVISION (98h)

The PMBUS REVISION command returns a single, unsigned binary byte that indicates that the TPS4022 device is compatible with the 1.1 revision of the PMBus protocol specification.

| COMMAND       |   |                 |   | PMBUS_I | REVISION |   |   |   |  |  |
|---------------|---|-----------------|---|---------|----------|---|---|---|--|--|
| Format        |   |                 |   | Unsigne | d binary |   |   |   |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 |   |         |          |   |   |   |  |  |
| Access        | r | r               | r | r       | r        | r | r | r |  |  |
| Default Value | 0 | 0               | 0 | 1       | 0        | 0 | 0 | 1 |  |  |

## 8.6.1.31 MFR SPECIFIC 00 (D0h)

The MFR SPECIFIC 00 register is dedicated as a user scratch pad.

| COMMAND       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |   |   |   |   | MF | R_SPEC     | IFIC_00 |   |   |   |   |   |   |
|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|----|------------|---------|---|---|---|---|---|---|
| Format        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |   |   |   |   | U  | nsigned    | binary  |   |   |   |   |   |   |
| Bit Position  | 7   | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |   |   |   |   |    |            |         |   |   |   |   |   |   |
| Access        | r/w | r/w   r/w |   |   |   |   |   |    |            |         |   |   |   |   |   |   |
| Function      |     | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   | • |   | • | • | Us | ser scrate | ch pad  | • | • | • | • | • |   |
| Default Value | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 | 0 | 0 | 0 | 0 | 0  | 0          | 0       | 0 | 0 | 0 | 0 | 0 | 0 |

The contents of this register can be stored to non-volatile memory using the STORE USER ALL command.

# 8.6.1.32 VREF\_TRIM (MFR\_SPECIFIC\_04) (D4h)

VREF\_TRIM is a paged register. The VREF\_TRIM command is used to apply a fixed offset voltage to the reference voltage. It is most typically used by the end user to trim the output voltage at the time the PMBus interface device is assembled into the end user system. The contents of this register can be stored to nonvolatile memory using the STORE USER ALL command.

$$V_{REF (offset)} = VREF\_TRIM \times 2 mV$$
 (16)

The maximum trim range is -20% to +10% of the nominal reference voltage (600 mV) in 2 mV steps. Permissible values range from -120 mV to +60 mV. If a value outside this range is given with this command, the TPS4022 device sets the reference voltage to the upper or lower limit depending on the direction of the setting, asserts SMBALERT and sets the CML bit in STATUS BYTE and the invalid data bit in STATUS CML.

Including settings from both VREF TRIM and STEP VREF MARGIN x commands, the net permissible reference voltage adjustment range is -180 mV to +60 mV (-30% to +10%). If a value outside this range is given with this command, the TPS4022 device sets the reference voltage to the upper or lower limit depending on the direction of the setting, asserts SMBALERT and sets the CML bit in STATUS BYTE and the invalid data bit in STATUS CML.

Product Folder Links: TPS40422

The reference voltage transition occurs at the rate determined by the TON\_RISE command if the transition is executed during soft-start. Any transition in the reference voltage after soft-start is complete occurs at the rate determined by the highest programmable TON\_RISE.

| COMMAND       |     |                               |   |      |      |   |           | VREF    | _TRIM  |           |      |     |      |   |     |   |
|---------------|-----|-------------------------------|---|------|------|---|-----------|---------|--------|-----------|------|-----|------|---|-----|---|
| Format        |     |                               |   |      |      | L | inear, tv | vo's co | mpleme | ent binaı | ry . |     |      |   |     |   |
| Bit Position  | 7   | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |   |      |      |   |           |         |        |           |      |     |      |   |     |   |
| Access        | r/w |                               |   |      |      |   |           |         |        |           |      |     |      |   | r/w |   |
| Function      |     |                               |   | High | Byte |   |           |         |        |           |      | Low | Byte |   |     |   |
| Default Value | 0   | 0                             | 0 | 0    | 0    | 0 | 0         | 0       | 0      | 0         | 0    | 0   | 0    | 0 | 0   | 0 |

# 8.6.1.33 STEP\_VREF\_MARGIN\_HIGH (MFR\_SPECIFIC\_05) (D5h)

STEP\_VREF\_MARGIN\_HIGH is a paged register. The STEP\_VREF\_MARGIN\_HIGH command sets the target voltage which the reference voltage changes to when the OPERATION command is set to "Margin High". The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

The actual reference voltage commanded by a margin high command can be found by:

$$V_{REF(MH)} = (STEP_VREF_MARGIN_HIGH + VREF_TRIM) \times 2 \text{ mV}$$
(17)

The margin high range is 0% to 10% of the nominal reference voltage (600 mV) in 2-mV steps. Permissible values range from 0 mV to 60 mV. If a value outside this range is given with this command, the TPS4022 device sets the reference voltage to the upper or lower limit depending on the direction of the setting, asserts SMBALERT and sets the CML bit in STATUS BYTE and the invalid data bit in STATUS CML.

Including settings from both VREF\_TRIM and STEP\_VREF\_MARGIN\_x commands, the net permissible reference voltage adjustment range is -180 mV to 60 mV (-30% to 10%). If a value outside this range is given with this command, the TPS4022 device sets the reference voltage to the upper or lower limit depending on the direction of the setting, asserts \$\overline{SMBALERT}\$ and sets the CML bit in STATUS\_BYTE and the invalid data bit in STATUS CML.

The reference voltage transition occurs at the rate determined by the TON\_RISE command if the transition is executed during soft-start. Any transition in the reference voltage after soft-start is complete occurs at the rate determined by the highest programmable TON\_RISE.

| COMMAND       |   |                                       |   |     |        |   | STEP    | _VREF_   | MARGI  | N_HIGI   | 1  |     |      |   |     |   |
|---------------|---|---------------------------------------|---|-----|--------|---|---------|----------|--------|----------|----|-----|------|---|-----|---|
| Format        |   |                                       |   |     |        |   | Linear, | two's co | mpleme | ent bina | ry |     |      |   |     |   |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0         |   |     |        |   |         |          |        |          |    |     |      |   |     | 0 |
| Access        | r | r r r r r r r r r r r r/w r/w r/w r/w |   |     |        |   |         |          |        |          |    |     |      |   | r/w |   |
| Function      |   |                                       |   | Hig | h Byte |   | •       | •        |        | •        | '  | Low | Byte | • |     |   |
| Default Value | 0 | 0                                     | 0 | 0   | 0      | 0 | 0       | 0        | 0      | 0        | 0  | 1   | 1    | 1 | 1   | 0 |

The default value of STEP\_VREF\_MARGIN\_HIGH is 30 (dec). This corresponds to a default margin high voltage of 60 mV (±10%) .

# 8.6.1.34 STEP\_VREF\_MARGIN\_LOW (MFR\_SPECIFIC\_06) (D6h)

STEP\_VREF\_MARGIN\_LOW is a paged register. The STEP\_VREF\_MARGIN\_LOW command sets the target voltage which the reference voltage changes to when the OPERATION command is set to "Margin Low". The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

The actual output voltage commanded by a margin high command is shown in 方程式 18.

$$V_{REF(ML)} = (STEP\_VREF\_MARGIN\_LOW + VREF\_TRIM) \times 2 \text{ mV}$$
(18)

Copyright © 2022 Texas Instruments Incorporated

The margin low range is -20% to 0% of the nominal reference voltage (600 mV) in 2-mV steps. Permissible values range from -120 mV to 0 mV. If a value outside this range is given with this command, the TPS4022 device sets the reference voltage to the upper or lower limit depending on the direction of the setting, asserts SMBALERT and sets the CML bit in STATUS BYTE and the invalid data bit in STATUS CML.

Including settings from both VREF\_TRIM and STEP\_VREF\_MARGIN\_x commands, the net permissible reference voltage adjustment range is -180 mV to 60 mV (-30% to +10%). If a value outside this range is given with this command, the TPS4022 device sets the reference voltage to the upper or lower limit depending on the direction of the setting, asserts SMBALERT and sets the CML bit in STATUS\_BYTE and the invalid data bit in STATUS CML.

The reference voltage transition occurs at the rate determined by the TON\_RISE command if the transition is executed during soft-start. Any transition in the reference voltage after soft-start is complete occurs at the rate determined by the highest programmable TON RISE.

| COMMAND       |     |                               |   |      |      | ; | STEP_     | VREF_   | MARGI  | N_LOV   | V   |     |      |     |     |     |
|---------------|-----|-------------------------------|---|------|------|---|-----------|---------|--------|---------|-----|-----|------|-----|-----|-----|
| Format        |     |                               |   |      |      | L | inear, tv | vo's co | mpleme | nt bina | ry  |     |      |     |     |     |
| Bit Position  | 7   | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |   |      |      |   |           |         |        |         |     |     |      |     |     |     |
| Access        | r/w | r                             | r | r    | r    | r | r         | r       | r      | r       | r/w | r/w | r/w  | r/w | r/w | r/w |
| Function      |     | •                             |   | High | Byte |   | •         |         |        | •       | •   | Low | Byte | •   | •   |     |
| Default Value | 1   | 1                             | 1 | 1    | 1    | 1 | 1         | 1       | 1      | 1       | 1   | 0   | 0    | 0   | 1   | 0   |

The default value of STEP\_VREF\_MARGIN\_LOW is -30 (dec). This corresponds to a default margin low voltage of -60 mV (±10%).

# 8.6.1.35 PCT\_VOUT\_FAULT\_PG\_LIMIT (MFR\_SPECIFIC\_07) (D7h)

PCT\_VOUT\_FAULT\_PG\_LIMIT is a paged register. The PCT\_VOUT\_FAULT\_PG\_LIMIT command is used to set the PGOOD, VOUT\_UNDER\_VOLTAGE (UV) and VOUT\_OVER\_VOLTAGE (OV) limits as a percentage of nominal.

In two-phase mode, the user can write to PAGE 0 (channel 1) only. Any writes to PAGE 1 are not acknowledged.

The PCT\_VOUT\_FAULT\_PG\_LIMIT takes a one byte data word formatted as shown below:

| COMMAND       |   | PCT_VOUT_FAULT_PG_LIMIT |   |   |   |   |         |         |  |  |  |  |  |
|---------------|---|-------------------------|---|---|---|---|---------|---------|--|--|--|--|--|
| Format        |   | Unsigned binary         |   |   |   |   |         |         |  |  |  |  |  |
| Bit Position  | 7 | 6                       | 5 | 4 | 3 | 2 | 1       | 0       |  |  |  |  |  |
| Access        | r | r                       | r | r | r | r | r/w     | r/w     |  |  |  |  |  |
| Function      | Х | Х                       | Х | Х | Х | Х | PCT_MSB | PCT_LSB |  |  |  |  |  |
| Default Value | 0 | 0                       | 0 | 0 | 0 | 0 | 0       | 0       |  |  |  |  |  |

The PGOOD, VOUT\_UNDER\_VOLTAGE (UV) and VOUT\_OVER\_VOLTAGE (OV) settings are shown in 表 8-7, as a percentage of nominal reference voltage on the FBx pins.

表 8-7. Protection Settings

| PCT_MSB | PCT_LSB | UV      | PGL LOW | PGL HIGH | PGH HIGH | PGH LOW | ov     |
|---------|---------|---------|---------|----------|----------|---------|--------|
| 0       | 0       | -16.67% | -12.5%  | -8.33%   | 12.50%   | 8.33%   | 16.67% |
| 0       | 1       | -12.50% | -8.33%  | -4.17%   | 8.33%    | 4.17%   | 12.50% |
| 1       | 0       | -29.17% | -20.83% | -16.67%  | 8.33%    | 4.17%   | 12.50% |
| 1       | 1       | -41.67% | -37.50% | -33.33%  | 8.33%    | 4.17%   | 12.50% |

### 8.6.1.36

The PGOOD pin can be tripped if the output voltage is too high (using PGH high) or too low (using PGL low). Additionally, the PGOOD pin has hysteresis. When the output trips PGOOD going low (at PGL low), the output

must rise past PGL high before PGOOD is reset. Likewise, when the output trips PGOOD going high (at PGH high), the output must lower past PGH low before PGOOD is reset.

Additionally, when output overvoltage (OV) is tripped, the output must lower below the PGH low threshold, before PGOOD and OV are reset. Likewise, when output undervoltage (UV) is tripped, the output must rise above the PGOOD high threshold, before PGOOD and UV are reset.

### 8.6.1.37 SEQUENCE TON TOFF DELAY (MFR SPECIFIC 08) (D8h)

SEQUENCE\_TON\_TOFF\_DELAY is a paged register. The SEQUENCE\_TON\_TOFF\_DELAY command is used to set the delay for turning on the device and turning off the device as a ratio of TON\_RISE.

In two-phase mode, the user can only write to PAGE 0 (channel 1). Any writes to PAGE 1 is not acknowledged.

The SEQUENCE TON TOFF DELAY takes a one byte data word formatted as shown below:

| COMMAND       |       | SEQUENCE_TON_TOFF_DELAY |     |   |            |     |     |   |  |  |  |  |
|---------------|-------|-------------------------|-----|---|------------|-----|-----|---|--|--|--|--|
| Format        |       | Unsigned binary         |     |   |            |     |     |   |  |  |  |  |
| Bit Position  | 7     | 7 6 5 4 3 2 1           |     |   |            |     |     |   |  |  |  |  |
| Access        | r/w   | r/w                     | r/w | r | r/w        | r/w | r/w | r |  |  |  |  |
| Function      |       | TON_DELAY               | •   | Х | TOFF_DELAY |     |     | X |  |  |  |  |
| Default Value | 0 0 0 |                         |     | 0 | 0          | 0   | 0   | 0 |  |  |  |  |

### 8.6.1.38

#### TON\_DELAY:

This parameter selects the delay from when the output is enabled until soft-start beings, as a multiple of the TON\_RISE time. The default value is 0. Values can range from 0 to 7 in increments of 1.

#### TOFF\_DELAY:

This parameter selects the delay from when the output is disabled until the output stops switching, as a multiple of the TON\_RISE time. The default value is 0. Values can range from 0 to 7 in increments of 1.

## 8.6.1.39 OPTIONS (MFR\_SPECIFIC\_21) (E5h)

The OPTIONS register can be used for setting user selectable options, as shown below.

| COMMAND       |   | OPTIONS                         |   |   |   |   |   |   |   |   |   |   |   |             |         |         |
|---------------|---|---------------------------------|---|---|---|---|---|---|---|---|---|---|---|-------------|---------|---------|
| Format        |   | Unsigned binary                 |   |   |   |   |   |   |   |   |   |   |   |             |         |         |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |   |   |   |   |   |   |   |   |   | 0 |   |             |         |         |
| Access        | r | r                               | r | r | r | r | r | r | r | r | r | r | r | r/w         | r/w     | r/w     |
| Function      | Х | Х                               | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | EN_ADC_CNTL | CH2_DTC | CH1_DTC |
| Default Value | 0 | 0                               | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1           | 0       | 0       |

The contents of this register can be stored to non-volatile memory using the STORE\_USER\_ALL command.

### A "1" in any of these bit positions indicates that:

## EN\_ADC\_CNTL:

Enables ADC operation used for voltage, current and temperature monitoring.

### CH2\_DTC:

Increases the non-overlap dead time for gate drivers on channel 2.

#### CH1 DTC:

Increases the non-overlap dead time for gate drivers on channel 1.

# 8.6.1.40 DEVICE\_CODE (MFR\_SPECIFIC\_44) (FCh)

The DEVICE\_CODE command returns a two byte unsigned binary 12-bit device identifier code and 4-bit revision code in the following format.

Copyright © 2022 Texas Instruments Incorporated



| COMMAND       |   | MFR_SPECIFIC_44                 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---------------|---|---------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Format        |   | Linear, two's complement binary |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0   |   |   |   |   |   |   |   |   |   | 0 |   |   |   |   |
| Access        | r | r                               | r | r | r | r | r | r | r | r | r | r | r | r | r | r |
| Function      |   | Identifier Code Revision Code   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| Default Value | 0 | 0 0 0 0 0 0 0 0 0 1 1 0 0       |   |   |   |   |   |   |   |   | 0 |   |   |   |   |   |

This command is oriented toward providing similar information to the DEVICE\_ID command but for devices that do not support block read and write functions.

# 8.6.1.40.1 Identifier Code

Fixed at 7 (dec).

### 8.6.1.40.2 Revision Code

Fixed at 4 (dec).

Product Folder Links: TPS40422



# 9 Application and Implementation

### 备注

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

# 9.1 Application Information

This design example describes the design process and component selection for a dual-output, synchronous buck, DC/DC converter using the TPS4022 device. The design goal parameters are listed in  $\frac{1}{5}$  9-1.

The design procedure provides calculations for channel 1 only.

# 9.2 Typical Application

# 9.2.1 Dual-Output Converter

Copyright © 2022 Texas Instruments Incorporated





图 9-1. Typical Application Schematic, TPS4022

# 9.2.1.1 Design Requirements

For this design example, use the following input parameters.

|       | IEXAS<br>INSTRUMENTS |
|-------|----------------------|
| www.t | i.com.cn             |

表 9-1. Design Parameters

|                         | PARAMETER                                      | TEST CONDITION                                                      | MIN | TYPE | MAX  | UNIT |
|-------------------------|------------------------------------------------|---------------------------------------------------------------------|-----|------|------|------|
| V <sub>IN</sub>         | Input voltage                                  |                                                                     | 8   | 12   | 14   | V    |
| V <sub>IN(ripple)</sub> |                                                | I <sub>OUT</sub> = 20 A                                             |     | 0.2  |      | V    |
| V <sub>OUT</sub>        | Output voltage                                 |                                                                     |     | 1.2  |      | V    |
|                         | Line regulation                                | $8 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 14 \text{ V}$ |     |      | 0.5% |      |
|                         | Load regulation                                | $0 \text{ A} \leqslant I_{OUT} \leqslant 20 \text{ A}$              |     |      | 0.5% |      |
| V <sub>P-P</sub>        | Output ripple voltage                          | I <sub>OUT</sub> = 20 A                                             |     | 30   |      | mV   |
| Δ V <sub>OUT</sub>      | Output voltage deviation during load transient | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 10 A                     |     | 60   |      | mV   |
| I <sub>OUT</sub>        | Output current                                 | $8 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 14 \text{ V}$ |     |      | 20   | Α    |
| t <sub>SS</sub>         | Soft-start time                                |                                                                     |     | 2.7  |      | ms   |
| η                       | Efficiency                                     | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 20 A                     |     | 88%  |      |      |
| f <sub>SW</sub>         | Switching frequency                            |                                                                     |     | 500  |      | kHz  |

### 9.2.1.2 Detailed Design Procedure

### 9.2.1.2.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPS40422 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.
- The WEBENCH Power Designer provides a customized schematic along with a list of materials with real time pricing and component availability. In most cases it offers the ability to:
- In most cases, these actions are available:
  - Run electrical simulations to see important waveforms and circuit performance
  - Run thermal simulations to understand board thermal performance
  - Export customized schematic and layout into popular CAD formats
  - Print PDF reports for the design, and share design with colleagues
- Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 9.2.1.2.2 Step 1: Inductor Selection

The inductor is determined by the desired ripple current. The required inductor is calculated using 方程式 19.

$$L = \frac{V_{IN\,(max\,)} - V_{OUT}}{I_{RIPPLE}} \times \frac{V_{OUT}}{V_{IN\,(max\,)}} \times \frac{1}{f_{SW}} = \frac{14\,V - 1.2\,V}{0.2 \times 20A} \times \frac{1.2}{14\,V} \times \frac{1}{500\,\text{kHz}} = 0.55\,\mu\text{H} \tag{19}$$

Usually the peak-to-peak inductor current IRIPPLE is selected to be approximately 20% of the maximum rated output current. Considering the variation and derating of inductance, the practical inductor choice specifications are:

 Inductance: 0.82 µH Current rating: 27 A DCR: 0.9 m Ω

Manufacturer: Wurth

$$I_{RIPPLE} = \frac{V_{OUT}}{V_{IN\,(max\,)} \times f_{SW}} \times \frac{V_{IN\,(max\,)} - V_{OUT}}{L} = \frac{1.2 \text{ V}}{14 \text{ V} \times 500 \text{ kHz}} \times \frac{14 \text{ V} - 1.2 \text{ V}}{0.82 \text{ }\mu\text{H}} = 2.68 \text{ A} \tag{20}$$

Using the chosen inductor, the real inductor ripple current is 2.68 A. 方程式 21 calculates the inductor RMS current which is 20.02 A based on  $I_{OUT}$  = 20 A and  $I_{RIPPLE}$  = 2.68 A.

Copyright © 2022 Texas Instruments Incorporated



$$I_{L(rms)} = \sqrt{I_{OUT (max)}^2 + \left(\frac{1}{12}\right) \times (I_{RIPPLE})^2} = \sqrt{(20 \text{ A})^2 + \left(\frac{1}{12}\right) \times (2.68 \text{ A})^2} = 20.02 \text{ A}$$
(21)

方程式 22 computes the peak current.

$$I_{L(peak)} = I_{OUT} + \frac{1}{2} \times I_{RIPPLE} = 20 \text{ A} + \frac{1}{2} \times 2.68 \text{ A} = 21.34 \text{ A}$$
 (22)

#### 9.2.1.2.3 Step 2: Output Capacitor Selection

The output capacitor is typically selected by the output load transient-response requirement and by allowable output voltage ripple.

- The output capacitor must supply the load with the required current when it is not immediately provided by the regulator. When the output capacitor supplies load current, the impedance of the capacitor affects the magnitude of voltage deviation during the transient.
- The ripple voltage developed across the output capacitor is due to the ripple current in the capacitor and in turn the ripple current is usually due to either the ESR or the value of the capacitor. The ESR of aluminum electrolytics and most tantalums are too high to allow for effective ripple reduction. Often, a combination of several electrolytic capacitors have to be paralleled to obtain large enough value of capacitance with low enough ESR in addition to several ceramic capacitors that offer much lower ESR but at the price of lower capacitance value.

方程式 23 calculates the minimum output capacitance needed to satisfy overvoltage and undervoltage requirements during the load step. In practical design to account for de-rating and variation it is strongly recommended to multiply the calculated capacitance value by a factor between 1.5 and 5 based on the tests in the actual circuit. In this example, two 330- $\mu$ F polymer capacitors with ESR of 15 m $\Omega$  were chosen as well as three 100- $\mu$ F ceramic capacitor with ESR of 3 m $\Omega$ . The total equivalent capacitance C<sub>OUT</sub> is 1004  $\mu$ F. The additional 0.1- $\mu$ F capacitor (C<sub>38</sub> and C<sub>39</sub>) is used for filtering of high frequency noise.

$$C_{OUT (min)} = \frac{\left(I_{TRAN (min)}\right)^2 \times L}{2 \times V_{OUT} \times \Delta V_{OUT}} = \frac{(10 \text{ A})^2 \times 0.82 \text{ } \mu\text{H}}{2 \times 1.2 \text{ } V \times 60 \text{ } m\text{V}} = 569.4 \text{ } \mu\text{F}$$
(23)

where

- I<sub>TRAN(min)</sub> is the load transient step
- $\Delta V_{OUT}$  is the output voltage deviation during load transient
- C<sub>OUT(min)</sub> is the minimum required capacitance

Using the known target output capacitance value, 方程式 24 calculates the maximum ESR allowed to meet the output voltage ripple specification.

$$ESR_{MAX} = \frac{V_{OUT \, (ripple \,)} - \left(\frac{I_{RIPPLE}}{8 \times f_{SW} \times C_{OUT}}\right)}{I_{RIPPLE}} = \frac{30 \, \text{mV} - \left(\frac{2.68 \, \text{A}}{8 \times 500 \, \text{kHz} \times 1004 \, \mu\text{F}}\right)}{2.68 \, \text{A}} = 11 \, \text{m}\Omega \tag{24}$$

#### 9.2.1.2.4 Step 3: Input Capacitance Selection

The input capacitance is selected to handle the ripple current of the buck stage, when the high-side MOSFET switches on, while maintaining the ripple voltage on the supply line low. The input voltage ripple depends on input capacitance and ESR. The minimum capacitor and the maximum ESR can be estimated using the 方程式 25 and 方程式 26 because the input ripple is composed of a capacitive portion,  $V_{RIPPLE(CIN)}$ , and a resistive portion,  $V_{RIPPLE(ESR)}$ . In this case, the allowed ripple for the capacitive portion is 0.1 V and for the resistive portion is 0.1 V.

$$C_{IN\,(min\,)} = \frac{I_{OUT\,(max\,)} \times V_{OUT}}{V_{RIPPLE\,(CIN\,)} \times V_{IN\,(max\,)} \times f_{SW}} = \frac{20 \text{ A} \times 1.2 \text{ V}}{0.1 \text{ V} \times 14 \text{ V} \times 500 \text{ kHz}} = 34 \text{ }\mu\text{F}$$
 (25)

$$ESR_{CIN (max)} = \frac{V_{RIPPLE (ESR)}}{I_{OUT} + (\frac{1}{2}) \times I_{RIPPLE}} = \frac{0.1 \text{ V}}{20A + (\frac{1}{2}) \times 2.68A} = 4.68 \text{ m}\Omega$$
(26)

Copyright © 2022 Texas Instruments Incorporated

For this design example, five 22-µF, 25-V ceramic capacitors and two 330-µF, 25-V electrolytic capacitors were selected in parallel for the power stage with sufficient margin. The electrolytic capacitors provide better stability during load transients by supplying enough current to the controller.

#### 9.2.1.2.5 Step 4: MOSFET Selection

The MOSFET selection determines the converter efficiency. In this design, the duty cycle is very small so that the high-side MOSFET is dominated in switching losses and the low-side MOSFET is dominated with conduction losses. To optimize efficiency, choose smaller gate charge for the high-side MOSFET and smaller  $R_{DS(on)}$  for the low-side MOSFET.

The MOSFETs were selected and their parameters are listed in 表 9-2.

| 表 | 9-2. | М | OS | FET | Sel | ecti | on |
|---|------|---|----|-----|-----|------|----|
|   |      |   |    |     |     |      |    |

| MOSFET    | DEVICE NUMBER | V-RATING (V) |     | GATE CHARGE<br>QG (nC) |
|-----------|---------------|--------------|-----|------------------------|
| High-side | CSD87350Q5D   | 30           | 5   | 8.4                    |
| Low-side  | CSD87350Q5D   | 30           | 1.2 | 20                     |

#### 9.2.1.2.6 Step 5: Snubber Circuit Design

The purpose of the snubber network is to damp the high frequency ringing on the switch node and reduce the peak voltage stress on the low-side FET. A quick and efficient way to design a snubber network is to base it off the allowable power budget to be dissipated. A best practice is to target power dissipation in the output snubber between 0.25% and 0.5% of total power. Normally, the R-C time constant is designed to be short enough such that the capacitor is fully charged or discharged before the next switching edge. In this case, the power dissipation in the snubber resistor is determined only by the capacitor value and independent of the resistor value.

$$E = (1/2) \times C_S \times (V_P)^2, \qquad P = \frac{2 \times E}{t_S} = C_S \times \frac{(V_P)^2}{t_S} = C_S \times f_{SW} \times (V_P)^2$$
 (27)

where

- peak voltage stored on the capacitors between pulse edges
- · t<sub>S</sub> is the period
- f<sub>SW</sub> is the switching frequency
- C<sub>S</sub> is the snubber capacitor

The power budget is 1.2 V  $\times$  20 A  $\times$  0.25% = 60 mW and because the switching frequency is 500 kHz with peak voltage of 14 V, the calculated effective snubber capacitor is 612pF. In this example, to make sure that the ringing is critically damped, a practical value is chosen to be 1000pF for  $C_{34}$  and  $C_{35}$ .

In order to determine the resistor value, the fully charge and discharge time  $5 \times R \times C$  is set to 10% of the shortest pulse width. Shortest pulse width can be determined using 方程式 28.

$$t_{\rm ON} = \frac{V_{\rm OUT}}{V_{\rm IN\,(max\,)}} \times \frac{1}{f_{\rm SW}} = \frac{1.2\,\text{V}}{14\,\text{V}} \times \frac{1}{500\,\text{kHz}} = 171.4\,\text{ns}$$
(28)

In this design example, three 10- $\Omega$  resistors were chosen in parallel to obtain the calculated value and desired form factor. In the EVM schematic, the resistors are R<sub>30</sub>, R<sub>33</sub>, R<sub>20</sub> and R<sub>29</sub>, R<sub>28</sub>, R<sub>26</sub>.

### 9.2.1.2.7 Step 6: Soft-Start Time

The TON\_RISE command sets the time in milliseconds, from when the output starts to rise until the voltage has entered the regulation band. Charging current for the output capacitors needs to be considered when selecting the soft-start time. Based on the output capacitance and output voltage in this example, use 方程式 29 to calculate the output capacitor charging current.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

$$I_{CAP} = \frac{V_{OUT} \times C_{OUT}}{t_{SS}} = \frac{1.2 \text{ V} \times 1004 \text{ } \mu\text{F}}{2.7 \text{ ms}} = 0.45 \text{ A}$$
(29)

#### 9.2.1.2.8 Step 7: Peripheral Component Design

## 9.2.1.2.8.1 RT (Pin 1) Switching Frequency Setting

$$R_{RT} = \frac{20 \times 10^9}{f_{SW}} = \frac{20 \times 10^9}{500 \times 10^3} = 4 \text{ k}\Omega$$
(30)

In the PWR091EVM schematic, a practical value of 40.2 k $\Omega$  was chosen to set the frequency.

# 9.2.1.2.8.2 FB1 (Pin 2) and FB2 (Pin 8) Output Voltage Setting

A feedback divider between the DIFFO pin and AGND sets the output voltage. The components in  $\boxtimes$  8-1 that determine the nominal output voltage are  $R_1$  and  $R_2$ .

$$R_2 = V_{FB} \times \frac{R_1}{V_{OUT} - V_{FB}} = 0.6 \text{ V} \times \frac{47.5 \text{ k}\Omega}{1.2 \text{ V} - 0.6 \text{ V}} = 47.5 \text{ k}\Omega$$
 (31)

#### where

- V<sub>FB</sub> is the feedback voltage of 600 mV
- V<sub>OUT</sub> is the desired output voltage of 1.2 V
- R<sub>1</sub> and R<sub>2</sub> are resistors for the voltage divider from the output to the feedback

### 9.2.1.2.8.3 Compensation Network Using COMP1 (Pin 3), COMP2 (Pin 7), FB1 (Pin 2) FB2 DIFFO1 (Pin 8) (Pin 39)

The TPS4022 device uses voltage mode control topology in a single phase dual-output configuration. In this example, a Type III compensation network is implemented to compensate for the double pole, close the loop and stabilize the system. TI provides a compensation calculator tool to streamline the compensation design process.

The TPS4022 Loop Compensation Tool (SLUC263) provides the recommended compensation components as a starting point and approximate bode plots. It is always recommended to measure the real system bode plot after the design and adjust the compensation values accordingly. The chosen compensation values are derived from the tool calculation along with the Venable K-factor method and optimization based on the measured data.

- $R_1 = R_2 = 47.5 \text{ k}\Omega$
- $R_3 = 4.75 \text{ k}\Omega$
- $R_4 = 20 \text{ k}\Omega$
- $C_1 = 470 pF$
- $C_2 = 1.2 \text{ nF}$
- C<sub>3</sub> = 120 pF

In this design example, the desired crossover frequency chosen is approximately  $4 \times f_{DP}$  (20 kHz). Use 方程式 32 to calculate the double pole frequency formed by the output inductor and capacitor bank.

$$f_{DP} = \frac{1}{2\pi \times \sqrt{LC}} = \frac{1}{2\pi \times \sqrt{820 \text{ nH} \times 1004 \text{ }\mu\text{F}}} = 5547 \text{ Hz}$$
 (32)

Because the Venable K-factor method was used to derive these compensation values, it is important to ensure that the poles and zeroes are coincident. A way to confirm that the poles and zeroes are coincident is to calculate the poles and zeroes from the gain of the Type-III compensation network.

Copyright © 2022 Texas Instruments Incorporated



$$GAIN_{TYPE - 3} = \frac{R_1 + R_3}{R_1 \times R_3 \times C_3} \times \frac{\left(s + \frac{1}{R_4 \times C_2}\right) \times \left(s + \frac{1}{(R_1 + R_3) \times C_1}\right)}{s \times \left(s + \frac{C_2 + C_3}{R_4 \times C_3 \times C_2}\right) \times \left(s + \frac{1}{R_3 \times C_1}\right)}$$
(33)

The first and second zeroes should yield approximately equal frequency values of 6480 Hz and 6631 Hz.

$$f_{Z1} = \frac{1}{2\pi \times (R_1 + R_3) \times C_1} = \frac{1}{2\pi \times (47.5 \text{ k}\Omega + 4.75 \text{ k}\Omega) \times 470 \text{ pF}} = 6480 \text{ Hz}$$
(34)

$$f_{Z2} = \frac{1}{2\pi \times R_4 \times C_2} = \frac{1}{2\pi \times 20 \text{ k}\Omega \times 1.2 \text{ nF}} = 6631 \text{ Hz}$$
 (35)

Analogous to the zeroes being coincident, the first and second poles are coincident as well and are shown in 方 程式 36 and 方程式 37.

$$f_{P1} = \frac{1}{2\pi \times R_3 \times C_1} = \frac{1}{2\pi \times 4.75 \text{ k}\Omega \times 470 \text{ pF}} = 71290 \text{ Hz}$$
(36)

$$f_{P2} = \frac{1}{2\pi \times \left(\frac{R_4 \times C_2 \times C_3}{C_2 + C_3}\right)} = \frac{120 \text{ pF} + 1.2 \text{ nF}}{2\pi \times 20 \text{ k}\Omega \times 120 \text{pF} \times 1.2 \text{ nF}} = 72946 \text{ Hz}$$
(37)

The resulting compensated system Bode plot is shown in § 9-4 and the PWR091 EVM user guide (SLVU638). A more comprehensive discussion is presented in *Under the Hood of Low-Voltage DC/DC Converters* from the 2003 TI Power Supply Seminar (SLUP206).

### 9.2.1.2.8.4 Remote Sensing Using VSNS1 (Pin 37), GSNS1 (Pin 38), VSNS2 (Pin 15), and GSNS2 (Pin 14)

The integrated differential amplifier facilitates remote sensing when VSNSx pin(s) and GSNSx pin(s) are configured as the positive and negative inputs. Connect these pins remotely to the load through low-value resistors to the output connector. Including these resistors prevents damage due to potential large negative voltage on output. Standard values chosen for these resistors are between 10  $\Omega$  and 50  $\Omega$ , depending on the upper and lower values which are based on error in the bias current and power dissipation. The capacitor between the positive and negative sense lines of 1000 pF is added for additional filtering of the noise that could form because the sense lines are typically long.

### 9.2.1.2.8.5 Temperate Sensing Using TSNS1 (Pin36) and TSNS2 (Pin 16)

The temperature sensing is accomplished using the relationship between base-emitter voltage and collector current. Local bypass capacitors are recommended for both TSNSx pins. In this design example, the recommended value for both bypass capacitors ( $C_{30}$  and  $C_{31}$ ) is 1000 pF.

### 9.2.1.2.8.6 Current Sensing Network Design Using CS1P (Pin 34), CS1N (Pin 35), CS2P (Pin 18), and CS2N (Pin 17)

In this design, current sensing is accomplished using the series resistance of the inductor. In order to do this, a large AC switching voltage forced across the inductor must be filtered out so that the measured voltage is only a DC drop. This filter is implemented via an R-C network directly across the output inductor. The R-C network is chosen such that it provides enough filtering for the application, but in this case the resistor value cannot exceed 2 k $\Omega$  in order to keep the error from the CSxN and CSxP pin bias current to a minimum. Also, the time constant of the filter has to match the time constant of the output inductor. Based on the component labels in 8-2, the following equation computes the capacitor value.

$$C_4 = \frac{L}{R_{DCR} \times R_5} = \frac{0.82 \,\mu\text{H}}{0.9 \,\text{m}\Omega \times 2 \,\text{k}\Omega} = 0.455 \,\mu\text{F}$$
 (38)

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

A practical capacitor value for the EVM was chosen to be 0.47  $\mu$ F. The capacitor  $C_{27}$  and  $C_{23}$  should be placed as close to the CSxP and CSxN pins as possible to provide good bypass filtering.  $R_5$  and  $R_6$  should be placed close to the inductor to prevent traces with the switch node voltage from being propagated across the board and getting close to sensitive pins.

### 9.2.1.2.8.7 PMBus Address ADDR1 (Pin 9), and ADDR0 (Pin 10)

These two pins are tied to resistors shown in Table 1 based on the desired digit combination that sets specific address for the PMBus protocol to read it. In this design example, a practical resistor value of  $36.5 k\Omega$  (R<sub>8</sub> and R<sub>9</sub>) was chosen to set the address.

### 9.2.1.2.8.8 Voltage Decoupling Capacitors

This device offers four pins that are available for DC bias voltage and each requires a small decoupling capacitor for proper functionality

### 9.2.1.2.8.8.1 VDD (Pin 31)

This device offers four pins that are available for DC bias voltage and each requires a small decoupling capacitor for proper functionality

#### 9.2.1.2.8.8.2 BP3 (Pin 32)

This application requires a 1- $\mu$ F ceramic capacitor ( $C_{12}$ ) for the internal regulator that supplies to the internal control of the device. Minimum allowed capacitance is 100 nF.

### 9.2.1.2.8.8.3 BNEXT (Pin 24)

This application requires a 0.1- $\mu$ F ceramic capacitor (C<sub>9</sub>) and a 10 k $\Omega$  resistor (R<sub>40</sub>) places in parallel to discharge the capacitor.

### 9.2.1.2.8.8.4 BP6 (Pin 25)

This application requires a  $1-\mu F$  ceramic capacitor ( $C_{10}$ ) for the internal regulator that supplies power to the gate drivers.

#### 9.2.1.2.8.8.5 Power Good PGOOD1 (Pin 33), PGOOD2 (Pin 19)

This application requires the PGOODx pin to be connected to the BP3 pin with a 10-k $\Omega$  resistor (R<sub>37</sub> and R<sub>19</sub>)

### 9.2.1.2.8.8.6 Bootstrap Capacitors BOOT1 (Pin 30), and BOOT2 (Pin 20)

This application requires a bootstrap capacitor connected between the BOOT1 pin and the SW1 pin and between the BOOT2 pin and the SW2 pin. The value of the bootstrap capacitor depends on the total gate charge of the high-side MOSFET and the amount of droop allowed on the bootstrap capacitor.

$$C_{BOOT} = \frac{Q_G}{\Delta V} = \frac{8.4 \text{ nC}}{0.2 \text{ V}} = 42 \text{ nF}$$
 (39)

For this application, a standard value of 100 nF is chosen for the capacitors  $C_1$  and  $C_5$ . In addition, series resistors (R1 and R4) are added to reduce the turn on speed of the high-side MOSFET and control the ringing. This resistor has only a limited effect because at the beginning of the HDRVx gate pulse, when the absolute value of gate voltage is still less than BP6, most of the gate current comes directly from BP6 instead of from the BOOT capacitor.

# 9.2.1.2.8.8.7 High-Side MOSFET (Gate) Resistor

In order to reduce the voltage spike on switching node further, it is recommended to add a high-side gate resistor and use a Schottky diode in parallel with the resistor (connect anode to gate, and connect cathode to driver) to maintain fast turn off. This application requires a Schottky diode If the gate resistor is more than 3  $\Omega$ , so as not to interfere with the anti-cross-conduction circuit.

The MOSFET resistor and Schottky diode are not presented on design sample, but they are recommended if the voltage spike on switching node or BOOT pin is above the absolute maximum rating and need to be reduced to avoid device failure.

Copyright © 2022 Texas Instruments Incorporated

### 9.2.1.2.8.8.8 Synchronization Setting SYNC (Pin 40)

This pin serves as a logic level input for external clock synchronization. A standard resistor value of 49.9  $\Omega$  is chosen for measurement purposes between TP17 and TP4.

### 9.2.1.2.8.8.9 BP6 (Pin 25)

The place holder for R34 resistor is used in the case of two-phase mode. This resistor ties the FB2 pin to the BP6 pin.

### 9.2.1.2.8.8.10 DIFFO (Pin 39)

Connected a 49.9- $\Omega$  series resistor within in the feedback loop to the DIFFO pin, This resistor is for loop response analysis and it is accessible at the test points for  $V_{OUT1}$  (test points TP9 and TP8) and  $V_{OUT2}$  (test points TP10 and TP9).

# 9.2.1.3 Application Curves







# 10 Power Supply Recommendations

This device is designed to operate from an input voltage supply between 4.5 V and 20 V. There is also input voltage and switch node voltage limitation from MOSFET. The proper bypassing of input supplies is critical for noise performance. See the MOSFET data sheet for more information.

# 11 Layout

# 11.1 Layout Guidelines

## 11.1.1 PCB Layout Guidelines

Layout is a critical portion of good power supply design. Below are the PCB layout considerations for TPS4022 device .

- If the analog ground (AGND) and power ground (PGND) are separated on the board, the power stage and
  related components should be terminated or bypassed to the power ground. Signal components of TPS4022
  device should be terminated or bypassed to the analog ground. Connect the thermal pad of the TPS4022
  device to power ground plane through sufficient vias. Connect AGND and PGND pins of the TPS4022 device
  to the thermal pad directly. The connection between AGND pin and thermal pad serves as the only
  connection between analog ground and power ground.
- If one common ground is used on the board, the TPS4022 device and related components must be placed on a noise quiet area which is isolated from fast switching voltage and current paths.
- Maintain placement of signal components and regulator bypass capacitors local to the TPS4022 device.
   Place them as close as possible to the pins to which they are connected. These components include the feedback resistors, frequency compensation, the RT resistor, ADDR0 and ADDR1 resistors, as well as bypass capacitors for BP3, BP6, and VDD.
- The VSNSx and GSNSx are remotely connected to the load through low ohm resistors, and they must be routed as a differential pair on noise quiet area. Place a high-frequency bypass capacitor between the VSNSx pin and the GSNSx pin, and place the capacitor close to the TPS4022 device.
- The CSxP pin and CSxN pin must be routed as a differential pair on noise quiet area. The resistor of R-C
  network should be placed close to inductor. The capacitor between CSxP pin and CSxN pin must be placed
  as close as possible to the TPS4022 device.
- Place the thermal transistor close to the inductor. A bypass capacitor with a value of 1-nF or larger must be placed close to the transistor. Use a separate ground trace for the transistor.

### 11.1.2 MOSFET Layout Guidelines

Below are the MOSFET layout considerations for. Please refer to the data sheet of the MOSFET for more layout information.

- Input bypass capacitors should be physically as close as possible to the VIN and GND pins of the MOSFET device. In addition, a high-frequency bypass capacitor on the MOSFET input voltage pins can help to reduce switching ringing.
- Minimize the SW copper area for best noise performance. Route sensitive traces away from SW, as it contains fast switching voltage and lends easily to capacitive coupling.

Copyright © 2022 Texas Instruments Incorporated



# 11.2 Layout Example



图 11-1. PCB Layout Recommendation

# 12 Device and Documentation Support

# 12.1 Device Support

 System Management Bus (SMBus) Specification, Version 2.0, SBS Implementers Forum, August 3, 2000 (http://smbus.org/)

### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 12.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

### 12.4 Trademarks

PMBus<sup>™</sup> is a trademark of SMIF, Inc..

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated



www.ti.com 26-Aug-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS40422RHAR     | ACTIVE     | VQFN         | RHA                | 40   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | TPS<br>40422            | Samples |
| TPS40422RHAT     | ACTIVE     | VQFN         | RHA                | 40   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | TPS<br>40422            | Samples |
| TPS40422RSBR     | ACTIVE     | WQFN         | RSB                | 40   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>40422            | Samples |
| TPS40422RSBT     | ACTIVE     | WQFN         | RSB                | 40   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>40422            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

www.ti.com 26-Aug-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Aug-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS40422RHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| TPS40422RHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| TPS40422RSBR | WQFN            | RSB                | 40 | 3000 | 330.0                    | 12.4                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |
| TPS40422RSBT | WQFN            | RSB                | 40 | 250  | 330.0                    | 12.4                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 26-Aug-2022



### \*All dimensions are nominal

| 7 III dilitoriciono di o nominali |              |                 |      |      |             |            |             |  |
|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| TPS40422RHAR                      | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |  |
| TPS40422RHAT                      | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |  |
| TPS40422RSBR                      | WQFN         | RSB             | 40   | 3000 | 338.0       | 355.0      | 50.0        |  |
| TPS40422RSBT                      | WQFN         | RSB             | 40   | 250  | 338.0       | 355.0      | 50.0        |  |

6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



5 x 5 mm, 0.4 mm pitch



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司