



www.ti.com

# 2.7V TO 5.5V LOW-POWER DUAL 10-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

#### **FEATURES**

- **Dual 10-Bit Voltage Output DAC**
- **Programmable Internal Reference**
- **Programmable Settling Time:** 
  - 0.8µs in Fast Mode
  - 2.8µs in Slow Mode
- Compatible With TMS320 and SPI™ Serial **Ports**
- Differential Nonlinearity < 0.1LSB Typ
- **Monotonic Over Temperature**

#### **APPLICATIONS**

- **Digital Servo Control Loops**
- **Digital Offset and Gain Adjustment**
- **Industrial Process Control**
- **Machine and Motion Control Devices**
- **Mass Storage Devices**

#### DESCRIPTION

The TLV5637 is a dual 10-bit voltage output DAC with a flexible 3-wire serial interface. The serial interface allows glueless interface to TMS320 and SPI™, QSPI™, and Microwire™ serial ports. It is programmed with a 16-bit serial string containing 2 control and 10 data bits.

The resistor string output voltage is buffered by a x2 gain rail-to-rail output buffer. The buffer features a Class AB output stage to improve stability and reduce settling time. The programmable settling time of the DAC allows the designer to optimize speed versus power dissipation. With its on-chip programmable precision voltage reference, the TLV5637 simplifies overall system design.

Because of its ability to source up to 1mA, the reference can also be used as a system reference. Implemented with a CMOS process, the device is designed for single supply operation from 2.7V to 5.5V. It is available in an 8-pin SOIC package to reduce board space in standard commercial and industrial temperature ranges.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI, QSPI are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor Corporation. All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **Terminal Functions**

| TERM     | TERMINAL |       | DESCRIPTION                                                          |  |  |  |
|----------|----------|-------|----------------------------------------------------------------------|--|--|--|
| NAME     | NO.      | I/O/P | DESCRIPTION                                                          |  |  |  |
| AGND     | 5        | Р     | Ground                                                               |  |  |  |
| CS       | 3        | I     | Chip select. Digital input active low, used to enable/disable inputs |  |  |  |
| DIN      | 1        | I     | Digital serial data input                                            |  |  |  |
| OUTA     | 4        | I     | DAC A analog voltage output                                          |  |  |  |
| OUTB     | 7        | 0     | DAC B analog voltage output                                          |  |  |  |
| REF      | 6        | I/O   | Analog reference voltage input/output                                |  |  |  |
| SCLK     | 2        | I     | pigital serial clock input                                           |  |  |  |
| $V_{DD}$ | 8        | Р     | Positive power supply                                                |  |  |  |



# **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range (unless otherwise noted).

|                                                      |                                  | UNIT           |
|------------------------------------------------------|----------------------------------|----------------|
| Supply voltage (V <sub>DD</sub> to AGND)             |                                  | 7V             |
| Reference input voltage range                        | -0.3 V to V <sub>DD</sub> + 0.3V |                |
| Digital input voltage range                          | -0.3 V to V <sub>DD</sub> + 0.3V |                |
| Operating free-air temperature range, T <sub>A</sub> | TLV5637C                         | 0°C to +70°C   |
|                                                      | TLV5637I                         | -40°C to +85°C |
| Storage temperature range, T <sub>stg</sub>          | −65°C to +150°C                  |                |
| Lead temperature 1,6mm (1/16 inch) from              | +260°C                           |                |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### RECOMMENDED OPERATING CONDITIONS

|                                                     |                                             | MIN  | NOM   | MAX                  | UNIT |  |
|-----------------------------------------------------|---------------------------------------------|------|-------|----------------------|------|--|
| Cupply valtage V                                    | V <sub>DD</sub> = 5 V                       | 4.5  | 5     | 5.5                  | V    |  |
| Supply voltage, V <sub>DD</sub>                     | V <sub>DD</sub> = 3 V                       | 2.7  | 3     | 3.3                  | V    |  |
| Power on threshold voltage, POR                     |                                             | 0.55 |       | 2                    | V    |  |
| Himb lavel digital invest valtage V                 | DV <sub>DD</sub> = 2.7 V                    | 2    |       |                      | V    |  |
| High-level digital input voltage, V <sub>IH</sub>   | DV <sub>DD</sub> = 5.5 V                    | 2.4  |       |                      |      |  |
| Lauren dietalierut valtaan V                        | $DV_{DD} = 2.7 \text{ V}$                   |      |       | 0.6                  | V    |  |
| Low-level digital input voltage, V <sub>IL</sub>    | DV <sub>DD</sub> = 5.5 V                    |      |       | 1                    | V    |  |
| Reference voltage, V <sub>ref</sub> to REF terminal | V <sub>DD</sub> = 5 V (see <sup>(1)</sup> ) | AGND | 2.048 | V <sub>DD</sub> -1.5 | V    |  |
| Reference voltage, V <sub>ref</sub> to REF terminal | V <sub>DD</sub> = 3 V (see <sup>(1)</sup> ) | AGND | 1.024 | V <sub>DD</sub> -1.5 | V    |  |
| Load resistance, R <sub>L</sub>                     | ·                                           | 2    |       |                      | kΩ   |  |
| Load capacitance, C <sub>L</sub>                    |                                             |      |       | 100                  | pF   |  |
| Clock frequency, f <sub>CLK</sub>                   |                                             |      |       | 20                   | MHz  |  |
| On creating from air to consent up. T               | TLV5637C                                    | 0    |       | +70                  | °C   |  |
| Operating free-air temperature, T <sub>A</sub>      | TLV5637I                                    | -40  |       | +85                  | -0   |  |

<sup>(1)</sup> Due to the x2 output buffer, a reference input voltage ≥ (V<sub>DD</sub> - 0.4V)/2 causes clipping of the transfer function. The output buffer of the internal reference must be disabled, if an external reference is used.



#### **ELECTRICAL CHARACTERISTICS**

Over recommended operating conditions (unless otherwise noted).

| POWER           | R SUPPLY                     |                               |                           |      |        |       |      |
|-----------------|------------------------------|-------------------------------|---------------------------|------|--------|-------|------|
|                 | PARAMETER                    | TEST CON                      | IDITIONS                  |      | MIN TY | MAX   | UNIT |
|                 |                              |                               | \/                        | Fast | 4.     | 2 7   | mA   |
|                 |                              | $V_{DD} = 5V$ , Int. ref.     |                           | Slow |        | 2 3.6 | mA   |
|                 |                              |                               | \/ 2\/ Int rof            | Fast | 3.     | 6.3   | mA   |
|                 | Dower oupply ourrent         | No load, All inputs = AGND or | $V_{DD} = 3V$ , Int. ref. | Slow | 1.     | 7 3.0 | mA   |
| I <sub>DD</sub> | Power supply current         | $V_{DD}$ , DAC latch = 0x800  | \/ 5\/ 5\* ==f            | Fast | 3.     | 6.3   | mA   |
|                 |                              |                               | $V_{DD} = 5V$ , Ext. ref. | Slow | 1.     | 7 3.0 | mA   |
|                 |                              |                               | \/ 2\/ Ext rof            | Fast | 3.     | 5.7   | mA   |
|                 |                              |                               | $V_{DD} = 3V$ , Ext. ref. | Slow | 1.     | 1 2.6 | mA   |
|                 | Power-down supply current    |                               |                           |      | 0.0    | I 10  | μΑ   |
| DCDD            | Dower cumby rejection ratio  | Zero scale, See (1)           |                           | 6    | 5      | ٩D    |      |
| PSRR            | Power supply rejection ratio | Full scale, See (2)           |                           |      | 6      | 5     | dB   |

Power supply rejection ratio at zero scale is measured by varying  $V_{DD}$  and is given by:  $PSRR = 20 \log [(E_{ZS}(V_{DD}max) - V_{DD}max)]$  $E_{ZS}(V_{DD}min))/V_{DD}max$ 

Power supply rejection ratio at full scale is measured by varying  $V_{DD}$  and is given by: PSRR = 20 log [(E<sub>G</sub>(V<sub>DD</sub>max) –  $E_G(V_{DD}min))/V_{DD}max$ 

| STATIO             | DAC SPECIFICATIONS                            |                                                        |     |      |                      |                |
|--------------------|-----------------------------------------------|--------------------------------------------------------|-----|------|----------------------|----------------|
|                    | PARAMETER                                     | TEST CONDITIONS                                        | MIN | TYP  | MAX                  | UNIT           |
|                    | Resolution                                    |                                                        | 10  |      |                      | bits           |
| INL                | Integral nonlinearity, end point adjusted     | See <sup>(1)</sup>                                     |     | ±0.4 | ±1                   | LSB            |
| DNL                | Differential nonlinearity                     | See (2)                                                |     | ±0.1 | ±0.5                 | LSB            |
| E <sub>ZS</sub>    | Zero-scale error (offset error at zero scale) | See (3)                                                |     |      | ±24                  | mV             |
| E <sub>ZS</sub> TC | Zero-scale-error temperature coefficient      | See (4)                                                |     | 10   |                      | ppm/°C         |
| E <sub>G</sub>     | Gain error                                    | See (5)                                                |     |      | ±0.6                 | % full scale V |
| $E_GT_C$           | Gain error temperature coefficient            | See (6)                                                |     | 10   |                      | ppm/°C         |
| OUTPL              | JT SPECIFICATIONS                             |                                                        |     |      |                      |                |
| Vo                 | Output voltage                                | $R_L = 10k\Omega$                                      | 0   |      | V <sub>DD</sub> -0.4 | V              |
|                    | Output load regulation accuracy               | V <sub>O</sub> = 4.096V, 2.048V, R <sub>L</sub> = 2 kΩ |     |      | ±0.25                | % full scale V |

<sup>(1)</sup> The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors. Tested from code 32 to 4095.

(3) Zero-scale error is the deviation from zero voltage output when the digital input code is zero.

The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

 <sup>(4)</sup> Zero-scale-error temperature coefficient is given by: E<sub>ZS</sub> TC = [E<sub>ZS</sub> (T<sub>max</sub>) - E<sub>ZS</sub> (T<sub>min</sub>)]/V<sub>ref</sub>× 10<sup>6</sup>/(T<sub>max</sub>- T<sub>min</sub>).
 (5) Gain error is the deviation from the ideal output (2V<sub>ref</sub>- 1LSB) with an output load of 10 k excluding the effects of the zero-error.
 (6) Gain temperature coefficient is given by: E<sub>G</sub> TC = [E<sub>G</sub>(T<sub>max</sub>) - E<sub>G</sub> (T<sub>min</sub>)]/V<sub>ref</sub>× 10<sup>6</sup>/(T<sub>max</sub>- T<sub>min</sub>).



# **ELECTRICAL CHARACTERISTICS (Continued)**

over recommended operating conditions (unless otherwise noted)

| REFERENC                 | REFERENCE PIN CONFIGURED AS OUTPUT (REF) |                         |       |       |       |      |  |  |  |  |  |
|--------------------------|------------------------------------------|-------------------------|-------|-------|-------|------|--|--|--|--|--|
|                          | PARAMETER                                | TEST CONDITIONS         | MIN   | TYP   | MAX   | UNIT |  |  |  |  |  |
| V <sub>ref(OUTL)</sub>   | Low reference voltage                    |                         | 1.003 | 1.024 | 1.045 | V    |  |  |  |  |  |
| V <sub>ref(OUTH)</sub>   | High reference voltage                   | V <sub>DD</sub> > 4.75V | 2.027 | 2.048 | 2.069 | V    |  |  |  |  |  |
| I <sub>ref(source)</sub> | Output source current                    |                         |       |       | 1     | mA   |  |  |  |  |  |
| I <sub>ref(sink)</sub>   | Output sink current                      |                         | 1     |       |       | mA   |  |  |  |  |  |
|                          | Load capacitance                         |                         |       |       | 100   | pF   |  |  |  |  |  |
| PSRR                     | Power supply rejection ratio             |                         |       | 65    |       | dB   |  |  |  |  |  |

| REF     | REFERENCE PIN CONFIGURED AS INPUT (REF) |                                                          |      |     |     |                       |           |  |  |  |
|---------|-----------------------------------------|----------------------------------------------------------|------|-----|-----|-----------------------|-----------|--|--|--|
|         | PARAMETER                               | TEST CONDITIONS                                          |      | MIN | TYP | MAX                   | UNIT      |  |  |  |
| VI      | Input voltage                           |                                                          |      | 0   |     | V <sub>DD</sub> -1. 5 | V         |  |  |  |
| $R_{l}$ | Input resistance                        |                                                          |      |     | 10  |                       | $M\Omega$ |  |  |  |
| Cı      | Input capacitance                       |                                                          |      |     |     |                       | pF        |  |  |  |
|         | Deference input bandwidth               | REF = $0.2V_{PP} + 1.024V dc$                            | Fast |     | 1.3 |                       | MHz       |  |  |  |
|         | Reference input bandwidth               | REF = 0.2Vpp + 1.024V dC                                 |      | 525 |     | kHz                   |           |  |  |  |
|         | Reference feedthrough                   | REF = $1V_{PP}$ at 1 kHz + 1.024V dc, See <sup>(1)</sup> |      | 80  |     | dB                    |           |  |  |  |

<sup>(1)</sup> Reference feedthrough is measured at the DAC output with an input code = 0x000.

| DIGI            | TAL INPUTS                       |                 |     |     |     | ·    |
|-----------------|----------------------------------|-----------------|-----|-----|-----|------|
|                 | PARAMETER                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| I <sub>IH</sub> | High-level digital input current | $V_I = V_{DD}$  |     |     | 1   | μΑ   |
| $I_{\rm IL}$    | Low-level digital input current  | $V_1 = 0V$      | 1   |     |     | μA   |
| Ci              | Input capacitance                |                 |     | 8   |     | pF   |



#### **ELECTRICAL CHARACTAERISTICS (CONTINUED)**

over recommended operating conditions (unless otherwise noted)

| ANALOG             | OUTPUT DYNAMIC PERFORMANC          | E                                                                      |                                        |      |     |      |     |         |
|--------------------|------------------------------------|------------------------------------------------------------------------|----------------------------------------|------|-----|------|-----|---------|
| PARAMET            | rer                                | TEST CONDITIONS                                                        | MIN                                    | TYP  | MAX | UNIT |     |         |
|                    | Output patting time full apple     | B = 10k0 C = 100pE                                                     | See (1)                                | Fast |     | 0.8  | 2.4 |         |
| t <sub>s(FS)</sub> | Output settling time, full scale   | $R_L = 10k\Omega$ , $C_L = 100pF$ ,                                    | See W                                  | Slow |     | 2.8  | 5.5 | ps<br>5 |
|                    | Output settling time, code to code | $R_1 = 10k\Omega$ , $C_1 = 100pF$ ,                                    | See (2)                                | Fast |     | 0.4  | 1.2 | us      |
| t <sub>s(CC)</sub> | Output settiing time, code to code | $R_L = 10K22$ , $G_L = 100pr$ ,                                        | 366 (=)                                | Slow |     | 8.0  | 1.6 |         |
| SR                 | Slew rate                          | B = 10k0 C = 100pE                                                     | See (3)                                | Fast |     | 12   |     | V/µs    |
| SK                 | Siew rate                          | $R_L = 10k\Omega$ , $C_L = 100pF$ ,                                    | See (e)                                | Slow |     | 1.8  |     | V/μS    |
|                    | Glitch energy                      | DIN = 0 to 1, $f_{CLK} = 100kHz$ ,                                     | $\overline{\text{CS}} = V_{\text{DD}}$ |      |     | 5    |     | nV-S    |
| SNR                | Signal-to-noise ratio              |                                                                        |                                        |      | 53  | 56   |     |         |
| S/(N+D)            | Signal-to-noise + distortion       | f _ 400kCDC f _ 1kHz D                                                 | - 10k0 C - 1                           | 00nE | 50  | 54   |     | dB      |
| THD                | Total harmonic distortion          | $f_s = 480kSPS$ , $f_{out} = 1kHz$ , $R_L = 10k\Omega$ , $C_L = 100pF$ |                                        |      |     | 61   | 50  | uБ      |
| SFDR               | Spurious free dynamic range        |                                                                        |                                        |      | 51  | 62   |     |         |

<sup>(1)</sup> Settling time is the time for the output signal to remain within ±0.5LSB of the final measured value for a digital input code change of 0x020 to 0xFDF or 0xFDF to 0x020 respectively. Not tested, assured by design.

#### **DIGITAL INPUT TIMING REQUIREMENTS**

|                         |                                                                                                    | MIN | NOM | MAX | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>su(CS-CK)</sub>  | Setup time, CS low before first negative SCLK edge                                                 | 10  |     |     | ns   |
| t <sub>su(C16-CS)</sub> | Setup time, 16th negative SCLK edge (when D0 is sampled) before $\overline{\text{CS}}$ rising edge | 10  |     |     | ns   |
| t <sub>wH</sub>         | SCLK pulse width high                                                                              | 25  |     |     | ns   |
| t <sub>wL</sub>         | SCLK pulse width low                                                                               | 25  |     |     | ns   |
| t <sub>su(D)</sub>      | Setup time, data ready before SCLK falling edge                                                    | 10  |     |     | ns   |
| t <sub>h(D)</sub>       | Hold time, data held valid after SCLK falling edge                                                 | 5   |     |     | ns   |

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Timing Diagram

<sup>(2)</sup> Settling time is the time for the output signal to remain within ± 0.5LSB of the final measured value for a digital input code change of one count. Not tested, assured by design.

<sup>(3)</sup> Slew rate determines the time it takes for a change of the DAC output from 10% to 90% full-scale voltage.



#### **TYPICAL CHARACTERISTICS**



#### Figure 2.

#### **POWER DOWN SUPPLY CURRENT**



# Figure 4.

# FREE-AIR TEMPERATURE 4.5 4 Fast Mode 2.5 Slow Mode 1.5

 $V_{DD} = 3 V$ 

V<sub>ref</sub> = Int. 1 V

SUPPLY CURRENT

 $T_A$  – Free-Air Temperature – °C Figure 3.

-40-30-20-10 0 10 20 30 40 50 60 70 80 90

#### **OUTPUT VOLTAGE**

Input Code = 1023 (Both DACs)

vs LOAD CURRENT



Figure 5.



#### **TYPICAL CHARACTERISTICS (continued)**



f - Frequency - Hz

Figure 9.

Sink Current - mA

Figure 8.



#### **TYPICAL CHARACTERISTICS (continued)**

# TOTAL HARMONIC DISTORTION

#### vs **FREQUENCY**



#### INTEGRAL NONLINEARITY ERROR







#### APPLICATION INFORMATION

#### **GENERAL FUNCTION**

The TLV5637 is a dual 10-bit, single supply DAC, based on a resistor string architecture. It consists of a serial interface, a speed and power-down control logic, a programmable internal reference, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by reference) is given by:

$$2 REF \frac{CODE}{0x1000} [V]$$

Where REF is the reference voltage and CODE is the digital input value in the range 0x000 to 0xFFF. Because it is a 10-bit DAC, only D11 to D2 are used. D0 and D1 are ignored. A power-on reset initially puts the internal latches to a defined state (all bits zero).

#### **SERIAL INTERFACE**

A falling edge of  $\overline{CS}$  starts shifting the data bit-per-bit (starting with the MSB) to the internal register on the falling edges of SCLK. After 16 bits have been transferred or  $\overline{CS}$  rises, the content of the shift register is moved to the target latches (DAC A, DAC B, BUFFER, CONTROL), depending on the control bits within the data word.

Figure 13 shows examples of how to connect the TLV5637 to TMS320, SPI, and Microwire.



Figure 13. Three-Wire Interface

Notes on SPI and Microwire: Before the controller starts the data transfer, the software has to generate a falling edge on the I/O pin connected to  $\overline{CS}$ . If the word width is 8 bits (SPI and Microwire), two write operations must be performed to program the TLV5637. After the write operation(s), the holding registers or the control register are updated automatically on the 16th positive clock edge.

#### SERIAL CLOCK FREQUENCY AND UPDATE RATE

The maximum serial clock frequency is given by:

$$f_{sclkmax} = \frac{1}{(t_{whmin} + t_{wlmin})} = 20MHz$$

The maximum update rate is:

$$f_{updatemax} = \frac{1}{16 (t_{whmin} + t_{wlmin})} = 1.25MHz$$

Note that the maximum update rate is just a theoretical value for the serial interface, as the settling time of the TLV5637 has to be considered as well.



#### **APPLICATION INFORMATION (continued)**

#### **DATA FORMAT**

The 16-bit data word for the TLV5637 consists of two parts:

- Program bits (D15..D12)
- New data (D11..D0)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6    | D5      | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|-------|---------|----|----|----|----|----|
| R1  | SPD | PWR | R0  |     |     |    |    |    | 12 Da | ta bits |    |    |    |    |    |

SPD: Speed control bit  $1 \rightarrow$  fast mode  $0 \rightarrow$  slow mode

PWR: Power control bit  $1 \rightarrow \text{power down}$   $0 \rightarrow \text{normal operation}$ 

The following table lists the possible combination of the register select bits:

#### **Register Select Bits**

| R1 | R0 | REGISTER                                                   |  |  |  |  |
|----|----|------------------------------------------------------------|--|--|--|--|
| 0  | 0  | Write data to DAC B and BUFFER                             |  |  |  |  |
| 0  | 1  | e data to BUFFER                                           |  |  |  |  |
| 1  | 0  | 0 Write data to DAC A and update DAC B with BUFFER content |  |  |  |  |
| 1  | 1  | Write data to control register                             |  |  |  |  |

The meaning of the 12 data bits depends on the register. If one of the DAC registers or the BUFFER is selected, then the 12 data bits determine the new DAC value:

#### Data Bits: DAC A, DAC B and BUFFER

| D11           | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------|-----|----|----|----|----|----|----|----|----|----|----|
| New DAC Value |     |    |    |    |    |    |    |    |    | 0  | 0  |

If control is selected, then D1, D0 of the 12 data bits are used to program the reference voltage:

#### **Data Bits: CONTROL**

| D11         | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0   |
|-------------|-----|----|----|----|----|----|----|----|----|------|------|
| Х           | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | REF1 | REF0 |
| X: don't ca | re  |    |    |    |    |    |    |    |    |      |      |

REF1 and REF0 determine the reference source and, if internal reference is selected, the reference voltage.



#### **APPLICATION INFORMATION**

#### REFERENCE BITS

| REF1 | REF0 | REFERENCE |
|------|------|-----------|
| 0    | 0    | External  |
| 0    | 1    | 1.024V    |
| 1    | 0    | 2.048V    |
| 1    | 1    | External  |

#### **CAUTION:**

If external reference voltage is applied to the REF pin, external reference MUST be selected.

#### **EXAMPLES OF OPERATION:**

1. Set DAC A output, select fast mode, select internal reference at 2.048V:

| a.  | Set refe                                          | erence | voltage | to 2.04 | 18V (CC                | ONTRO | L regis | ter) |    |    |    |    |    |    |    |
|-----|---------------------------------------------------|--------|---------|---------|------------------------|-------|---------|------|----|----|----|----|----|----|----|
| D15 | D14                                               | D13    | D12     | D11     | D1Ò                    | D9    | D8      | Ď7   | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 1   | 1                                                 | 0      | 1       | 0       | 0                      | 0     | 0       | 0    | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| b.  | b. Write new DAC A value and update DAC A output: |        |         |         |                        |       |         |      |    |    |    |    |    |    |    |
| D15 | D14                                               | D13    | D12     | D11     | D10                    | D9    | D8      | D7   | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 1   | 1                                                 | 0      | 0       |         | New DAC A output value |       |         |      |    |    |    |    |    |    |    |

The DAC A output is updated on the rising clock edge after D0 is sampled.

To output data consecutively using the same DAC configuration, it is not necessary to program the CONTROL register again.

2. Set DAC B output, select fast mode, select external reference:

| a.  | Select of | externa | l refere | nce (C | ONTRO | DL reais | ster): |    |    |    |    |    |    |    |    |
|-----|-----------|---------|----------|--------|-------|----------|--------|----|----|----|----|----|----|----|----|
| D15 | D14       | D13     | D12      | D11    | D10   | D9       | Ď8     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 1   | 1         | 0       | 1        | 0      | 0     | 0        | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

b. Write new DAC B value to BUFFER and update DAC B output:

| D15 | D14 | D13 | D12 | D11 | D10 | D9    | D8     | D7        | D6      | D5       | D4      | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|-------|--------|-----------|---------|----------|---------|----|----|----|----|
| 0   | 1   | 0   | 0   |     |     | New I | BUFFER | content a | and DAC | B output | t value |    |    | 0  | 0  |

The DAC A output is updated on the rising clock edge after D0 is sampled.

To output data consecutively using the same DAC configuration, it is not necessary to program the CONTROL register again.

1. Set DAC A value, set DAC B value, update both simultaneously, select slow mode, select internal reference at 1.024V:

|     | referen                                                     | ce at 1. | .024V:  |        |                                 |       |       |         |           |     |    |    |    |    |    |  |
|-----|-------------------------------------------------------------|----------|---------|--------|---------------------------------|-------|-------|---------|-----------|-----|----|----|----|----|----|--|
| a   | a. Set reference voltage to 1.024V (CONTROL register):  D15 |          |         |        |                                 |       |       |         |           |     |    |    |    |    |    |  |
| D15 | D14                                                         | D13      | D12     | D11    | D1Ò                             | D9    | D8    | Ď7      | D6        | D5  | D4 | D3 | D2 | D1 | D0 |  |
| 1   | 0                                                           | 0        | 1       | 0      | 0 0 0 0 0 0 0 0 0               |       |       |         |           |     |    |    |    |    |    |  |
| b.  | Write d                                                     | ata for  | DAC B   | to BUF | FER:                            |       |       |         |           |     |    |    |    |    |    |  |
| D15 | D14                                                         | D13      | D12     | D11    | D10                             | D2    | D1    | D0      |           |     |    |    |    |    |    |  |
| 0   | 0                                                           | 0        | 1       |        |                                 |       |       | New DAG | C B value | )   |    |    |    | 0  | 0  |  |
| C.  | Write n                                                     | ew DA    | C A val | ue and | update                          | DAC A | and B | simult  | aneous    | ly: |    |    |    |    |    |  |
| D15 | D14                                                         | D13      | D12     | D11    | D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 |       |       |         |           |     |    |    |    |    | D0 |  |
| 1   | 0                                                           | 0        | 0       |        | New DAC A value                 |       |       |         |           |     |    |    |    |    |    |  |
|     |                                                             |          |         |        |                                 |       |       |         |           |     |    |    |    |    |    |  |

Both outputs are updated on the rising clock edge after D0 from the DAC A data word is sampled.

Set power down mode:

| D15     | D14     | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------|---------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| Х       | X       | 1   | X   | X   | Χ   | Χ  | Χ  | Х  | Χ  | Х  | Χ  | X  | Х  | Χ  | Х  |
| X = Don | 't care |     |     |     |     |    |    |    |    |    |    |    |    |    |    |



#### LINEARITY, OFFSET, AND GAIN ERROR USING SINGLE ENDED SUPPLIES

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset, the output voltage may not change with the first code, depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0V.

The output voltage then remains at zero until the input code value produces a sufficiently positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 14.



Figure 14. Effect of Negative Offset (Single Supply)

This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs 0) and full-scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage.



#### **DEFINITIONS OF SPECIFICATIONS AND TERMINOLOGY**

#### Integral Nonlinearity (INL)

The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.

#### **Differential Nonlinearity (DNL)**

The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

#### Zero-Scale Error (Ezs)

Zero-scale error is defined as the deviation of the output from 0V at a digital input value of 0.

#### GAIN ERROR (E<sub>G</sub>)

Gain error is the error in slope of the DAC transfer function.

#### SIGNAL-TO-NOISE RATIO + DISTORTION (S/N+D)

S/N+D is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels.

#### SPURIOUS FREE DYNAMIC RANGE (SFDR)

Spurious free dynamic range is the difference between the rms value of the output signal and the rms value of the spurious signal within a specified bandwidth. The value for SFDR is expressed in decibels.





# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from B Revision (January 2004) to C Revision  | Page |
|----|------------------------------------------------------|------|
| •  | Changed —moved package option table from front page. | 3    |





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TLV5637CD        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 5637C                   | Samples |
| TLV5637CDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 5637C                   | Samples |
| TLV5637ID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 56371                   | Samples |
| TLV5637IDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 56371                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



### PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV5637CDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV5637IDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV5637CDR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TLV5637IDR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLV5637CD | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5637ID | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated