

🕳 Sample &

Buy





ZHCSDE6B - FEBRUARY 2015 - REVISED AUGUST 2015

Support &

Community

**.**...

# AFE5818 具有 140mW/通道功耗、 0.75nV/√Hz 噪声、14 位 65MSPS 或 12 位 80MSPS ADC 以及 CW 无源 混频器的 16 通道超声波模拟前端

Technical

Documents

# 1 特性

- 16 通道全套模拟前端:
  - LNA、VCAT、PGA、LPF、ADC和 CW 混频器
- LNA 具有可编程增益:
  - 增益: 24dB、18dB 以及 12dB
  - 线性输入范围:
     0.25V<sub>PP</sub>、0.5V<sub>PP</sub> 以及 1V<sub>PP</sub>
  - - 输入引入噪声:

     0.63nV/√Hz、0.7nV/√Hz 以及 0.9nV/√Hz
  - 可编程有源终端
- 压控衰减器 (VCAT): 40dB
- 可编程增益放大器 (PGA):
   24dB 和 30dB
- 总信号链增益: 54dB(最大值)
- 三阶线性相位 LPF:
  - 10MHz、15MHz、20MHz、30MHz、35MHz 以及 50MHz
- 模数转换器 (ADC):
  - 14 位 ADC: 65MSPS 时 75dBFS SNR
  - 12 位 ADC: 80MSPS 时 72dBFS SNR
- 低压差分信令 (LVDS) 接口最大速度达 1Gbps
- 噪声和功率优化(全通道):
  - 0.75nV/√Hz、65MSPS 时每通道 140mW
  - 1.1nV/√Hz、40MSPS 时每通道 91.5mW
  - CW 模式下每通道 80mW
- 出色的器件间增益匹配:
  - ±0.5dB(典型值)和 ±1.1dB(最大值)
- 低谐波失真
- 快速且持续的过载恢复

• CWD 无源混频器:

Tools &

Software

- 低近端相位噪声:
   在偏离 2.5MHz 载波信号 1KHz 时为
   –156dBc/Hz
- 相位分辨率: N/16
- 支持 16X、8X、4X 和 1X CW 时钟
- 三阶和五阶谐波 12dB 抑制
- CWD 高通滤波器会抑制不良低频信号 < 1kHz
- 小型封装: 15mm × 15mm NFBGA-289

# 2 应用

- 医疗超声波成像
- 无损检测设备
- 声纳成像设备
- 多通道高速数据采集

# 3 说明

AFE5818 是一套高度集成的模拟前端 (AFE) 解决方案,专用于要求高性能和小尺寸的超声波系统。该器件集成了完整的时间增益控制 (TGC) 成像路径和连续波多普勒 (CWD) 路径。该器件还允许选择多种功率和噪声组合,从而优化系统性能。因此,AFE5818 是一套适合高端便携式系统的超声波 AFE 解决方案。

中)

| 器件信息(1) |             |                   |  |  |  |  |
|---------|-------------|-------------------|--|--|--|--|
| 器件型号    | 封装          | 封装尺寸(标称值)         |  |  |  |  |
| AFE5818 | NFBGA (289) | 15.00mm x 15.00mm |  |  |  |  |
|         |             |                   |  |  |  |  |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。





53

# 目录

15

| 1 | 特性   |                                            |
|---|------|--------------------------------------------|
| 2 | 应用   |                                            |
| 3 | 说明   | 1                                          |
| 4 | 修订   | 历史记录                                       |
| 5 | 说明   | (续)                                        |
| 6 | Dev  | ice Comparison Table5                      |
| 7 | Pin  | Configuration and Functions                |
| 8 | Spe  | cifications 11                             |
|   | 8.1  | Absolute Maximum Ratings 11                |
|   | 8.2  | ESD Ratings 11                             |
|   | 8.3  | Recommended Operating Conditions 12        |
|   | 8.4  | Thermal Information 12                     |
|   | 8.5  | Electrical Characteristics 13              |
|   | 8.6  | Digital Characteristics 19                 |
|   | 8.7  | Output Interface Timing 20                 |
|   | 8.8  | Serial Interface Timing Characteristics 21 |
|   | 8.9  | Typical Characteristics 22                 |
| 9 | Deta | ailed Description 33                       |
|   | 9.1  | Overview                                   |
|   | 9.2  | Functional Block Diagram 34                |
|   | 9.3  | Feature Description                        |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

#### Changes from Revision A (July 2015) to Revision B

|   | 已更改文献编号以将完整版文档发布至 Web                                                                                                                                                                 | 1  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   | Added Device Comparison Table                                                                                                                                                         | 5  |
| • | Changed the common-mode voltage value from <i>1.5 V</i> to <i>2.5 V</i> in the descriptions of the CLKM_1X , CLKP_1X, CLKM_16X , and CLKP_16X, rows in the <i>Pin Functions</i> table | 7  |
|   | Changed the pulldown resistor value from 100 k $\Omega$ to 20-k $\Omega$ in the description of the TX_TRIG pin in the <i>Pin Functions</i> table                                      | 10 |
|   | Changed Absolute Maximum Ratings table: deleted Voltage at digital inputs row and added Voltage at all digital inputs except CW clocks and Voltage at CW clock input pins rows        | 11 |
| • | Changed the typical specifications of last four rows of TGC Full-Signal Channel, Channel-to-channel noise correlation factor parameter in the Electrical Characteristics table        | 14 |
|   | Changed test conditions of second row in Power Dissipation, CW mode parameter in the Electrical Characteristics table                                                                 | 18 |
| • | Changed SDATA to SDIN in title of CMOS Digital Inputs section in the Digital Characteristics table                                                                                    | 19 |
|   | Changed typical specification from 25 to 50 in z <sub>o</sub> parameter of <i>Digital Characteristics</i> table                                                                       | 19 |
| • | Changed typical specifications of ADC Timing, C <sub>d</sub> parameter in Output Interface Timing table                                                                               | 20 |
|   | Changed Figure 1                                                                                                                                                                      | 21 |
|   | Changed Figure 56 and Figure 57                                                                                                                                                       | 31 |
|   | Changed input to Serial Interface block from SDATA to SDIN in Functional Block Diagram                                                                                                | 34 |
|   | Changed Figure 84: changed values of t_setup and t_hold                                                                                                                               | 55 |
| • | Deleted Setup and Hold Time Constraints for a Hardware RESET figure and associated description because this data was determined to be misleading                                      | 55 |
|   | Changed input to Serial Interface block from SDATA to SDIN in Figure 98                                                                                                               |    |
|   | Changed input to Serial Interface block from SDATA to SDIN in Figure 99                                                                                                               | 69 |

www.ti.com.cn

Page

|    | 9.4  | Device Functional Modes             | 72 |
|----|------|-------------------------------------|----|
|    | 9.5  | Programming                         | 76 |
| 10 | Арр  | lication and Implementation         |    |
|    | 10.1 | Application Information             | 78 |
|    | 10.2 | Typical Application                 | 78 |
|    | 10.3 | Do's and Don'ts                     | 82 |
|    | 10.4 | Initialization Set Up               | 82 |
| 11 | Pow  | ver Supply Recommendations          | 83 |
|    | 11.1 | Power Sequencing and Initialization | 83 |
| 12 | Laye | out                                 | 84 |
|    | 12.1 | Layout Guidelines                   | 84 |
|    | 12.2 | Layout Example                      | 85 |

13.1 Serial Register Map ...... 91 14 器件和文档支持 ...... 149 14.1 文档支持......149 14.3 静电放电警告...... 149 14.4 Export Control Notice...... 149 14.5 Glossary ...... 149 机械、封装和可订购信息......150

15.1 托盘信息...... 151



# 修订历史记录 (接下页)

| • | Changed Test Patterns section to improve clarity                                                       | 72 |
|---|--------------------------------------------------------------------------------------------------------|----|
| • | Changed AFE8 to AFE4 in Figure 103                                                                     | 78 |
| • | Added footnote to Figure 104                                                                           | 79 |
| • | Changed Figure 108                                                                                     | 85 |
| • | Changed SDATA to SDIN in list of SPI control signals in first paragraph of Serial Register Map section | 91 |
| • | Changed bit type from R/W to W in Register 0                                                           | 92 |
| • | Changed CUSTOM_PATTERN[13:0] to CUSTOM_PATTERN[15:0] in register address 5 of Table 14                 | 93 |
| • | Changed Register 5 in the ADC Register Map section                                                     | 99 |

# Changes from Original (February 2015) to Revision A

### Page

| • | 已从文档中删除 AFE58JD18                              | . 1 |
|---|------------------------------------------------|-----|
| • | 已添加 AFE58JD18 至文档                              | . 1 |
| • | 已更改压控衰减器 (VCAT)、LVDS 接口最大速度和噪声和功率优化(全通道) 特性 要点 | . 1 |
| • | 已删除无源混频器的第二个分项至最后一个分项(特性部分)                    | . 1 |
| • | 已添加 AFE58JD18 特定的 特性 要点                        | . 1 |
| • | 己更改输出接口和数字 I/Q 解调器列的标题(在器件信息表                  | . 1 |



5 说明 (续)

AFE5818 共有 16 通道,每通道有一个压控放大器 (VCA),一个同步采样 14 位和 12 位模数转换器 (ADC) 以及一 个连续波 (CW) 混频器。每个 VAC 包含一个低噪声放大器 (LNA)、一个电压控制器衰减器 (VCAT)、一个可编程增 益放大器 (PGA) 和一个低通滤波器 (LPF)。LNA 增益可编程,并且支持 250mV<sub>PP</sub> 至 1V<sub>PP</sub> 输入信号和可编程有源 终端。超低噪声 VCAT 提供 40dB 衰减控制范围并且可改善整体低增益 SNR,这由于有谐波和近场成像。PGA 提 供 24dB 和 30dB 增益选项。在 ADC 前,可配置 10MHz、15MHz、20MHz、30MHz、35 MHz 或 50MHz 低通滤 波器 (LPF) 来支持不同频率的 各种 超声波应用。

AFE5818 还集成了一个低功耗混频器和一个低噪声混合放大器,用以生成一个片载 CWD 波束形成器。可将 16 个可选相位延迟应用于每个模拟输入信号。此外,器件采用独特的三阶和五阶谐波抑制滤波器来增强 CW 灵敏度。

高性能 14 位 ADC 可实现 75dBFS SNR。该 ADC 可确保在低信号链增益时仍具有出色的 SNR。该器件的最高运 行速度为 65MSPS 和 80MSPS,分别提供 14 位和 12 位输出。

ADC 低压差分信令 (LVDS) 输出可实现灵活的系统集成,非常适用于微型系统。

AFE5818 还允许选择多种功率和噪声组合,从而优化系统性能。因此,AFE5818 对于高端系统及便携式系统都是 非常理想的超声波 AFE 解决方案。

AFE5818 采用 15mm × 15mm NFBGA-289 封装(ZBV 封装, S-PBGA-N289),额定工作温度范围为 –40℃ 至 85℃。这些器件还与 AFE5816 系列器件引脚兼容。

# 6 Device Comparison Table

| DEVICE   | DESCRIPTION                                                                                                                                                    | PACKAGE     | BODY SIZE (NOM)     |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|
| AFE5816  | 16-channel, ultrasound, analog front-end (AFE) with 90-mW/channel, 1-nV/ $\sqrt{\text{Hz}}$ noise, 14-bit, 65-MSPS or 12-bit, 80-MSPS ADC and passive CW mixer | NFBGA (289) | 15.00 mm × 15.00 mm |
| AFE5812  | Fully integrated, 8-channel ultrasound AFE with passive CW mixer, and digital I/Q demodulator, 0.75 nV/ $\sqrt{Hz}$ , 14 and 12 bits, 65 MSPS, 180 mW/ch       | NFBGA (135) | 15.00 mm × 9.00 mm  |
| AFE5809  | 8-channel ultrasound AFE with passive CW mixer, and digital I/Q demodulator, 0.75 nV/ $\sqrt{Hz}$ , 14 and 12 bits, 65 MSPS, 158 mW/ch                         | NFBGA (135) | 15.00 mm × 9.00 mm  |
| AFE5808A | 8-channel ultrasound AFE with passive CW mixer, 0.75 nV/ $\!\sqrt{\text{Hz}}$ , 14 and 12 bits, 65 MSPS, 158 mW/ch                                             | NFBGA (135) | 15.00 mm × 9.00 mm  |
| AFE5807  | 8-channel ultrasound AFE with passive CW mixer, 1.05 nV/ $\!\sqrt{\text{Hz}}$ , 12 bits, 80 MSPS, 117 mW/ch                                                    | NFBGA (135) | 15.00 mm × 9.00 mm  |
| AFE5803  | 8-channel ultrasound AFE, 0.75 nV/√Hz, 14 and 12 bits, 65 MSPS, 158 mW/ch                                                                                      | NFBGA (135) | 15.00 mm × 9.00 mm  |
| AFE5805  | 8-channel ultrasound AFE, 0.85 nV/√Hz, 12 bits, 50 MSPS, 122 mW/ch                                                                                             | NFBGA (135) | 15.00 mm × 9.00 mm  |
| AFE5804  | 8-channel ultrasound AFE, 1.23 nV/√Hz, 12 bits, 50 MSPS, 101 mW/ch                                                                                             | NFBGA (135) | 15.00 mm × 9.00 mm  |
| AFE5801  | 8-channel variable-gain amplifier (VGA) with octal high-speed ADC, 5.5 nV/ $\sqrt{\text{Hz}},$ 12 bits, 65 MSPS, 65 mW/ch                                      | VQFN (64)   | 9.00 mm × 9.00 mm   |
| AFE5851  | 16-channel VGA with high-speed ADC, 5.5 nV/vHz, 12 bits, 32.5 MSPS, 39 mW/ch                                                                                   | VQFN (64)   | 9.00 mm × 9.00 mm   |
| VCA5807  | 8-channel voltage-controlled amplifier for ultrasound with passive CW mixer, 0.75 nV/ $\sqrt{\text{Hz}}$ , 99 mW/ch                                            | HTQFP (80)  | 14.00 mm × 14.00 mm |
| VCA8500  | 8-channel, ultralow-power VGA with low-noise pre-amp, 0.8 nV/vHz, 65 mW/ch                                                                                     | VQFN (64)   | 9.00 mm × 9.00 mm   |
| ADS5294  | Octal-channel, 14-bit, 80-MSPS ADC, 75-dBFS SNR, 77 mW/ch                                                                                                      | HTQFP (80)  | 14.00 mm × 14.00 mm |
| ADS5292  | Octal-channel, 12-bit, 80-MSPS ADC, 70-dBFS SNR, 66 mW/ch                                                                                                      | HTQFP (80)  | 14.00 mm × 14.00 mm |
| ADS5295  | Octal-channel, 12-bit, 100-MSPS ADC, 70.6-dBFS SNR, 80 mW/ch                                                                                                   | HTQFP (80)  | 14.00 mm × 14.00 mm |
| ADS5296A | 10-bit, 200-MSPS, 4-channel, 61-dBFS SNR, 150-mW/ch and 12-bit, 80-MSPS, 8-channel, 70-dBFS SNR, 65-mW/ch ADC                                                  | VQFN (64)   | 9.00 mm × 9.00 mm   |



# 7 Pin Configuration and Functions

|   |                        |                       |                |                  |              |              |              | NF      | / Packa<br>BGA-28<br>op View | 9      |              |              |              |              |              |              |              |
|---|------------------------|-----------------------|----------------|------------------|--------------|--------------|--------------|---------|------------------------------|--------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|   | 1                      | 2                     | 3              | 4                | 5            | 6            | 7            | 8       | 9                            | 10     | 11           | 12           | 13           | 14           | 15           | 16           | 17           |
| A | INP16                  | INP15                 | INP14          | INP13            | ) (INP12)    | (INP11)      | INP10        | INP9    | ) NC                         |        | INP7         |              | INP5         | INP4         |              |              | INP1         |
| В | ACT16                  | ACT15                 | ACT14          | ACT13            | ACT12        | ACT11        | ACT10        | ACT9    | NC                           | ACT8   | ACT7         | ACT6         | ACT5         | ACT4         | ACT3         | ACT2         | ACT1         |
| С | INM16                  | INM15                 | (INM14)        | INM13            | INM12        |              | INM10        | INM9    |                              |        |              |              | INM5         | INM4         |              |              | INM1         |
| D | CW_DC_<br>INM_IP       | CW_DC_<br>INP_IP      |                | CW_IP_<br>AMPINP | CM_BYP1      | AVDD_5V      | AVDD_5V      | AVDD_5V | AVDD_5V                      | AVDD_5 | AVDD_5       |              | NC           | NC           | AVSS         | AVSS         | AVSS         |
| E | CW_DC<br>_OUTP_<br>IP  |                       | CW_IP_<br>OUTP | CW_IP_<br>OUTM   |              | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS    | AVSS                         | AVSS   | AVDD<br>_3P3 | AVDD<br>_3P3 | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS         | CLKP_<br>16X | CLKM_<br>16X |
| F | CW_DC<br>_OUTP_<br>_QP | CW_DC<br>_OUTM_<br>QP | CW_QP_<br>OUTP | CW_QP_<br>OUTM   | VHIGH1       | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS    | AVSS                         | AVSS   | AVDD<br>_3P3 | AVDD<br>_3P3 | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS         | AVSS         | AVSS         |
| G | CW_DC_<br>INM_QP       | CW_DC_<br>INP_QP      |                | CW_QP_<br>AMPINP | VHIGH2       | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS    | AVSS                         | AVSS   | AVDD<br>_3P3 | AVDD<br>_3P3 | NC           | NC           | AVSS         |              |              |
| н | AVSS                   | AVSS                  | AVSS           | VCNTLP           |              | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS    | AVSS                         | AVSS   | AVDD<br>_3P3 | AVDD<br>_3P3 | NC           | NC           |              |              | NC           |
| J |                        |                       | AVSS           | VCNTLM           |              | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS    | AVSS                         | AVSS   | AVDD<br>_3P3 | AVDD<br>_3P3 | NC           | NC           |              | NC           | SCLK         |
| к | AVSS                   | AVSS                  | AVSS           | NC               |              | AVDD<br>_3P3 | AVDD<br>_3P3 | AVSS    | AVSS                         | AVSS   | AVDD<br>_3P3 | AVDD<br>_3P3 | NC           | NC           |              | NC           | SEN          |
| L | NC                     | NC                    | DVDD_<br>1P2   | NC               | AVDD<br>_1P8 | AVDD<br>_1P8 | AVDD<br>_1P8 | AVSS    | AVSS                         | AVSS   | AVDD<br>_1P8 | AVDD<br>_1P8 | AVDD<br>_1P8 |              |              |              | RESET        |
| М | NC                     | NC                    | DVSS           | DVDD_<br>1P2     | DVDD_<br>1P2 | DVDD_<br>1P2 | DVSS         | DVSS    | DVSS                         |        |              |              | DVDD_<br>1P2 | DVDD_<br>1P2 |              | PDN_<br>GBL  | PDN_<br>FAST |
| Ν | NC                     | DVDD_<br>1P2          | DVDD_<br>1P2   | DVDD_<br>1P2     | DVDD_<br>1P2 | DVDD_<br>1P2 | DVSS         | DVSS    | DVSS                         | DVSS   |              |              | DVDD_<br>1P2 | DVDD_<br>1P2 | DVDD_<br>1P2 | DVDD_<br>1P2 | NC           |
| Р | NC                     | DVDD_<br>1P2          | DVDD_<br>1P2   | DVDD_<br>1P8     | DVDD_<br>1P8 | DVDD_<br>1P8 | DVDD_<br>1P8 | DVSS    | DVSS                         | DVSS   | DVDD_<br>1P8 |              | DVDD_<br>1P8 | DVDD_<br>1P8 | DVDD_<br>1P2 | DVDD_<br>1P2 | NC           |
| R | NC                     |                       |                |                  | ) NC         |              |              | FCLKM   |                              | FCLKP  |              |              | NC           |              |              |              | NC           |
| т | NC                     |                       | DOUTM<br>15    |                  |              |              |              | DOUTP9  |                              |        |              |              | DOUTP4       |              |              |              | NC           |
| U | NC                     |                       |                | NC               |              |              |              |         |                              |        |              |              |              |              |              |              | NC           |



#### **Pin Functions**

| NAME         NO.         VO         DESCRIPTION           ACT16         B1         ACT14         B3           ACT14         B3         ACT14         B3           ACT13         B64         ACT14         B3           ACT14         B3         ACT14         B3           ACT12         B5         ACT14         B6           ACT0         B80         ACT3         B10           ACT3         B13         ACT3         B13           ACT3         B15         ACT3         B16           ACT3         B16         ACT3         B16           ACT3         B17         DEferential clock input pin, negative. A single-ended clock is also supported. Connect ADC, CLIM to de ground when using a single-ended clock.         Is also a supported.           ACT3         B16         ACT3         B17         DEferential clock input pin, negative. A single-ended clock is also supported.           ACT4         B17         J         J         DEferential clock input pin. Single-ended clock.         Is also a subge-ended clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         | PIN                                 |     |                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACT16     B1       ACT16     B2       ACT14     B3       ACT13     B4       ACT12     B5       ACT14     B6       ACT14     B6       ACT13     B4       ACT14     B6       ACT3     B8       ACT3     B10       ACT6     B12       ACT6     B12       ACT6     B12       ACT7     B15       ACT2     B16       ACT1     B17       ACT2     B16       ACT1     B17       ACT2     B16       ACT1     B17       DEferential clock input pin, negative. A single-ended clock is also supported.       Connect ADC, CLKM of diground when using a andigle-ended clock.       ACT1     B17       ADC, CLKM <sup>(1)</sup> J2     1       ADC, CLKM <sup>(1)</sup> J2     1       ADC, CLKM <sup>(1)</sup> J2     1       ADD_1P8     L547. L11+L13     1       L547. L11+L13     1     1       AVDD_3P3     D6.67. E1+E14, EF, FF, FF14, H14, F14     1       AVDD_5V     DBE-D12     1       AVDD_5V     DBE-D12     1       AVDD_5V     DBE-D12     1       AVDD_5V     DBE-D12 <th>NAME</th> <th></th> <th>1/0</th> <th>DESCRIPTION</th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | NAME                    |                                     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                       |
| ACT15         B2           ACT14         B3           ACT14         B3           ACT12         B5           ACT14         B6           ACT10         B7           ACT6         B6           ACT6         B10           ACT6         B11           ACT6         B12           ACT6         B13           ACT6         B13           ACT2         B16           ACT1         B17           ACT2         B16           ACT1         B17           ACT2         B16           ACT1         B17           ACC_LLKM*         J           ADC_CLKP         J1         I           ADC_CLKP         J1         I           ADC_CLKP         J1         I         Differential cock input provide A single-ended cock is alree supported.<br>(Commen-mode voltage = 0.7 V.)           AVD_JP8         C.5.7.1.14.17.8.F.7.F.11.F.14.         S.7.1.11.13           ADC_CLKP         J1         I         1.4.4 vanido supply infor the NOC           AVD_JP8         C.6.7.11.612.F.8.F.7.F.11.F.14.         S.7.1.11.13           AVD_SV         DFD-17.E.8.1-6.8.F.7.F.11.F.14.         S.7.1.1.13.1.1.1.1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |                                     | 10  |                                                                                                                                                                                                                                                                                   |
| ACT14     B3       ACT13     B4       ACT12     B5       ACT11     B6       ACT10     B7       ACT3     B10       ACT6     B12       ACT6     B12       ACT6     B12       ACT3     B13       ACT2     B16       ACT2     B16       ACT2     B16       ACT2     B16       ACT1     B17       ACT2     B16       ACT2     B16       ACT1     B17       ACT2     B16       ACT1     B17       ADC_CLKP     J1       ADC_CLKP     J1       ADD_1P8     L5-L7.L11-L13       AVD0_3P3     G6, G7, G11, G12, HG, WT, H1, H12, U       AVD0_3P3     G6, G7, G11, G12, HG, WT, H11, H12, U       AVD0_5V     DFD17, E810, E15, EF10, F10, F11, H12, H2, H2, H11, H12, U       AV33     D15D17, E810, E15, EF10, F10, F10, F11, H12, H2, H2, H11, H12, H2, H2, H2, H11, H12, H2, H2, H2, H2, H2, H2,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |                                     |     |                                                                                                                                                                                                                                                                                   |
| ACT13     B4       ACT13     B5       ACT14     B6       ACT10     B7       ACT0     B7       ACT3     B10       ACT6     B11       ACT6     B12       ACT6     B13       ACT6     B14       ACT3     B15       ACT4     B14       ACT3     B15       ACT4     B17       ACT4     B16       ACT2     B16       ACT1     D17       ACC_CLKR     J                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         |                                     |     |                                                                                                                                                                                                                                                                                   |
| ACT12         B6           ACT14         B6           ACT19         B7           ACT3         B10           ACT4         B11           ACT6         B12           ACT5         B13           ACT4         B14           ACT3         B15           ACT2         B16           ACT4         B14           ACT3         B15           ACT1         B17           ACC_CLKM <sup>(1)</sup> J2           AVD_JP8         L5-L7, L11-L13           AVD_JP8         L5-L7, L11-L13           AVD_SP3         C6, C7, C11, C97, E0, F17, F14, F14, F14           AVD_SP3         C6, C7, C11, C97, E0, F17, F14, F14, F14, F14, F14, F14, F14, F14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |                                     |     |                                                                                                                                                                                                                                                                                   |
| ACT10       B7         ACT3       B8         ACT6       B10         ACT6       B10         ACT7       B11         ACT6       B12         ACT7       B11         ACT6       B12         ACT3       B16         ACT4       B14         ACT2       B16         ACT1       B17         ADC_CLKM <sup>110</sup> J2         ADC_CLKM <sup>110</sup> J2         ADC_CLKP       J1         ADD_CPPB       L5-L7, L11-L13         AVDD_YPB       L5-L7, L11-L13       I         AVDD_SP3       E6, E7, E11+E14, R5, F7, F11-F14, L1       I         AVDD_SP3       E6, E7, E11+E14, R5, F7, F11-F14, L1       I       32-V analog supply pins for the ADC         AVDD_SP3       E6, E7, E11+E14, R5, F7, F11-F14, L1       I       I       3-V analog supply pins for the ADC         AVDD_SP4       DE-D12       I       I       I-V analog supply pins for the LNA. VCAT, PGA, LPF, and CW blocks         AVDD_SV       DE-D12       I       S-V analog supply pins for the LNA. VCAT, PGA, LPF, and CW blocks         AVSS       P17-OT, E8-E10, E15, E7+F10, F16, F14, F14, F14, F14, F14, F14, F14, F14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                         |                                     |     |                                                                                                                                                                                                                                                                                   |
| ACT10       B7         ACT3       B8         ACT6       B10         ACT6       B10         ACT7       B11         ACT6       B12         ACT7       B11         ACT6       B12         ACT3       B16         ACT4       B14         ACT2       B16         ACT1       B17         ADC_CLKM <sup>110</sup> J2         ADC_CLKM <sup>110</sup> J2         ADC_CLKP       J1         ADD_CPPB       L5-L7, L11-L13         AVDD_YPB       L5-L7, L11-L13       I         AVDD_SP3       E6, E7, E11+E14, R5, F7, F11-F14, L1       I         AVDD_SP3       E6, E7, E11+E14, R5, F7, F11-F14, L1       I       32-V analog supply pins for the ADC         AVDD_SP3       E6, E7, E11+E14, R5, F7, F11-F14, L1       I       I       3-V analog supply pins for the ADC         AVDD_SP4       DE-D12       I       I       I-V analog supply pins for the LNA. VCAT, PGA, LPF, and CW blocks         AVDD_SV       DE-D12       I       S-V analog supply pins for the LNA. VCAT, PGA, LPF, and CW blocks         AVSS       P17-OT, E8-E10, E15, E7+F10, F16, F14, F14, F14, F14, F14, F14, F14, F14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                       |                                     |     |                                                                                                                                                                                                                                                                                   |
| ACT9     B8       ACT7     B10       ACT7     B11       ACT6     B12       ACT6     B13       ACT4     B14       ACT3     B15       ACT2     B16       ACT4     B14       ACT3     B15       ACT2     B16       ACT1     B17       ACC_CLKM <sup>(1)</sup> J2       ACC_CLKM <sup>(1)</sup> J2       ACC_CLKP     J1       ACC_CLKP     J1       ACD_SOLUTION     L5-17, L11-L13       AVD_JPB     L5-17, L11-L13       AVD_JPB     L5-17, L11-L13       AVD_JSP3     G6, G7, G11, G12, H6, H7, H11, H12, L1     L1       AVD_SOL     D5-D17, E8-E10, E15, F8-F10, F16, F16       AVS     D15-D17, E8-E10, E15, F8-F10, F16       AVSS     D15-D17, E8-E10, E15, F8-F10, F16       AVSS     D15-D17, E8-E10, E15, F8-F10, F16       CLKM_1X     G16       CLKM_1X     G16       CLKM_1X     G16       CLKM_1X     G17       CLKM_1X     E17       CLKM_1X     E16       CLKM_1X     G16       CLKM_16X     E17       CLKM_16X     E17       CLKM_16X     E17       G17     L1 <td< td=""><td></td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         |                                     |     |                                                                                                                                                                                                                                                                                   |
| ACTB         B10           ACT6         B11           ACT6         B12           ACT6         B12           ACT6         B13           ACT4         B14           ACT2         B16           ACT1         B17           ACC_CLLKM <sup>(1)</sup> J2           ACC_CLKP         J1           AVDD_1P8         L5-L7, L11-L13           L5-L7, L11-L14, FG, F7, F11-F14,<br>40, J7, J1, J1, Z4, K6, K7, K11, K12,<br>40, J2, H6, H7, H11, H12, K6, K7, K11, K12,<br>41, Avanalog supply pins for the LNA, VCAT, PCA, LPF, and CW blocks           AVDD_SV         D5-D12, BE-10, E15, FF-F10, F15,<br>F17, G8-G10, G15, H1-H3, H8, H10, J3, J3, J3, J10, K1, K18, K10, L8-L10, J1         J3, J3, J3, J10, K1, K18, K10, L8-L10, J1           AVSS         P15-D12, EE-10, E15, FF-F10, F15,<br>F17, G8-G10, G15, H1-H3, H8, H10, J1         Analog ground pins           CLKM_1X         G16         I         Analog ground pins           CLKM_1X         G16         I         Analog ground pins<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         |                                     | -   | Active termination input pins for channels 1 to 16                                                                                                                                                                                                                                |
| ACT7       B11         ACT6       B12         ACT5       B13         ACT4       B14         ACT3       B15         ACT2       B16         ACT1       B17         ACC_CLKM <sup>(1)</sup> J2         AC_C_CLKM <sup>(1)</sup> J2         AC_C_CLKM <sup>(1)</sup> J2         AC_C_CLKM <sup>(1)</sup> J2         ACC_CLKP       J1         ACC_CLKP       J1         ACD_SP3       E5-L7, L11-L13         ACD_SP3       E5-L7, L11-L14         AVDD_SP3       E5-L7, L11-L14         AVDD_SP3       E5-L7, L11-L14         AVDD_SV       D6-D12         AVSS       D15-D17, E8-E10, E15, F8-F10, F15, F8-F1                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         |                                     | - 1 |                                                                                                                                                                                                                                                                                   |
| ACTS       B13         ACT4       B14         ACT3       B15         ACT2       B18         ACT1       B17         DC_CLKM <sup>(1)</sup> J2       I         DC_CLKP       J1       Differential clock input pin, negative. A single-ended clock is also supported.<br>Connect MoC QLKM to de ground when using a single-ended clock.<br>(Common-mode voltage = 0.7 V.)         ADC_CLKP       J1       I         ADD_D1P8       L5-L7, L11-L13       I         ADD_JP8       L5-L7, L11-L13       I         AVDD_JP3       E6, E7, E11-E41, F6, F7, F11-F14,<br>G6, G7, G11, G12, H6, H7, H11, H12,<br>J6, J7, J11, J12, K6, K7, K11, K12       I         AVDD_SV       D6-D12       I       5-V analog supply pins for the ADC         AVSS       P15-D17, E8-E10, E15, F8-F10, F15,<br>F17, G8-E10, G151, F8-F10, F15,<br>F17, G8-E10, G151, F8-F10, F15,<br>F17, G8-F10, G7, G16       I         AvSS       D15-D17, E8-E10, E15, F8-F10, F15,<br>F17, G8-G10, G15, H1-H13, H8-H10,<br>J3, J8-J10, K1-K3, K8-K10, L8-L10       I         CLKM_1X       G16       I       Analog ground pins         CLKM_1X       G16       I       Analog ground pins         CLKM_1X       G17       I       Cock mode, the CLKM_1X pin in single-ended clock<br>is also supported.<br>In single-ended clock input sin ran be left floated.         CLKM_1X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ACT7                    | B11                                 |     |                                                                                                                                                                                                                                                                                   |
| ACT4     B14       ACT3     B15       ACT2     B16       ACT1     B17       ADC_CLKM <sup>(1)</sup> J.Z     I       ADC_CLKM <sup>(1)</sup> J.Z     I       ADC_CLKM     J.1     I       ADC_CLKP     J.1     I       ADD_SP3     G.6, C7, E11-E14, F6, F7, F11-F14, F6, F10, F15, F8-F10,                                                                                         | ACT6                    | B12                                 |     |                                                                                                                                                                                                                                                                                   |
| ACT3       B15         ACT2       B16         ACT1       B17         ADC_CLKM <sup>(1)</sup> J2       I         ADC_CLKP       J1       I         ADC_CLKP       J1       I         AVDD_1P8       L5-L1, L11-L13       I       1.8-V analog supply pins for the ADC_CLVM to dc ground when using a single-ended clock.         AVDD_3P3       E6, E7, E11-E14, F6, F7, F11-F14, G6, G7, G11, G12, H6, H7, H11, H12, J6, G7, G11, G12, H6, H7, H11, H12, J1       I       1.8-V analog supply pins for the ADC         AVDD_3P3       E6, E7, E11-E14, F6, F7, F11-F14, G6, G7, G11, G12, H6, H7, H11, H12, J1       I       3.3-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks         AVDD_5V       D6-D12       I       5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks         AVSS       D15-T1, E8+T0, E15, EF+T0, F17, I1-H14, I8, H8-H10, J1, J3, J8-J10, K1-K3, K8-K10, L8-L10       I       Analog ground pins         AVSS       D16-D12       I       5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks         CLKM_1X       G16       I       Ifferential clock inputs for the 1X CW clock, negative. In differential mode, the device forces a 2.5-V common-mode voltage on this pin. A single-ended clock.         CLKM_1X       G17       I       I                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         | B13                                 |     |                                                                                                                                                                                                                                                                                   |
| ACT2         B16           ACT1         B17           ADC_CLKM <sup>(1)</sup> J2         I           ADC_CLKM <sup>(1)</sup> J2         I           ADC_CLKM <sup>(1)</sup> J2         I           ADC_CLKM <sup>(1)</sup> J2         I           ADC_CLKP         J1         I           ADC_CLKP         J1         I           ADD_3P3         G6, G7, G11, G12, H6, F7, F11-F14, G7, G7, F11-F14, G7, G7, G11, G12, H6, H7, H11, H12, J6, J7, J11, J12, K6, K7, K11, K12         I         3.3-V analog supply pins for the ADC           AVDD_3P3         G6, G7, G11, G12, H6, H7, H11, H12, J6, J7, J11, J12, K6, K7, K11, K12         I         3.3-V analog supply pins for the ADC           AVDD_5V         D6-D12         I         5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks           AVSS         D15-D17, E8-E10, E15, F8-F10, F15, F1-H4, F14, F14, F14, F14, F14, F14, F14, F1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ACT4                    | B14                                 |     |                                                                                                                                                                                                                                                                                   |
| ACT1         B17           ADC_CLKM <sup>(1)</sup> J2         I         Connect ADC_CLKM to dc ground when using a single-ended clock.           ADC_CLKP         J1         I         Connect ADC_CLKM to dc ground when using a single-ended clock.           ADC_CLKP         J1         I         Differential clock input pin, negative. A single-ended clock.           AVDD_1P8         L5-L7, L11-L13         I         1.8-V analog supply pins for the ADC           AVDD_3P3         E6, E7, E11-E14, F6, F7, F11-F14, G6, G7, G11, G12, H6, H7, H11, H12, J6, G7, G11, G12, H6, H7, H11, H12, J6, J7, J11, J12, KR, K7, K11, K12, J1         I         3.3-V analog supply pins for the ADC           AVDD_5V         D6-D12         I         5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks           AVSS         F17, G8-G10, G15, H1-H3, H8-H10, J1-         I         Analog ground pins           CLKM_1X         G16         I         I         Analog ground pins           CLKM_1X         G16         I         I         Ifferential clock inputs for the LNA, VCAT, PGA, LPF, and CW blocks           CLKM_1X         G16         I         Ifferential clock inputs for the LNA, VCAT, PGA, LPF, and CW blocks           CLKM_1X         G16         I         Ifferential clock inputs for the LNA, VCAT, PGA, LPF, and CW blocks           CLKM_1X         G17         I <td>ACT3</td> <td>B15</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                      | ACT3                    | B15                                 |     |                                                                                                                                                                                                                                                                                   |
| ADC_CLKM <sup>(1)</sup> J2         I         Differential clock input pin, negative. A single-ended clock is also supported.<br>Connect ADC_CLKM to ground when using a single-ended clock.<br>(Common-Mode voltage = 0.7 V.)           ADC_CLKP         J1         I         Differential clock input pin, positive. A single-ended clock.<br>(Common-mode voltage = 0.7 V.)           AVDD_1P8         L5-L7, L11-L13         I         1         BeV analog supply pins for the ADC           AVDD_3P3         E6, E7, E11-E14, F6, F7, F11-F14,<br>G6, G7, G11, G12, H6, H7, H11, H12,<br>J6, J7, J11, J12, K6, K7, K11, K12         I         3-V analog supply pins for the low-noise amplifier (LNA), voltage-controlled<br>attenuator (VCAD), programable gain amplifier (PGA), low-pass filter (LPF),<br>and continuous wave (CW) blocks           AVDD_5V         D15-D17, E8-E10, E15, F8-F10, F15-<br>J3, J8-J10, K1-K3, K8-K10, L9-L10         I         Analog ground pins           CLKM_1X         G16         I         I         Analog dround pins           CLKM_1X         G16         I         I         I Sec mode is not used, this pin is internally pulled to ground.<br>In 3X clock mode, the QLKM_1X pin is internally pulled to ground.<br>In X clock mode, this pin is internally pulled to ground.<br>In X clock mode, this pin is not be that cload.           CLKM_1X         E17         I         I         Differential clock inputs for the X CW clock, positive. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock.<br>In X clock mode, this pin is not be the CLKM_10X pin is internally pulled                                                                                                                                                                                                               | ACT2                    | B16                                 |     |                                                                                                                                                                                                                                                                                   |
| ADC_CLKM <sup>(1)</sup> J2       I       Connect ADC_CLKM (or ground when using a single-ended clock.<br>(Common-mode voltage = 0.7 V.)         ADC_CLKP       J1       I       Differential clock input pin, positive. A single-ended clock is also supported.<br>Commet the ADC clock to the ADC_CLKP pin in a single-ended clock.<br>(Common-mode voltage = 0.7 V.)         AVDD_1P8       L5-L7, L11-L13       I       1.8-V analog supply pins for the ADC         AVDD_3P3       E6, E7, E11-E14, F6, F7, F11-F14,<br>(J5, J7, J11, J2, K6, K7, K11, K12       I       3.3-V analog supply pins for the LNA, voltage-controlled<br>and continuous wave (CVD), programmable gain amplifier (ICNA), low-pass filter (LPF),<br>and continuous wave (CVD) blocks         AVDD_5V       D6-D12       I       5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks         AVSS       D15-D17, E8-E10, E15, F8-F10, F15,<br>F17, G8-G10, G15, H1-H3, H8-H10,<br>J3, J8-J10, K1-K3, K8-K10, L9-L10       I       Analog ground pins         CLKM_1X       G16       I       I       Insingle-ended clock inputs for the 1X CW clock, negative. In differential mode, the<br>device forces a 2-5-V common-mode voltage on this pin. A single-ended clock<br>is also supported.         CLKP_1X       G16       I       In X clock mode, this pin is the quadrate-phase 1X CLKM for the CV mixer.<br>When CW mode is not used, this pin can be left toated.         CLKP_1X       G17       I       In X clock mode, this pin is an be left toated.         CLKM_16X <td>ACT1</td> <td>B17</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                | ACT1                    | B17                                 |     |                                                                                                                                                                                                                                                                                   |
| ADC_CLKP       J1       Connect the ADC cocks to the ADC clkRP pin in a single-ended clock.<br>(Common-mode voltage = 0.7 V.)         AVDD_1P8       L5-L7, L11-L13       I       Second pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ADC_CLKM <sup>(1)</sup> | J2                                  | I   | Connect ADC_CLKM to dc ground when using a single-ended clock.                                                                                                                                                                                                                    |
| E6, E7, E11-E14, F6, F7, F11-F14,<br>G6, G7, G11, G12, H6, H7, H11, H12,<br>J, J, J, J11, Z, K6, K7, K11, K12       3.3-V analog supply pins for the low-noise amplifier (LNA), voltage-controlled<br>attenuator (VCAT), programmable gain amplifier (PGA), low-pass filter (LPF),<br>and continuous wave (CW) blocks         AVDD_5V       D6-D12       I       5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks         AVSS       D15-D17, E8-E10, E15, F8-F10, F15,<br>F17, G8-E10, 615, H1-H3, H8-H10,<br>J3, J8-J10, K1-K3, K8-K10, L8-L10       I       Analog ground pins         CLKM_1X       G16       I       Differential clock inputs for the 1X CW clock, negative. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock<br>is also supported.       In single-ended clock, negative. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKM for the CW mixer.<br>When CW mode is not used, this pin can be left floated.         CLKP_1X       G17       I       Differential clock inputs for the 1X CW clock, positive. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock<br>is also supported.         CLKM_16X       E17       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative.<br>In single-ended clock mode, this pin ta meanally club to ground.<br>In 1X clock mode, this pin can be left floated.         CLKM_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative.<br>In differential clock inputs for the 32X, 16X, 8X, and 4X CW c                                                                                                              | ADC_CLKP                | J1                                  | I   | Connect the ADC clock to the ADC_CLKP pin in a single-ended clock.                                                                                                                                                                                                                |
| AVDD_3P3       G6, G7, G11, G12, H6, H7, H11, H12<br>J6, J7, J11, J12, K6, K7, K11, K12       I       attenuator (VCAT), programmable gain amplifier (PGA), low-pass filter (LPF),<br>and continuous wave (CW) blocks         AVDD_5V       D6-D12       I       5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks         AVSS       D15-D17, E8-E10, E15, F8-F10, F15-<br>F17, G8-G10, G15, H1-H3, H8-H100,<br>J3, J8-J10, K1-K3, K8-K10, L8-L10       I       Analog ground pins         CLKM_1X       G16       I       I       Inferential clock inputs for the 1X CW clock, negative. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock<br>is also supported.<br>In single-ended clock mode, the CLKM_1X pin is internally pulled to ground.<br>In 1X clock mode, this pin can be left floated.         CLKP_1X       G17       I       Differential clock inputs for the 1X CW clock, positive. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock<br>is also supported.<br>In single-ended clock       In 1X clock mode, the CLKP_1X pin is internally pulled to ground.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKM for the CW mixer.<br>When CW mode is not used, this pin is a single-ended clock.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKP for the CW mixer.<br>When CW mode is not used, this pin is a single-ended clock.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKM for the CW mixer.<br>When CW mode is not used, this pin can be left floated.         CLKM_16X       E17       I       Differential mode, the device forces a 2.5-V common-mode voltage on this<br>pin. A single-ended clock is also supported.<br>In single-en                                                                           | AVDD_1P8                | L5-L7, L11-L13                      | I   | 1.8-V analog supply pins for the ADC                                                                                                                                                                                                                                              |
| D15-D17, E8-E10, E15, F8-F10, F15-F17, G8-G10, G15, H1-H3, H8-H10, J3, J8-J10, K1-K3, K8-K10, L8-L10       I       Analog ground pins         CLKM_1X       G16       I       Differential clock inputs for the 1X CW clock, negative. In differential mode, the device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported. In 1X clock mode, this pin is the quadrate-phase 1X CLKM for the CW mixer. When CW mode is not used, this pin can be left floated.         CLKP_1X       G17       I       Differential clock inputs for the 1X CW clock, negative. In differential mode, the device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported. In 1X clock mode, this pin is the quadrate-phase 1X CLKM for the CW mixer. When CW mode is not used, this pin is a not left floated.         CLKP_1X       G17       I       Cincret the 1X CW clock to the CLKP_1X pin in a single-ended clock. In 1X clock mode, this pin is the quadrate-phase 1X CLKP for the CW mixer. When CW mode is not used, this pin can be left floated.         CLKM_16X       E17       I       Ifferential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative. In differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative. In differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive. A single-ended clock is also supported.         CLKP_16X       E16       I       I       Ifferential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative. In differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive. A single-ended clock is also supported.         CLKP_16X       E16       I <t< td=""><td>AVDD_3P3</td><td>G6, G7, G11, G12, H6, H7, H11, H12,</td><td>I</td><td>attenuator (VCAT), programmable gain amplifier (PGA), low-pass filter (LPF),</td></t<> | AVDD_3P3                | G6, G7, G11, G12, H6, H7, H11, H12, | I   | attenuator (VCAT), programmable gain amplifier (PGA), low-pass filter (LPF),                                                                                                                                                                                                      |
| AVSS       F17, G8-G10, G15, H1-H3, H8-H10,<br>J3, J8-J10, K1-K3, K8-K10, L8-L10       I       Analog ground pins         CLKM_1X       G16       I       Differential clock inputs for the 1X CW clock, negative. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock<br>is also supported.         CLKM_1X       G16       I         G17       I       Differential clock inputs for the 1X CW clock, negative. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock<br>is also supported.         CLKP_1X       G17       I         Differential clock inputs for the 1X CW clock, positive. In differential mode, the<br>device forces a 2.5-V common-mode voltage on this pin. A single-ended clock.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKP for the CW mixer.<br>When CW mode is not used, this pin can be left floated.         CLKM_16X       E17       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative.<br>In differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative.<br>In single-ended clock mode, this pin can be left loated.         CLKP_16X       E16       I       Differential clock is also supported.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKP for the CW<br>mixer. When CW mode is not used, this pin can be floated.         CLKP_16X       E16       I       Differential clock is also supported.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKP for the CW<br>mixer. When CW mode is not used, this pin can be floated.         CLKP_16X                                                                                                                                                                                                                    | AVDD_5V                 | D6-D12                              | I   | 5-V analog supply pins for the LNA, VCAT, PGA, LPF, and CW blocks                                                                                                                                                                                                                 |
| CLKM_1X       G16       I       device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported.<br>In single-ended clock mode, the CLKM_1X pin is internally pulled to ground.<br>In 1X clock mode, this pin can be left floated.         CLKP_1X       G17       I       Differential clock inputs for the 1X CW clock, positive. In differential mode, the device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported.         CLKP_1X       G17       I       Differential clock inputs for the 1X CW clock, positive. In differential mode, the device forces a 2.5-V common-mode voltage on this pin. A single-ended clock.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKP for the CW mixer.         CLKM_16X       E17       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative.<br>In single-ended clock is also supported.         CLKM_16X       E17       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative.<br>In single-ended clock is also supported.         CLKP_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive.<br>A single-ended clock is also supported.         CLKP_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive.<br>A single-ended clock is also supported.         CLKP_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive.<br>A single-ended clock is also supported.         CM_BYP1       D5       D5                                                                                                                                                                                                                                                         | AVSS                    | F17, G8-G10, G15, H1-H3, H8-H10,    | I   | Analog ground pins                                                                                                                                                                                                                                                                |
| CLKP_1X       G17       I       device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported.<br>Connect the 1X CW clock to the CLKP_1X pin in a single-ended clock.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKP for the CW mixer.<br>When CW mode is not used, this pin can be left floated.         CLKM_16X       E17       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, negative.<br>In differential mode, the device forces a 2.5-V common-mode voltage on this<br>pin. A single-ended clock is also supported.<br>In single-ended clock to the CLKM_16X pin is internally pulled to ground.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKM for the CW<br>mixer. When CW mode is not used, this pin can be floated.         CLKP_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive.<br>A single-ended clock is also supported.<br>In single-ended clock mode, the CLKM_16X pin is internally pulled to ground.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKM for the CW<br>mixer. When CW mode is not used, this pin can be floated.         CLKP_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive.<br>A single-ended clock is also supported.<br>Connect the 16X CW clock to the CLKP_16X pin in a single-ended clock.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKP for the CW<br>mixer. In differential mode, the device forces a 2.5-V common-mode voltage<br>on this pin. When CW mode is not used, this pin can be floated.         CLKP_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks.<br>In 1X CW clock to the CLKP_16X p                                                                                | CLKM_1X                 | G16                                 | I   | device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported.<br>In single-ended clock mode, the CLKM_1X pin is internally pulled to ground.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKM for the CW mixer.                       |
| CLKM_16X       E17       I       In differential mode, the device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported. In single-ended clock mode, the CLKM_16X pin is internally pulled to ground. In 1X CW clock mode, this pin becomes the in-phase 1X CLKM for the CW mixer. When CW mode is not used, this pin can be floated.         CLKP_16X       E16       I       Differential clock inputs for the 32X, 16X, 8X, and 4X CW clocks, positive. A single-ended clock is also supported. Connect the 16X CW clock to the CLKP_16X pin in a single-ended clock. In 1X CW clock mode, this pin becomes the in-phase 1X CLKP for the CW mixer. In differential mode, the device forces a 2.5-V common-mode voltage on this pin. X CW clock mode, this pin can be floated.         CM_BYP1       D5       Bypass to ground with a ≥ 1-µF capacitor. To suppress ultra low-frequency noise, a 10-µF capacitor can be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CLKP_1X                 | G17                                 | I   | device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported.<br>Connect the 1X CW clock to the CLKP_1X pin in a single-ended clock.<br>In 1X clock mode, this pin is the quadrate-phase 1X CLKP for the CW mixer.                               |
| CLKP_16X       E16       I       A single-ended clock is also supported.<br>Connect the 16X CW clock to the CLKP_16X pin in a single-ended clock.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKP for the CW<br>mixer. In differential mode, the device forces a 2.5-V common-mode voltage<br>on this pin. When CW mode is not used, this pin can be floated.         CM_BYP1       D5       Bypass to ground with a ≥ 1-µF capacitor.<br>To suppress ultra low-frequency noise, a 10-µF capacitor can be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CLKM_16X                | E17                                 | I   | In differential mode, the device forces a 2.5-V common-mode voltage on this pin. A single-ended clock is also supported.<br>In single-ended clock mode, the CLKM_16X pin is internally pulled to ground.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKM for the CW |
| O To suppress ultra low-frequency noise, a 10-µF capacitor can be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CLKP_16X                | E16                                 | I   | A single-ended clock is also supported.<br>Connect the 16X CW clock to the CLKP_16X pin in a single-ended clock.<br>In 1X CW clock mode, this pin becomes the in-phase 1X CLKP for the CW<br>mixer. In differential mode, the device forces a 2.5-V common-mode voltage           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CM_BYP1                 | D5                                  |     | Bypass to ground with a ≥ 1-µF capacitor.                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CM_BYP2                 | E5                                  | 0   | To suppress ultra low-frequency noise, a $10-\mu$ F capacitor can be used.<br>Bias voltage = 1.5 V.                                                                                                                                                                               |

(1) M = negative, P = positive.

AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

# www.ti.com.cn

NSTRUMENTS

Texas

# Pin Functions (continued)

| PIN              |            |     |                                                                                                                                                                                       |
|------------------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO.        | I/O | DESCRIPTION                                                                                                                                                                           |
| CW_DC_INM_IP     | D1         |     | In-phase CW high-pass filter differential inputs. An external capacitor must be                                                                                                       |
| CW_DC_INP_IP     | D2         | I   | connected between CW_DC_INM_IP, CW_DC_OUTP_IP and CW_DC_INP_IP, CW_DC_OUTM_IP. When CW high-pass filter (HPF) mode is not used, these pins can be floated. Bias voltage = 1.5 V.      |
| CW_DC_INM_QP     | G1         |     | Quadrature-phase CW high-pass filter differential inputs. An external capacitor                                                                                                       |
| CW_DC_INP_QP     | G2         | I   | must be connected between CW_DC_INM_QP, CW_DC_OUTP_QP and CW_DC_INP_QP, CW_DC_OUTM_QP. When CW HPF mode is not used, these pins can be floated. Bias voltage = 1.5 V.                 |
| CW_DC_OUTM_IP    | E2         |     | In-phase CW high-pass filter differential outputs. An external capacitor must be                                                                                                      |
| CW_DC_OUTP_IP    | E1         | 0   | connected between CW_DC_INM_IP, CW_DC_OUTP_IP and CW_DC_INP_IP, CW_DC_OUTM_IP. When CW HPF mode is not used, these pins can be floated. Bias voltage = 1.5 V.                         |
| CW_DC_OUTM_QP    | F2         |     | Quadrature-phase CW high-pass filter differential outputs. An external                                                                                                                |
| CW_DC_OUTP_QP    | F1         | 0   | capacitor must be connected between CW_DC_INM_QP, CW_DC_OUTP_QP<br>and CW_DC_INP_QP, CW_DC_OUTM_QP. When CW HPF mode is not<br>used, these pins can be floated. Bias voltage = 1.5 V. |
| CW_IP_AMPINM     | D3         |     | In-phase CW summing amplifier differential inputs. An external capacitor must                                                                                                         |
| CW_IP_AMPINP     | D4         | I   | be connected between CW_IP_AMPINM, CW_IP_OUTP and CW_IP_AMPINP, CW_IP_OUTM. When CW HPF mode is not used, these pins can be floated. Bias voltage = 1.5 V.                            |
| CW_IP_OUTM       | E4         |     | In-phase CW summing amplifier differential outputs. An external capacitor                                                                                                             |
| CW_IP_OUTP       | E3         | 0   | must be connected between CW_IP_AMPINM, CW_IP_OUTP and CW_IP_AMPINP, CW_IP_OUTM. When CW HPF mode is not used, these pins can be floated. Bias voltage = 1.5 V.                       |
| CW_QP_AMPINM     | G3         |     | Quadrature-phase CW summing amplifier differential inputs. An external                                                                                                                |
| CW_QP_AMPINP     | G4         | I   | capacitor must be connected between CW_QP_AMPINM, CW_QP_OUTP and CW_QP_AMPINP, CW_QP_OUTM. When CW mode is not used, these pins can be floated. Bias voltage = 1.5 V.                 |
| CW_QP_OUTM       | F4         |     | Quadrature-phase CW summing amplifier differential outputs. An external                                                                                                               |
| CW_QP_OUTP       | F3         | 0   | capacitor must be connected between CW_QP_AMPINM, CW_QP_OUTP a CW_QP_AMPINP, CW_QP_OUTM. When CW mode is not used, these pin can be floated. Bias voltage = 1.5 V.                    |
| DCLKM            | U9         | 0   | Low-voltage differential signaling (LVDS) serialized data clock outputs                                                                                                               |
| DCLKP            | Т9         | Ŭ   | (receiver bit alignment)                                                                                                                                                              |
| DOUTM1           | T16        | 0   | LVDS serialized differential data outputs for channel 1                                                                                                                               |
| DOUTP1           | R16        |     |                                                                                                                                                                                       |
| DOUTM2           | T15        | 0   | LVDS serialized differential data outputs for channel 2                                                                                                                               |
| DOUTP2           | R15        |     |                                                                                                                                                                                       |
| DOUTM3           | T14        | 0   | LVDS serialized differential data outputs for channel 3                                                                                                                               |
| DOUTP3           | R14        |     |                                                                                                                                                                                       |
| DOUTM4<br>DOUTP4 | U13<br>T13 | 0   | LVDS serialized differential data outputs for channel 4                                                                                                                               |
| DOUTP4<br>DOUTM5 | U12        |     |                                                                                                                                                                                       |
| DOUTP5           | T12        | 0   | LVDS serialized differential data outputs for channel 5                                                                                                                               |
| DOUTM6           | R11        |     |                                                                                                                                                                                       |
| DOUTP6           | R12        | 0   | LVDS serialized differential data outputs for channel 6                                                                                                                               |
| DOUTM7           | U11        |     |                                                                                                                                                                                       |
| DOUTP7           | T11        | 0   | LVDS serialized differential data outputs for channel 7                                                                                                                               |
| DOUTM8           | U10        |     |                                                                                                                                                                                       |
| DOUTP8           | T10        | 0   | LVDS serialized differential data outputs for channel 8                                                                                                                               |
| DOUTM9           | U8         |     |                                                                                                                                                                                       |
| DOUTP9           | T8         | 0   | LVDS serialized differential data outputs for channel 9                                                                                                                               |
| DOUTM10          | U7         | 1   |                                                                                                                                                                                       |
| DOUTP10          | Τ7         | 0   | LVDS serialized differential data outputs for channel 10                                                                                                                              |
| DOUTM11          | R6         | _   |                                                                                                                                                                                       |
| DOUTP11          | R7         | 0   | LVDS serialized differential data outputs for channel 11                                                                                                                              |
| DOUTM12          | U6         |     |                                                                                                                                                                                       |
| DOUTP12          | T6         | 0   | LVDS serialized differential data outputs for channel 12                                                                                                                              |



# Pin Functions (continued)

|          | PIN                                                      |     |                                                                                                                                                                      |
|----------|----------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.                                                      | I/O | DESCRIPTION                                                                                                                                                          |
| DOUTM13  | U5                                                       | 0   |                                                                                                                                                                      |
| DOUTP13  | T5                                                       | 0   | LVDS serialized differential data outputs for channel 13                                                                                                             |
| DOUTM14  | T4                                                       | 0   | LVDS parialized differential data outputs for abapted 14                                                                                                             |
| DOUTP14  | R4                                                       | 0   | LVDS serialized differential data outputs for channel 14                                                                                                             |
| DOUTM15  | Т3                                                       | 0   | LVDS serialized differential data outputs for channel 15                                                                                                             |
| DOUTP15  | R3                                                       | 0   |                                                                                                                                                                      |
| DOUTM16  | T2                                                       | 0   | LVDS serialized differential data outputs for channel 16                                                                                                             |
| DOUTP16  | R2                                                       | 0   |                                                                                                                                                                      |
| DVDD_1P2 | L3, M4-M6, M12-M14, N2-N6, N12-<br>N16, P2, P3, P15, P16 | I   | 1.2-V digital supply pins for the ADC digital block                                                                                                                  |
| DVDD_1P8 | P4-P7, P11-P14                                           | Ι   | 1.8-V digital supply pins for the ADC digital, digital I/Os, phase-locked loop (PLL), and LVDS interface blocks                                                      |
| DVSS     | M3, M7-M11, N7-N11, P8-P10                               | I   | ADC digital ground                                                                                                                                                   |
| FCLKM    | R8                                                       | 0   | LVDS serialized frame clock outputs (receiver word alignment)                                                                                                        |
| FCLKP    | R10                                                      |     |                                                                                                                                                                      |
| INM1     | C17                                                      | I   | Complimentary analog inputs for channel 1. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP1     | A17                                                      | I   | Analog inputs for channel 1. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                              |
| INM2     | C16                                                      | I   | Complimentary analog inputs for channel 2. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP2     | A16                                                      | I   | Analog inputs for channel 2. AC-couple to inputs with 0.1-µF capacitors.<br>Bias voltage = 2.2 V.                                                                    |
| INM3     | C15                                                      | I   | Complimentary analog inputs for channel 3. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP3     | A15                                                      | I   | Analog inputs for channel 3. AC-couple to inputs with 0.1-µF capacitors.<br>Bias voltage = 2.2 V.                                                                    |
| INM4     | C14                                                      | I   | Complimentary analog inputs for channel 4. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP4     | A14                                                      | I   | Analog inputs for channel 4. AC-couple to inputs with 0.1-µF capacitors.<br>Bias voltage = 2.2 V.                                                                    |
| INM5     | C13                                                      | I   | Complimentary analog inputs for channel 5. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP5     | A13                                                      | Ι   | Analog inputs for channel 5. AC-couple to inputs with 0.1- $\mu$ F capacitors. Bias voltage = 2.2 V.                                                                 |
| INM6     | C12                                                      | I   | Complimentary analog inputs for channel 6. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP6     | A12                                                      | I   | Analog inputs for channel 6. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                              |
| INM7     | C11                                                      | I   | Complimentary analog inputs for channel 7. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP7     | A11                                                      | I   | Analog inputs for channel 7. AC-couple to inputs with $0.1$ - $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                           |
| INM8     | C10                                                      | I   | Complimentary analog inputs for channel 8. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |
| INP8     | A10                                                      | I   | Analog inputs for channel 8. AC-couple to inputs with $0.1$ - $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                           |
| INM9     | C8                                                       | I   | Complimentary analog inputs for channel 9. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V. |

AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

#### www.ti.com.cn

NSTRUMENTS

Texas

# Pin Functions (continued)

|          | PIN                                                                                                                                                                                      |     | DESCRIPTION                                                                                                                                                              |  |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME     | NO.                                                                                                                                                                                      | I/O |                                                                                                                                                                          |  |  |  |
| INP9     | A8                                                                                                                                                                                       | Ι   | Analog inputs for channel 9. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                                  |  |  |  |
| INM10    | C7                                                                                                                                                                                       | Ι   | Complimentary analog inputs for channel 10. Place a ≥ 15-nF capacitor to ground. The HPF response of the LNA depends on the capacitors. Bias voltage = 2.2 V.            |  |  |  |
| INP10    | A7                                                                                                                                                                                       | I   | Analog inputs for channel 10. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                                 |  |  |  |
| INM11    | C6                                                                                                                                                                                       | Ι   | Complimentary analog inputs for channel 11. Place a ≥ 15-nF capacitor to ground. The HPF response of the LNA depends on the capacitors. Bias voltage = 2.2 V.            |  |  |  |
| INP11    | A6                                                                                                                                                                                       | I   | Analog inputs for channel 11. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                                 |  |  |  |
| INM12    | C5                                                                                                                                                                                       | Ι   | Complimentary analog inputs for channel 12. Place a ≥ 15-nF capacitor to ground. The HPF response of the LNA depends on the capacitors. Bias voltage = 2.2 V.            |  |  |  |
| INP12    | A5                                                                                                                                                                                       | Ι   | Analog inputs for channel 12. AC-couple to inputs with $0.1-\mu F$ capacitors.<br>Bias voltage = 2.2 V.                                                                  |  |  |  |
| INM13    | C4                                                                                                                                                                                       | Ι   | Complimentary analog inputs for channel 13. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V.    |  |  |  |
| INP13    | A4                                                                                                                                                                                       | Ι   | Analog inputs for channel 13. AC-couple to inputs with 0.1- $\mu$ F capacitors. Bias voltage = 2.2 V.                                                                    |  |  |  |
| INM14    | C3                                                                                                                                                                                       | Ι   | Complimentary analog inputs for channel 14. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V.    |  |  |  |
| INP14    | A3                                                                                                                                                                                       | I   | Analog inputs for channel 14. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                                 |  |  |  |
| INM15    | C2                                                                                                                                                                                       | Ι   | Complimentary analog inputs for channel 15. Place a ≥ 15-nF capacitor to ground. The HPF response of the LNA depends on the capacitors. Bias voltage = 2.2 V.            |  |  |  |
| INP15    | A2                                                                                                                                                                                       | I   | Analog inputs for channel 15. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                                 |  |  |  |
| INM16    | C1                                                                                                                                                                                       | Ι   | Complimentary analog inputs for channel 16. Place $a \ge 15$ -nF capacitor to ground. The HPF response of the LNA depends on the capacitors.<br>Bias voltage = 2.2 V.    |  |  |  |
| INP16    | A1                                                                                                                                                                                       | Ι   | Analog inputs for channel 16. AC-couple to inputs with 0.1- $\mu$ F capacitors.<br>Bias voltage = 2.2 V.                                                                 |  |  |  |
| NC       | A9, B9, C9, D13, D14, G13, G14, H5,<br>H13-H15, H17, J5, J13-J16, K4, K5,<br>K13-K16, L1, L2, L4, L14, L15, M1,<br>M2, N1, N17, P1, P17, R1, R5, R9,<br>R13, R17, T1, T17, U1-U4,U14-U17 | _   | Unused pins. Do not connect.                                                                                                                                             |  |  |  |
| PDN_FAST | M17                                                                                                                                                                                      | Ι   | Partial power-down control pin for the entire device with an internal 16-k $\Omega$ pulldown resistor; active high. Note that a 1.8-V logic level is recommended.        |  |  |  |
| PDN_GBL  | M16                                                                                                                                                                                      | I   | Global (complete) power-down control pin for the entire device with an internal 16-k $\Omega$ pulldown resistor; active high. Note that a 1.8-V logic level is required. |  |  |  |
| RESET    | L17                                                                                                                                                                                      | Ι   | Hardware reset pin with an internal $16$ -k $\Omega$ pulldown resistor; active high. Note that a 1.8-V logic level is required.                                          |  |  |  |
| SCLK     | J17                                                                                                                                                                                      | Ι   | Serial interface clock pin with an internal 16- $k\Omega$ pulldown resistor.<br>Note that a 1.8-V logic level is required.                                               |  |  |  |
| SDIN     | L16                                                                                                                                                                                      | Ι   | Serial interface data pin with an internal $16$ -k $\Omega$ pulldown resistor. Note that a 1.8-V logic level is required.                                                |  |  |  |
| SDOUT    | H16                                                                                                                                                                                      | 0   | Serial interface readout pin for channels 1 to 16. This pin is in tri-state by default. Note that a 1.8-V logic level is required.                                       |  |  |  |
| SEN      | K17                                                                                                                                                                                      | Ι   | Serial interface enable, active low. This pin has a 16-k $\Omega$ pullup resistor. Note that a 1.8-V logic level is required.                                            |  |  |  |
| TX_TRIG  | M15                                                                                                                                                                                      | Ι   | This pin synchronizes test patterns across devices. This pin has a 20-k $\Omega$ pulldown resistor. Note that a 1.8-V logic level is required.                           |  |  |  |





#### **Pin Functions (continued)**

|          | PIN |     |                                                                      |
|----------|-----|-----|----------------------------------------------------------------------|
| NAME NO. |     | I/O | DESCRIPTION                                                          |
| VCNTLM   | J4  |     | Differential attenuation control nine                                |
| VCNTLP   | H4  | 1   | Differential attenuation control pins                                |
| VHIGH1   | F5  | 0   | Dumped to ground with $a > 4$ up conspiter Dispushage $-4$ V         |
| VHIGH2   | G5  | 0   | Bypass to ground with $a \ge 1-\mu F$ capacitor. Bias voltage = 1 V. |

# 8 Specifications

## 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                    |                                                               | MIN  | МАХ                           | UNIT    |
|--------------------|---------------------------------------------------------------|------|-------------------------------|---------|
|                    | AVDD_1P8                                                      | -0.3 | 2.2                           |         |
|                    | AVDD_3P3                                                      | -0.3 | 3.9                           |         |
| Supply voltage     | AVDD_5V                                                       | -0.3 | 6                             | V       |
|                    | DVDD_1P2                                                      | -0.3 | 1.35                          |         |
|                    | DVDD_1P8                                                      | -0.3 | 2.2                           |         |
| Voltage at analog  | g inputs                                                      | -0.3 | minimum [3.6, AVDD_3P3 + 0.3] | V       |
| Voltage at all dig | ital inputs except CW clocks                                  | -0.3 | minimum [2.2, DVDD_1P8 + 0.3] | V       |
| Voltage at CW cl   | ock input pins                                                | -0.3 | minimum [6, AVDD_5V + 0.3]    | V       |
|                    | Peak solder temperature <sup>(2)</sup>                        |      | 260                           |         |
| Temperature        | Maximum junction temperature (T <sub>J</sub> ), any condition |      | 105                           | <b></b> |
|                    | Operating, T <sub>A</sub>                                     | -40  | 85                            | C       |
|                    | Storage, T <sub>stg</sub>                                     | -55  | 150                           |         |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Device complies with JSTD-020D.

#### 8.2 ESD Ratings

|   |       |                         |                                                                                | VALUE | UNIT |
|---|-------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|   | ,     | Electrostatia discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | V    |
| V | (ESD) | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

## 8.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                           | MIN  | MAX               | UNIT |
|-------------------------------------|------|-------------------|------|
| AVDD_1P8 voltage                    | 1.7  | 1.9               | V    |
| AVDD_3P3 voltage                    | 3.15 | 3.6               | V    |
| AVDD_5V voltage                     | 4.75 | 5.25              | V    |
| DVDD_1P2 voltage                    | 1.15 | 1.25              | V    |
| DVDD_1P8 voltage                    | 1.7  | 1.9               | V    |
| VCNTLP – VCNTLM                     | 0    | 1.5               | V    |
| Sample rate                         | 5    | 80 <sup>(1)</sup> | MHz  |
| Ambient temperature, T <sub>A</sub> | -40  | 85                | °C   |

(1) The maximum speed supported is a function of ADC resolution. The number specified is for 12-bit mode.

#### 8.4 Thermal Information

|                       |                                              | AFE5818     |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | ZBV (NFBGA) | UNIT |
|                       |                                              | 289 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 28.4        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 5.3         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 13.8        | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.6         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 13.5        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### 8.5 Electrical Characteristics

|          | PARAMETER                | TEST CONDITION                                                  |                       | MIN TYP MAX | UNIT             |  |
|----------|--------------------------|-----------------------------------------------------------------|-----------------------|-------------|------------------|--|
| TGC FUL  | L-SIGNAL CHANNEL (VG     | A + LPF + ADC)                                                  |                       |             |                  |  |
|          |                          |                                                                 | LNA = 24 dB           | 0.76        |                  |  |
|          |                          | Low-noise mode, $R_S = 0 \Omega$ , f = 2 MHz,<br>PGA = 24 dB    | LNA = 18 dB           | 0.87        |                  |  |
|          |                          |                                                                 | LNA = 12 dB           | 1.19        |                  |  |
|          |                          |                                                                 | LNA = 24 dB           | 0.75        |                  |  |
|          |                          | Low-noise mode, $R_S = 0 \Omega$ , $f = 2 MHz$ ,<br>PGA = 30 dB | LNA = 18 dB           | 0.84        |                  |  |
|          |                          |                                                                 | LNA = 12 dB           | 1.15        |                  |  |
|          |                          |                                                                 | LNA = 24 dB           | 1.1         |                  |  |
|          |                          | Low-power mode, $R_S = 0 \Omega$ , f = 2 MHz,<br>PGA = 24 dB    | LNA = 18 dB           | 1.2         |                  |  |
|          | Input voltage noise over |                                                                 | LNA = 12 dB           | 1.7         | m)///            |  |
| en (RTI) | LNA gain                 |                                                                 | LNA = 24 dB           | 1.1         | nV/√Hz           |  |
|          |                          | Low-power mode, $R_S = 0 \Omega$ , f = 2 MHz,<br>PGA = 30 dB    | LNA = 18 dB           | 1.2         |                  |  |
|          |                          |                                                                 | LNA = 12 dB           | 1.6         |                  |  |
|          |                          |                                                                 | LNA = 24 dB           | 1           |                  |  |
|          |                          | Medium-power mode, $R_S = 0 \Omega$ , f = 2 MHz,<br>PGA = 24 dB | LNA = 18 dB           | 1.1         | -                |  |
|          |                          | PGA = 24 dB                                                     | LNA = 12 dB           | 1.3         | -                |  |
|          |                          |                                                                 | LNA = 24 dB           | 0.95        | -                |  |
|          |                          | Medium-power mode, $R_S = 0 \Omega$ , $f = 2 MHz$ ,             | LNA = 18 dB           | 1           |                  |  |
|          |                          | PGA = 30 dB                                                     | LNA = 12 dB           | 1.25        | -                |  |
|          |                          | Low-noise mode                                                  |                       | 3.2         |                  |  |
|          | Input-referred current   | Medium-power mode 2.7                                           |                       | pA/√Hz      |                  |  |
|          | noise                    | Low-power mode                                                  |                       | 2.3         |                  |  |
|          |                          | LNA = 18 dB, $R_S = 50 \Omega$ , no active termination          | Low-noise mode        | 2.4         |                  |  |
|          |                          |                                                                 | Medium-power mode     | 3.2         | -                |  |
|          |                          |                                                                 | Low-power mode        | 3.7         |                  |  |
|          |                          |                                                                 | Low-noise figure mode | 3.4         | -                |  |
| NF       | Noise figure             |                                                                 | Low-noise mode        | 1.2         | dB               |  |
|          |                          |                                                                 | Medium-power mode     | 1.2         | -                |  |
|          |                          | LNA = 18 dB, $R_S$ = 400 $\Omega$ , no active termination       | Low-power mode        | 1.2         | -                |  |
|          |                          |                                                                 | Low-noise figure mode | 0.83        | -                |  |
|          |                          | LNA gain = 24 dB                                                |                       | 250         |                  |  |
| VMAX     | Maximum linear input     | LNA gain = 18 dB                                                |                       | 500         | mV <sub>PP</sub> |  |
| 110.00   | voltage                  | LNA gain = 12 dB                                                |                       | 1000        | mobb             |  |
|          |                          | LNA gain = 24 dB                                                |                       | 350         |                  |  |
|          | Input clamp voltage in   | LNA gain = 18 dB                                                |                       | 600         | mV <sub>PP</sub> |  |
|          | auto clamp mode          | LNA gain = 12 dB                                                |                       | 1150        | штер             |  |
|          |                          |                                                                 |                       | 24          |                  |  |
|          |                          | Low-noise mode                                                  |                       | 30          | -                |  |
|          | PGA gain                 |                                                                 |                       | 24          | dB               |  |
|          |                          | Medium-power and low-power modes                                |                       | 24 27.5     | -                |  |
|          |                          | INA - 24 dB PGA - 20 dB low point mode                          |                       |             |                  |  |
|          | Total gain               | LNA = 24 dB, PGA = 30 dB, low-noise mode                        |                       | 54          | dB               |  |
|          | Total gain               | LNA = 24 dB, PGA = 30 dB, medium-power mode                     |                       | 51.5        |                  |  |
|          |                          | LNA = 24 dB, PGA = 30 dB, low-power mode                        | 51.5                  |             |                  |  |

#### AFE5818

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

## **Electrical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, AVDD\_1P8 = 1.8 V, AVDD\_3P3 = 3.3 V, AVDD\_5V = 5 V, DVDD\_1P2 = 1.2 V, DVDD\_1P8 = 1.8 V, accoupled with a 0.1-µF capacitor at INP, 15-nF capacitor to ground at INM, no active termination, VCNTLP = VCNTLM = 0 V, LNA = 18 dB, PGA = 24 dB, LPF filter = 15 MHz, low-noise mode, internal 500- $\Omega$  CW feedback resistor, 14-bit ADC resolution, ADC\_CLKP and ADC\_CLKM = 50-MHz differential, LVDS mode to capture ADC data, input signal frequency  $f_{IN} =$ 5 MHz, and output amplitude V<sub>OUT</sub> = -1 dBFS, unless otherwise noted. Minimum and maximum values are specified across the full temperature range.

|        | PARAMETER                                                  | TEST CONDITION                                                             |                            | MIN  | TYP   | MAX | UNIT  |
|--------|------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------|------|-------|-----|-------|
| TGC FU | JLL-SIGNAL CHANNEL (con                                    | tinued)                                                                    |                            |      |       |     |       |
|        |                                                            | Without a signal                                                           |                            |      | -20   |     |       |
|        |                                                            |                                                                            | VCNTLP = 0 V               |      | -10   |     |       |
|        | Channel-to-channel noise correlation factor <sup>(1)</sup> | With a signal, full band                                                   | VCNTLP = 0.8 V             |      | -10   |     | dB    |
|        |                                                            |                                                                            | VCNTLP = 0 V               |      | -10   |     |       |
|        |                                                            | With a signal, 1-MHz band over carrier                                     | VCNTLP = 0.8 V             |      | -3.75 |     |       |
|        |                                                            | VCNTLP = 0.6 V (22-dB total channel gain)                                  |                            | 65.7 | 68.5  |     |       |
| SNR    | Signal-to-noise ratio                                      | VCNTLP = 0 V, LNA = 18 dB, PGA = 24 dB                                     |                            | 59.3 | 62.5  |     | dBFS  |
|        |                                                            | VCNTLP = 0 V, LNA = 24 dB, PGA = 24 dB                                     |                            |      | 58    |     |       |
|        | Narrow-band SNR                                            | SNR over 2-MHz band around carrier at VCNTLP = 0.6 V<br>(22-dB total gain) |                            | 73.8 | 77    |     | dBFS  |
|        | Input common-mode<br>voltage                               | At INP and INM pins                                                        |                            |      | 2.2   |     | V     |
|        |                                                            | At dc                                                                      |                            |      | 8     |     | kΩ    |
|        |                                                            |                                                                            |                            |      | 50    |     |       |
|        | Input resistance                                           | Preset active termination enabled <sup>(2)</sup> , across GBL_             | ACTIVE TERM (register 196. |      | 100   |     |       |
|        |                                                            | bits 7-6) register settings; see Table 74                                  |                            |      | 200   | Ω   |       |
|        |                                                            |                                                                            | -                          |      | 400   |     |       |
|        | Input capacitance                                          |                                                                            |                            |      | 20    |     | pF    |
|        | Input control voltage                                      | VCNTLP – VCNTLM                                                            |                            | 0    |       | 1.5 | V     |
|        | Common-mode voltage                                        | VCNTLP and VCNTLM                                                          |                            |      | 0.75  |     | V     |
|        | Tolerable noise at                                         | For summation of 16 channels; see Figure 69                                |                            |      | 6     |     |       |
|        | VCNTLP - VCNTLM                                            | For summation of 64 channels; see Figure 69                                |                            |      | 3     |     | nV/√H |
|        | Gain range                                                 |                                                                            |                            |      | -40   |     | dB    |
|        | Gain slope                                                 | VCNTLP = 0.1 V to 0.9 V                                                    |                            |      | 35    |     | dB/V  |
|        | Input resistance                                           | Between VCNTLP and VCNTLM                                                  |                            |      | 200   |     | kΩ    |
|        | Input capacitance                                          | Between VCNTLP and VCNTLM                                                  |                            |      | 1     |     | pF    |
|        | TGC response time                                          | VCNTLP = 0-V to 1.5-V step function                                        |                            |      | 1.5   |     | μs    |
|        |                                                            |                                                                            |                            |      | 10    |     |       |
|        |                                                            |                                                                            |                            |      | 15    |     |       |
|        | Ord order law and fill                                     | -1-dB cutoff frequency across LPF_RPOG (regist                             | er 195, bits 3-0)          |      | 20    |     |       |
|        | 3rd-order, low-pass filter                                 | register settings; see Table 72                                            | ·                          |      | 30    |     | MHz   |
|        |                                                            |                                                                            |                            |      | 35    |     |       |
|        |                                                            |                                                                            |                            |      | 50    |     |       |
|        |                                                            | For change in LNA gain                                                     |                            |      | 14    |     |       |
|        | Settling time                                              | For change in active termination setting                                   |                            |      | 10    |     | μs    |

(1) The noise-correlation factor is defined as 10 x log<sub>10</sub>[Nc / (Nu + Nc)], where Nc is the correlated noise power in a single channel and Nu is the uncorrelated noise power in a single channel. The noise-correlation factor measurement is described by the equation: Nc / (Nu + Nc) = N\_16CH / N\_1CH / 240 - 1 / 15,

where N\_16CH is the noise power of the summed 16 channels and N\_1CH is the noise power of one channel.

(2) Total device input impedance is given by the parallel combination of the mentioned active termination resistance and a passive resistance of 15 kΩ.



#### **Electrical Characteristics (continued)**

|        | PARAMETER                                | TEST CONDIT                                                                                         | TION                                      | MIN TYP | MAX   | UNIT            |
|--------|------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------|---------|-------|-----------------|
| AC ACC | CURACY                                   |                                                                                                     |                                           |         |       |                 |
|        | LPF bandwidth tolerance                  |                                                                                                     |                                           | ±5%     | )     |                 |
|        | Channel-to-channel group delay variation | 2 MHz to 15 MHz                                                                                     |                                           | 2       | 2     | ns              |
|        | Channel-to-channel phase variation       | 15-MHz signal                                                                                       | 5-MHz signal                              |         |       | Degrees         |
|        |                                          | 0 V < VCNTLP < 0.1 V (device-to-device)                                                             | V < VCNTLP < 0.1 V (device-to-device)     |         |       |                 |
|        | Gain matching                            | 0.1 V < VCNTLP < 1.1 V (device-to-device)                                                           | 0.1 V < VCNTLP < 1.1 V (device-to-device) |         | 5 1.1 | dB              |
|        |                                          | 1.1 V < VCNTLP < 1.5 V (device-to-device)                                                           | .1 V < VCNTLP < 1.5 V (device-to-device)  |         | 5     |                 |
|        | Output offset                            |                                                                                                     |                                           | -120    | 120   | LSB             |
| AC PER | RFORMANCE                                |                                                                                                     |                                           |         |       |                 |
|        |                                          | Input frequency = 2 MHz, output amplitude =                                                         | -1 dBFS                                   | -60     | )     |                 |
|        |                                          | Input frequency = 5 MHz, output amplitude =                                                         | -1 dBFS                                   | -60     | )     |                 |
| HD2    | Second-harmonic distortion               | Input frequency = 5 MHz, output amplitude = input amplitude = 500 mV <sub>PP</sub> , LNA = 18 dB, V |                                           | -55     | 5     | dBc             |
|        |                                          | Input frequency = 5 MHz, output amplitude = input amplitude = 250 mV <sub>PP</sub> , LNA = 24 dB, V |                                           | -55     | i     |                 |
|        |                                          | Input frequency = 2 MHz, output amplitude = -1 dBFS                                                 |                                           | -55     | ;     |                 |
|        |                                          | Input frequency = 5 MHz, output amplitude =                                                         | -1 dBFS                                   | -55     | ;     |                 |
| HD3    | Third-harmonic distortion                | Input frequency = 5 MHz, output amplitude = input amplitude = 500 mV <sub>PP</sub> , LNA = 18 dB, V | -55                                       | i       | dBc   |                 |
|        |                                          | Input frequency = 5 MHz, output amplitude = input amplitude = 250 mV <sub>PP</sub> , LNA = 24 dB, V | ,                                         | -55     | ;     |                 |
|        |                                          | Input frequency = 2 MHz, output amplitude =                                                         | -1 dBFS                                   | -55     | ;     |                 |
| THD    | Total harmonic distortion                | Input frequency = 5 MHz, output amplitude =                                                         | -1 dBFS                                   | -55     | ;     | dBc             |
| IMD3   | Intermodulation distortion               | Input frequency 1 = 5 MHz at -1 dBFS,<br>input frequency 2 = 5.01 MHz at -27 dBFS                   |                                           | -60     | )     | dBc             |
|        | Fundamental crosstalk                    | Signal applied to single channel                                                                    |                                           | -60     | )     | dBFS            |
|        | Phase noise                              | 1 kHz off 5-MHz carrier (VCNTLP = 0 V)                                                              |                                           | -132    | 2     | dBc/√Hz         |
| LOW-N  | OISE AMPLIFIER (LNA)                     |                                                                                                     |                                           |         |       | 1               |
|        |                                          |                                                                                                     |                                           | 16      | ;     |                 |
|        |                                          | $-3$ -dB cutoff frequency for INMx capacitor = $\frac{1}{2}$                                        | 15 pF across INA HPF PROC                 | 50      | )     |                 |
| HPF    | High-pass filter                         | (register 203, bits 3-2) and RED_LNA_HPF_                                                           |                                           | 100     | )     | kHz             |
|        |                                          | settings; see Table 89 and Table 91                                                                 |                                           | 150     | )     |                 |
|        |                                          |                                                                                                     |                                           | 200     | )     |                 |
|        |                                          |                                                                                                     | LNA gain = 24 dB                          | 0.63    | 3     |                 |
|        | Input-referred voltage<br>noise          | $R_S = 0 \ \Omega$ , f = 2 MHz, $R_{IN}$ = high-Z                                                   | LNA gain = 18 dB                          | 0.70    | )     | nV/√Hz          |
|        |                                          |                                                                                                     | LNA gain = 12 dB                          | 0.9     | )     |                 |
|        | LNA linear output                        |                                                                                                     |                                           | 4       | Ļ     | V <sub>PP</sub> |
| VCAT + | PGA                                      |                                                                                                     |                                           |         |       |                 |
|        | VCAT input noise                         | 0-dB attenuation                                                                                    |                                           | 2       |       | nV/√Hz          |
|        | VOAT Input hoise                         | -40-dB attenuation                                                                                  |                                           | 10.5    | ;     | 11 V/ 1/12      |
|        | PGA input noise                          | 24-dB and 30-dB attenuation                                                                         |                                           | 1.75    | ;     | nV/√Hz          |
|        | –3-dB HPF cutoff<br>frequency            |                                                                                                     |                                           | 80      | )     | kHz             |

#### AFE5818

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

## **Electrical Characteristics (continued)**

|          | PARAMETER                                    | TEST CONDITION                                                                                                                                                |                 | MIN | TYP   | MAX | UNIT               |  |
|----------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|-----|--------------------|--|
| CW DOP   | PLER                                         |                                                                                                                                                               |                 |     |       |     |                    |  |
|          |                                              | 1 channel mixer, LNA = 24 dB, 500-Ω external feed                                                                                                             | back resistor   |     | 0.98  |     |                    |  |
|          |                                              | 16 channel mixers, LNA = 24 dB, 32-Ω external fee                                                                                                             | edback resistor |     | 0.31  |     |                    |  |
| en (RTI) | Input voltage noise (CW)                     | 1 channel mixer, LNA = 18 dB, 500-Ω external feed                                                                                                             | back resistor   |     | 1.31  |     | nV/√Hz             |  |
|          |                                              | 16 channel mixers, LNA = 18 dB, 32-Ω external fee                                                                                                             | edback resistor |     | 0.5   |     |                    |  |
|          |                                              | 1 channel mixer, LNA = 24 dB, 500-Ω external feed                                                                                                             | back resistor   |     | 13.3  |     |                    |  |
| en       | Output voltage noise                         | 16 channel mixers, LNA = 24 dB, 32-Ω external fee                                                                                                             | edback resistor |     | 3.56  |     | nV/√ <del>Hz</del> |  |
| (RTO)    | (CW)                                         | 1 channel mixer, LNA = 18 dB, 500-Ω external feed                                                                                                             | back resistor   |     | 8.85  |     |                    |  |
|          |                                              | 16 channel mixers, LNA = 18 dB, 32-Ω external fee                                                                                                             | edback resistor |     | 2.86  |     |                    |  |
|          |                                              | $R_{S}$ = 100 $\Omega$ , $R_{IN}$ = high-Z, $f_{IN}$ = 2 MHz, 1 channel, L                                                                                    | _NA = 18 dB     |     | 3.18  |     | Ē                  |  |
| NF       | Noise figure                                 | $R_{S}$ = 100 $\Omega$ , $R_{IN}$ = high-Z, $f_{IN}$ = 2 MHz, 16 channels                                                                                     | s, LNA = 18 dB  |     | 6.15  |     | dB                 |  |
|          | CW operating range                           | CW signal carrier frequency                                                                                                                                   |                 |     | 8     |     | MHz                |  |
|          |                                              | CLKP_1X, CLKM_1X (16X mode)                                                                                                                                   |                 |     |       | 8   |                    |  |
| CWCLK    | CW clock frequency                           | CLKP_16X, CLKM_16X (16X mode)                                                                                                                                 |                 |     |       | 128 | MHz                |  |
|          |                                              | CLKP_16X, CLKM_16X (4X mode)                                                                                                                                  |                 |     | 32    |     |                    |  |
|          | Clock amplitude<br>(ac-coupled)              | CLKM_1X, CLKP_1X and CLKM_16X, CLKP_16X                                                                                                                       |                 | 0.2 | 0.35  |     | V <sub>PP</sub>    |  |
|          | CLK duty cycle                               | 1X and 16X CLKs                                                                                                                                               |                 | 35% |       | 65% |                    |  |
|          | Common-mode voltage                          | Internally provided                                                                                                                                           |                 |     | 2.5   |     | V                  |  |
|          | V <sub>CMOS</sub> CMOS input clock amplitude |                                                                                                                                                               |                 | 4   |       | 5   | V                  |  |
|          | CW mixer conversion loss                     |                                                                                                                                                               |                 |     | 4     |     | dB                 |  |
|          | 0.00/                                        | 1 kHz off 2-MHz carrier (16X mode, 1 channel)                                                                                                                 |                 |     | 156   |     | -ID - // I-        |  |
|          | CW mixer phase noise                         | 1 kHz off 2-MHz carrier (16X mode, 16 channel)                                                                                                                |                 |     | 161   |     | dBc/Hz             |  |
|          |                                              |                                                                                                                                                               | LNA = 24 dB     |     | 159.1 |     |                    |  |
| DR       | Input dynamic range                          | Input frequency = 2.5 MHz                                                                                                                                     | LNA = 18 dB     |     | 162.6 |     | dBFS/Hz            |  |
|          |                                              |                                                                                                                                                               | LNA = 12 dB     |     | 164.4 |     |                    |  |
| IMDO     |                                              | $f_1 = 5$ MHz, $f_2 = 5.01$ MHz, both tones at $-16$ -dBm f<br>16 channels summed up in-phase, CW feedback re                                                 |                 |     | -50   |     | -ID -              |  |
| IMD3     | Intermodulation distortion                   | $f_1 = 5 \text{ MHz}$ , $f_2 = 5.01 \text{ MHz}$ , both tones at -16-dBm amplitude,<br>single channel summed up in-phase, CW feedback resistor = 500 $\Omega$ |                 |     | -60   |     | dBc                |  |
|          | I/Q channel gain                             | 16X mode                                                                                                                                                      |                 |     | ±0.04 |     | (                  |  |
|          | matching                                     | 4X mode                                                                                                                                                       |                 |     | ±0.04 |     | dB                 |  |
|          | I/Q channel phase                            | 16X mode                                                                                                                                                      |                 |     | ±0.01 |     |                    |  |
|          | matching                                     | 4X mode                                                                                                                                                       |                 |     | ±0.01 |     | Degrees            |  |
| -        | Image rejection ratio                        |                                                                                                                                                               |                 |     | -50   |     | dBc                |  |



#### **Electrical Characteristics (continued)**

|        | PARAMETER                            | TEST CON                                    | DITION               | MIN  | TYP  | MAX  | UNIT             |
|--------|--------------------------------------|---------------------------------------------|----------------------|------|------|------|------------------|
| CW SU  | MMING AMPLIFIER                      | l                                           |                      |      |      |      |                  |
|        | Output common-mode voltage           | Internally provided                         |                      |      | 1.5  |      | V                |
|        | Summing amplifier output             |                                             |                      |      | 4    |      | V <sub>PP</sub>  |
|        |                                      | At 100 Hz                                   |                      |      | 1.6  |      |                  |
|        | Input-referred voltage<br>noise      | At 1 kHz                                    |                      |      | 0.9  |      | nV/√Hz           |
|        |                                      | At 2 kHz to 100 MHz                         |                      |      | 0.8  |      |                  |
|        | Input-referred current noise         |                                             |                      |      | 3.75 |      | pA/√Hz           |
|        | Unity-gain bandwidth                 |                                             |                      |      | 150  |      | MHz              |
|        | Maximum output current               |                                             |                      |      | 50   |      | mA <sub>PP</sub> |
| ADC SF | PECIFICATIONS (Clock Inpu            | it)                                         |                      |      |      |      |                  |
|        | 0 1 1                                | 14-bit rate                                 |                      | 5    |      | 65   | MODO             |
|        | Sample rate                          | 12-bit rate                                 |                      | 5    |      | 80   | MSPS             |
|        | Input clock amplitude                | Sine-wave, ac-coupled                       |                      |      | 1.5  |      |                  |
|        | differential<br>(ADC_CLKP –          | LVPECL, ac-coupled                          |                      |      | 1.6  |      | V <sub>PP</sub>  |
|        | ADC_CLKM)                            | LVDS, ac-coupled                            |                      | 0.3  |      |      |                  |
|        | Input clock CMOS                     | High-level input voltage (V <sub>IH</sub> ) |                      | 1.5  |      |      |                  |
|        | amplitude single-ended<br>(ADC_CLKP) | Low-level input voltage (VIL)               |                      |      |      | 0.3  | V                |
|        | Input clock duty cycle               |                                             |                      | 35%  | 50%  | 65%  |                  |
| ADC SF | PECIFICATIONS (Signal-to-            | loise Ratio)                                |                      |      |      |      |                  |
|        |                                      | 14-bit ratio                                | Without signal       |      | 75   |      |                  |
| SNR    | Signal-to-noise ratio                | 14-01 1410                                  | With full-scale sign | nal  | 72.5 |      | dBFS             |
| SINK   | Signal-10-hoise ratio                | 12-bit ratio                                | Without signal       |      | 72   |      | UDF3             |
|        |                                      |                                             | With full-scale sign | nal  | 69.5 |      |                  |
| ADC SF | PECIFICATIONS (Analog Inp            | put)                                        |                      |      |      |      |                  |
|        | ADC input full-scale<br>range        |                                             |                      |      | 2    |      | $V_{PP}$         |
|        | LVDS rate                            |                                             |                      |      |      | 1000 | Mbps             |
| POWER  | R DISSIPATION                        |                                             |                      |      |      |      |                  |
|        | AVDD_1P8 voltage                     |                                             |                      | 1.7  | 1.8  | 1.9  | V                |
|        | AVDD_3P3 voltage                     |                                             |                      | 3.15 | 3.3  | 3.6  | V                |
|        | AVDD_5V voltage                      |                                             |                      | 4.75 | 5    | 5.25 | V                |
|        | DVDD_1P2 voltage                     |                                             |                      | 1.15 | 1.2  | 1.25 | V                |
|        | DVDD_1P8 voltage                     |                                             |                      | 1.7  | 1.8  | 1.9  | V                |

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

## **Electrical Characteristics (continued)**

| PARAMETER                                               | TEST CONDITION                                                                                                           |                                      | MIN TYP | MAX | UNIT  |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------|-----|-------|
| POWER DISSIPATION (continued)                           |                                                                                                                          |                                      |         |     |       |
|                                                         |                                                                                                                          | ADC in 12-bit resolution,<br>80 MSPS | 143     | 170 |       |
|                                                         |                                                                                                                          | ADC in 14-bit resolution,<br>65 MSPS | 140     |     |       |
|                                                         | TGC low-noise mode, no signal                                                                                            | ADC in 14-bit resolution, 50 MSPS    | 136     |     |       |
| TGC mode<br>(Total power dissipation<br>per channel)    |                                                                                                                          | ADC in 14-bit resolution, 40 MSPS    | 134     |     | mW/CI |
| F                                                       | TGC low-noise mode, 500-mVPP input,1% duty cycle                                                                         | 9                                    | 139.5   |     |       |
|                                                         | TGC medium-power mode                                                                                                    |                                      | 104.4   |     |       |
|                                                         | TGC medium-power mode, 500-mVPP input, 1% duty                                                                           | y cycle                              | 107.4   |     |       |
|                                                         | TGC low-power mode                                                                                                       |                                      | 93.5    |     |       |
|                                                         | TGC low-power, 500-mV <sub>PP</sub> input, 1% duty cycle                                                                 |                                      | 96      |     |       |
| CW mode                                                 |                                                                                                                          | 16X clock = 32 MHz                   | 80      |     |       |
| (Total power dissipation                                | CW mode, no signal, ADC shutdown CW mode                                                                                 | 16X clock = 80 MHz                   | 95      | 112 |       |
| per channel with ADC<br>and PGA in power-down<br>state) | CW mode, 16X clock = 80 MHz, CW summing ampl<br>resistance = 33 $\Omega$ , 500-mV <sub>PP</sub> input to all 16 channels | ifier external feedback              | 203     |     | mW/C  |
|                                                         | TGC low-noise mode, no signal                                                                                            |                                      |         | 467 |       |
|                                                         | TGC medium-power mode, no signal                                                                                         |                                      | 260     |     |       |
|                                                         | TGC low-power mode, no signal                                                                                            |                                      | 207     |     |       |
|                                                         | CW mode, no signal                                                                                                       | 16X clock = 32 MHz                   | 285     |     | mA    |
| AVDD_3P3 current                                        |                                                                                                                          | 16X clock = 80 MHz                   | 285     | 337 |       |
|                                                         | TGC low-noise mode, 500-mV <sub>PP</sub> input, 1% duty cycle                                                            |                                      | 430     |     |       |
|                                                         | TGC medium-power mode, 500-mV <sub>PP</sub> input, 1% duty cycle                                                         |                                      | 274     |     |       |
|                                                         | TGC low-power mode, 500-mV <sub>PP</sub> input, 1% duty cycle                                                            |                                      | 219     |     |       |
|                                                         | CW mode, 16X clock = 80 MHz, 500-mV <sub>PP</sub> input to a                                                             |                                      | 740     |     |       |
|                                                         | TGC low-noise, medium-power, or low-power mode,                                                                          |                                      | 57      | 80  |       |
|                                                         |                                                                                                                          | 16X clock = 32 MHz                   | 64      |     |       |
|                                                         | CW mode, no signal                                                                                                       | 16X clock = 80 MHz                   | 115     | 136 |       |
| AVDD_5V current                                         | TGC, low-noise, medium-power, or low-power mode                                                                          |                                      | 57      | 100 | mA    |
|                                                         | CW mode, 16X clock = 80 MHz, 500-mV <sub>PP</sub> input to a                                                             | all 16 channels                      | 160     |     |       |
|                                                         |                                                                                                                          | 80 MSPS                              | 170     | 197 |       |
|                                                         | 12-bit mode                                                                                                              | 20 MSPS                              | 170     | 101 |       |
| AVDD_1P8 current                                        |                                                                                                                          | 65 MSPS                              | 120     |     | mA    |
|                                                         | 14-bit mode                                                                                                              | 20 MSPS                              | 120     |     |       |
|                                                         |                                                                                                                          | 80 MSPS                              | 120     | 160 |       |
| DVDD_1P2 current                                        | 12-bit mode                                                                                                              | 20 MSPS                              | 50      | 100 | -     |
|                                                         |                                                                                                                          | 65 MSPS                              | 95      |     | mA    |
|                                                         | 14-bit mode                                                                                                              | 20 MSPS                              |         |     | -     |
|                                                         |                                                                                                                          |                                      | 52      | 400 |       |
|                                                         | 12-bit mode                                                                                                              | 80 MSPS                              | 100     | 132 |       |
| DVDD_1P8 current                                        |                                                                                                                          | 20 MSPS                              | 85      |     | mA    |
|                                                         | 14-bit mode                                                                                                              | 65 MSPS                              | 95      |     |       |
|                                                         |                                                                                                                          | 20 MSPS                              | 85      | 85  |       |



### **Electrical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, AVDD\_1P8 = 1.8 V, AVDD\_3P3 = 3.3 V, AVDD\_5V = 5 V, DVDD\_1P2 = 1.2 V, DVDD\_1P8 = 1.8 V, accoupled with a 0.1-µF capacitor at INP, 15-nF capacitor to ground at INM, no active termination, VCNTLP = VCNTLM = 0 V, LNA = 18 dB, PGA = 24 dB, LPF filter = 15 MHz, low-noise mode, internal 500- $\Omega$  CW feedback resistor, 14-bit ADC resolution, ADC\_CLKP and ADC\_CLKM = 50-MHz differential, LVDS mode to capture ADC data, input signal frequency  $f_{IN} =$ 5 MHz, and output amplitude  $V_{OUT} = -1$  dBFS, unless otherwise noted. Minimum and maximum values are specified across the full temperature range.

|       | PARAMETER                       | TEST CONDITION                                                                   |                           | MIN | TYP | MAX | UNIT  |  |
|-------|---------------------------------|----------------------------------------------------------------------------------|---------------------------|-----|-----|-----|-------|--|
| POWER | -DOWN                           |                                                                                  |                           |     |     |     |       |  |
|       | Power dissipation in            | Partial power-down when PDN_FAST = high (1.8 V                                   | )                         |     | 28  |     |       |  |
|       | power-down mode                 | Complete power-down when PDN_GBL = high (1.8                                     | V)                        |     | 2.2 |     | mW/Ch |  |
|       | Power-down response time        |                                                                                  |                           |     | 1   |     | μs    |  |
|       | Power-up response time          | Partial power-down when PDN_FAST= high (1.8 V) power-down time for < 500 $\mu s$ | and the device in partial |     | 3   |     | μs    |  |
|       |                                 | Complete power-down when PDN_GBL = high (1.8                                     | V)                        |     | 2.7 |     | ms    |  |
| DOMD  | Power-supply modulation         | $f_{IN} = 5 \text{ MHz}$ , supply tone of 100 mV <sub>PP</sub> at                | AVDD_3P3                  |     | -65 |     | -ID - |  |
| PSMR  | ratio                           | 1-kHz frequency                                                                  |                           |     | d   | dBc |       |  |
| PSRR  | Power-supply rejection AVDD_3P3 |                                                                                  |                           | -70 |     | dDa |       |  |
| POKK  | ratio <sup>(3)</sup>            |                                                                                  |                           |     | -70 |     | dBc   |  |

(3) The PSRR value in dBc is measured with respect to the supply tone amplitude applied at the device supply (that is, 100 mV<sub>PP</sub>).

## 8.6 Digital Characteristics

The dc specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1. Typical values are at  $T_A = 25^{\circ}$ C, minimum and maximum values are across the full temperature range of  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = 85^{\circ}$ C, AVDD\_1P8 = 1.8 V, AVDD\_3P3 = 3.3 V, AVDD\_5V = 5 V, DVDD\_1P2 = 1.2 V, DVDD\_1P8 = 1.8 V, external differential load resistance between the LVDS output pair, and  $R_{LOAD} = 100 \Omega$ , unless otherwise noted.

|                 | PARAMETER                             | TEST CONDITIONS                          | MIN  | ΤΥΡ ΜΑ  | X UNIT |  |  |  |
|-----------------|---------------------------------------|------------------------------------------|------|---------|--------|--|--|--|
| LOAD            | LOAD RESISTANCE                       |                                          |      |         |        |  |  |  |
|                 | External differential load resistance | Between LVDS output pair                 |      | 100     | Ω      |  |  |  |
| CMOS            | DIGITAL INPUTS (PDN_GBL, PDN_FAS      | Γ, RESET, SCLK, SDIN, SEN)               |      |         |        |  |  |  |
| $V_{\text{IH}}$ | High-level input voltage              |                                          | 1.4  | 2       | .1 V   |  |  |  |
| V <sub>IL</sub> | Low-level input voltage               |                                          | 0    | 0       | .3 V   |  |  |  |
| I <sub>IH</sub> | High-level input current              |                                          |      | 100     | μA     |  |  |  |
| IIL             | Low-level input current               |                                          |      | 100     | μA     |  |  |  |
| Ci              | Input capacitance                     |                                          |      | 4       | pF     |  |  |  |
| LVDS            | DIGITAL OUTPUTS (DOUTPx, DOUTMx)      | 1)                                       |      |         |        |  |  |  |
| V <sub>OD</sub> | Output differential voltage           |                                          |      | 420     | mV     |  |  |  |
| V <sub>OS</sub> | Output offset voltage                 | Common-mode voltage of DOUTPx and DOUTMx |      | 1.03    | V      |  |  |  |
| CMOS            | DIGITAL OUTPUT (SDOUT)                |                                          |      |         |        |  |  |  |
| V <sub>OH</sub> | High-level output voltage             |                                          | 1.4  | DVDD_1F | 28 V   |  |  |  |
| V <sub>OL</sub> | Low-level output voltage              |                                          | DVSS | 0       | .3 V   |  |  |  |
| Z <sub>0</sub>  | Output impedance                      |                                          |      | 50      | Ω      |  |  |  |

(1) All LVDS specifications are characterized but are not tested at production.

TEXAS INSTRUMENTS

#### AFE5818

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

# 8.7 Output Interface Timing

Typical values are at  $T_A = 25^{\circ}$ C, AVDD\_1P8 = 1.8 V, AVDD\_3P3 = 3.3 V, AVDD\_5V = 5 V, DVDD\_1P2 = 1.2 V, DVDD\_1P8 = 1.8 V, differential ADC clock, LVDS load  $C_{LOAD} = 5 \text{ pF}$ ,  $R_{LOAD} = 100 \Omega$ , 14-bit ADC resolution, and sample rate = 65 MSPS, unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = 85^{\circ}$ C.

|                          |                                                                                    |                                                                                                           | MIN                      | TYP                                 | MAX                               |            |  |
|--------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------|-----------------------------------|------------|--|
| GENERAL                  |                                                                                    |                                                                                                           |                          |                                     |                                   |            |  |
| t <sub>AP</sub>          | Aperture delay <sup>(1)</sup>                                                      |                                                                                                           |                          | 1.6                                 |                                   | ns         |  |
| δt <sub>AP</sub>         | Aperture delay variation from device to device<br>(at same temperature and supply) |                                                                                                           | ±0.5                     |                                     | ns                                |            |  |
| t <sub>APJ</sub>         | Aperture jitter with                                                               | n LVPECL clock as input clock                                                                             |                          | 0.5                                 |                                   | ps         |  |
|                          | Wake-up time                                                                       | Time to valid data after exiting<br>standby mode<br>(units are in number of ADC_CLKP,<br>ADC_CLKM cycles) |                          | 15                                  |                                   | Cycles     |  |
|                          |                                                                                    | Time to valid data after exiting PDN_GBL mode                                                             | 1                        |                                     | ms                                |            |  |
|                          |                                                                                    | Time to valid data after stopping and restarting the input clock                                          | 100                      |                                     | μs                                |            |  |
| ADC TIMING               |                                                                                    |                                                                                                           |                          |                                     |                                   |            |  |
| C <sub>d</sub>           | ADC latency                                                                        | Default after reset <sup>(1)</sup>                                                                        |                          | 8.5                                 |                                   | ADC clocks |  |
| 0 <sub>d</sub>           | Abbilateriey                                                                       | Low-latency mode                                                                                          |                          |                                     |                                   |            |  |
| LVDS TIMING              | (2)                                                                                |                                                                                                           |                          |                                     |                                   |            |  |
| f <sub>F</sub>           | Frame clock frequ                                                                  | uency <sup>(1)</sup>                                                                                      |                          | f <sub>CLKIN</sub>                  |                                   | MHz        |  |
| D <sub>FRAME</sub>       | Frame clock duty                                                                   | cycle                                                                                                     | 50%                      |                                     |                                   |            |  |
| N <sub>SER</sub>         | Number of bits se                                                                  | erialization of each ADC word                                                                             | 12                       |                                     | 16                                | Bits       |  |
| ٤                        | Output rate of serialized data                                                     | 1X output data rate mode                                                                                  |                          | $N_{SER} \times f_{CLKIN}$          | 1000                              | Mhaa       |  |
| f <sub>D</sub>           |                                                                                    | 2X output data rate mode                                                                                  |                          | $2 \times N_{SER} \times f_{CLKIN}$ | 1000                              | Mbps       |  |
| f <sub>B</sub>           | Bit clock frequence                                                                | Σy                                                                                                        |                          | f <sub>D</sub> / 2                  | 500                               | MHz        |  |
| D <sub>BIT</sub>         | Bit clock duty cyc                                                                 | le                                                                                                        |                          | 50%                                 |                                   |            |  |
| t <sub>D</sub>           | Data bit duration <sup>(</sup>                                                     | 1)                                                                                                        | 1                        | 1000 / f <sub>D</sub>               |                                   | ns         |  |
| t <sub>PDI</sub>         | Clock propagation                                                                  | n delay <sup>(1)</sup>                                                                                    |                          | 6 × t <sub>D</sub> + 5              |                                   | ns         |  |
| δt <sub>PROP</sub>       | Clock propagation<br>(at same temperation)                                         | n delay variation from device to device<br>ture and supply)                                               |                          | ±2                                  |                                   | ns         |  |
| t <sub>ORF</sub>         | DOUT, DCLK, FCLK rise and fall time, transition time between –100 mV and +100 mV   |                                                                                                           |                          | 0.2                                 |                                   | ns         |  |
| t <sub>OSU</sub>         | Minimum serial data, serial clock setup time <sup>(1)</sup> $t_D / 2 - 0.4$        |                                                                                                           | $t_D / 2 - 0.4$          |                                     | ns                                |            |  |
| t <sub>OH</sub>          | Minimum serial da                                                                  | ata, serial clock hold time <sup>(1)</sup>                                                                | t <sub>D</sub> / 2 – 0.4 |                                     | ns                                |            |  |
| t <sub>DV</sub>          | Minimum data valid window <sup>(3)(1)</sup>                                        |                                                                                                           |                          | t <sub>D</sub> – 0.65               |                                   | ns         |  |
| TX_TRIG TIMI             | NG                                                                                 | ·                                                                                                         |                          |                                     |                                   |            |  |
| t <sub>TX_TRIG_DEL</sub> | Delay between T                                                                    | X_TRIG and TX_TRIGD <sup>(4)</sup>                                                                        | 0.5                      | 0.4 ×                               | t <sub>CLKIN</sub> <sup>(5)</sup> | ns         |  |
| t <sub>SU_TX_TRIGD</sub> | Setup time related rising edge of the                                              | d to latching TX_TRIGD relative to the system clock                                                       |                          | 0.6                                 |                                   | ns         |  |
| t <sub>H_TX_TRIGD</sub>  | Hold time related rising edge of the                                               | to latching TX_TRIGD relative to the system clock                                                         |                          | 0.4                                 |                                   | ns         |  |

(1) See Figure 1.

(2) All LVDS specifications are characterized but are not tested at production.

(3) The specification for the minimum data valid window is larger than the sum of the minimum setup and hold times because there can be a skew between the ideal transitions of the serial output data with respect to the transition of the bit clock. This skew can vary across channels and across devices. A mechanism to correct this skew can therefore improve the setup and hold timing margins. For example, the LVDS\_DCLK\_DELAY\_PROG control can be used to shift the relative timing of the bit clock with respect to the data.

(4) TX\_TRIGD is the internally delayed version of TX\_TRIG that gets latched on the rising edge of the ADC clock.

(5) t<sub>CLKIN</sub> is the ADC clock period in nanoseconds (ns).



# 8.8 Serial Interface Timing Characteristics

Typical values are at  $T_A = 25^{\circ}$ C, AVDD\_1P8 = 1.8 V, AVDD\_3P3 = 3.3 V, AVDD\_5V = 5 V, DVDD\_1P2 = 1.2 V, and DVDD\_1P8 = 1.8 V, unless otherwise noted. Minimum and maximum values are across the full temperature range of  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = 85^{\circ}$ C.

|                     |                                                       | MIN | ТҮР | MAX | UNIT |
|---------------------|-------------------------------------------------------|-----|-----|-----|------|
| t <sub>SCLK</sub>   | SCLK period                                           | 50  |     |     | ns   |
| t <sub>SCLK_H</sub> | SCLK high time                                        | 20  |     |     | ns   |
| t <sub>SCLK_L</sub> | SCLK low time                                         | 20  |     |     | ns   |
| t <sub>DSU</sub>    | Data setup time                                       | 5   |     |     | ns   |
| t <sub>DHO</sub>    | Data hold time                                        | 5   |     |     | ns   |
| t <sub>SEN_SU</sub> | SEN falling edge to SCLK rising edge                  | 8   |     |     | ns   |
| t <sub>SEN_HO</sub> | Time between last SCLK rising edge to SEN rising edge | 8   |     |     | ns   |
| t <sub>OUT_DV</sub> | SDOUT delay                                           | 12  | 20  | 28  | ns   |



Figure 1. Output Timing Specification

Texas Instruments

#### AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

www.ti.com.cn

## 8.9 Typical Characteristics





#### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# 9 Detailed Description

#### 9.1 Overview

The AFE5818 is a highly-integrated, analog front-end (AFE) solution specifically designed for ultrasound systems in which high performance and higher integration are required. The device integrates a complete time-gaincontrol (TGC) imaging path and a continuous wave Doppler (CWD) path. The device also enables users to select from a variety of power and noise combinations to optimize system performance. The device contains 16 dedicated channels, each comprising a low-noise amplifier (LNA), voltage-controlled attenuator (VCAT), programmable gain amplifier (PGA), low-pass filter (LPF), and either a 14-bit or 12-bit analog-to-digital converter (ADC). At the output of the 16 ADCs is a low-voltage differential signaling (LVDS) serializer to transfer digital data. In addition, the device also contains a continuous wave (CW) mixer. Multiple features in the device are suitable for ultrasound applications (such as active termination, individual channel control, fast power-up and power-down response, programmable clamp voltage control, fast and consistent overload recovery, and digital processing). Therefore, this device brings premium image quality to ultra-portable, handheld systems all the way up to high-end ultrasound systems. In addition, the signal chain of the device can handle signal frequencies as low as 10 kHz and as high as 50 MHz. This broad analog frequency range enables the device to be used in both sonar and medical applications. See the *Functional Block Diagram* section for a simplified function block diagram.

AFE5818

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

TEXAS INSTRUMENTS

www.ti.com.cn

# 9.2 Functional Block Diagram





#### 9.3 Feature Description

#### 9.3.1 Low-Noise Amplifier

In many high-gain systems, a low-noise amplifier is critical to achieve overall performance. The device uses new proprietary architecture and a bipolar junction transistor (BJT) input transistor to achieve exceptional low-noise performance when operating on a low-quiescent current.

#### 9.3.1.1 Input Signal Support

The LNA takes a single-ended input signal and converts it to a differential output signal that is configurable for programmable gains of 24 dB, 18 dB, and 12 dB. The differential output signal has an input-referred noise of 0.63 nV/ $\sqrt{\text{Hz}}$ , 0.70 nV/ $\sqrt{\text{Hz}}$ , and 0.9 nV/ $\sqrt{\text{Hz}}$ , respectively, across the different gain modes. The LNA supports a maximum linear differential output swing of 4 V<sub>PP</sub> across all gain settings. Therefore, depending on the LNA gain, the maximum linear input swing support changes from 250 mV<sub>PP</sub>, 500 mV<sub>PP</sub>, and 1 V<sub>PP</sub>, for LNA gains of 24 dB, 18 dB, and 12 dB, respectively.

#### 9.3.1.2 Input Circuit

The LNA input pin (INPx) is internally biased at approximately 2.2 V. AC couple the input signal to the INPx pin with an adequately-sized capacitor,  $C_{IN}$ . TI recommends using a 0.1-µF capacitor for  $C_{IN}$ . Similarly, the active termination pin is internally biased at 1.5 V. TI recommends connecting a 1-µF capacitor ( $C_{ACT}$ ) from the active termination pin (ACTx) to the INP capacitor, as shown in Figure 63.



Figure 63. Device Input Circuit

#### 9.3.1.3 LNA High-Pass Filter

To reject an unwanted low-frequency leakage signal from the transducer and to achieve low dc offset drift from the device, the AFE5818 incorporates a dc offset correction circuit for each amplifier stage; see Figure 63. This circuit extracts the low-frequency component from the LNA output, which is then fed back to the LNA complementary input for low-frequency signal rejection. Afterwards, this feedback circuit functions as a high-pass filter (HPF). The effective corner frequency of the HPF is determined by the C<sub>BYPASS</sub> capacitor connected at the INMx pin of the device. The corner frequency is lower with larger C<sub>BYPASS</sub> capacitors. A large capacitor (such as 1  $\mu$ F) can be used for setting the low corner frequency (< 2 kHz) of the LNA dc offset correction circuit. For stable operation, the minimum value of the C<sub>BYPASS</sub> capacitor that is supported by device is 15 nF. To disable this HPF, set the LNA\_HPF\_DIS register bit to 1. Note that disabling this HPF results in a large dc offset at the device output. Also, for a given INMx capacitor, the corner frequency of the HPF can be programmed using the LNA\_HPF\_PROG bit. Table 1 lists the HPF corner frequency for any arbitrary C<sub>BYPASS</sub> capacitor connected at the INMx pin across various LNA\_HPF\_PROG bit settings.

Copyright © 2015, Texas Instruments Incorporated

## Feature Description (continued)

| LNA_HPF_PROG (Register 203, Bits 3-2) | HPF CORNER WITH 15-nF CAPACITOR<br>CONNECTED AT INMX PIN | HPF CORNER WITH C <sub>BYPASS</sub> CAPACITOR<br>CONNECTED AT INMX PIN |
|---------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------|
| 00                                    | 100 kHz                                                  | 100 kHz × (15 nF / C <sub>BYPASS</sub> )                               |
| 01                                    | 50 kHz                                                   | 50 kHz × (15 nF / C <sub>BYPASS</sub> )                                |
| 10                                    | 200 kHz                                                  | 200 kHz × (15 nF / C <sub>BYPASS</sub> )                               |
| 11                                    | 150 kHz                                                  | 150 kHz × (15 nF / C <sub>BYPASS</sub> )                               |

## Table 1. LNA HPF Corner Frequency

The LNA HPF corner frequency can be reduced by 3X by setting the RED\_LNA\_HPF\_3X (register 205, bit 8) bit to 1. For instance, if the INMx capacitor is 15 nF, the LNA\_HPF\_PROG bits are set to 01, and RED\_LNA\_HPF\_3X is set to 1, then the LNA HPF corner frequency is given by 50 kHz / 3 = 16.6 kHz. Figure 28 and Figure 29 illustrate the low-frequency noise for various LNA\_HPF\_PROG, RED\_LNA\_HPF\_3X, and INM capacitor combinations.

#### 9.3.1.4 LNA Input Impedance

In ultrasound applications, signal reflection exists as a result of long cables between the transducer and system. This reflection results in extra ringing added to echo signals in PW mode. This ringing effect can degrade the axial resolution, which depends on the echo signal length. Therefore, either passive termination or active termination is preferred if good axial resolution is desired. Figure 64 shows three termination configurations: no termination, active termination, and passive termination.



(a) No Termination



(b) Active Termination



(c) Passive Termination

S0499-01





Under the no termination configuration, the input impedance of the device is approximately 6 k $\Omega$  (8 K $\Omega$  // 20 pF) at 1 MHz. Passive termination requires an external termination resistor (R<sub>t</sub>), which contributes to additional thermal noise. The LNA supports active termination with programmable values, as shown in Figure 65.



Figure 65. Active Termination Implementation

The device has four pre-settings: 50  $\Omega$ , 100  $\Omega$ , 200  $\Omega$ , and 400  $\Omega$ , which are configurable through the registers. Other termination values can be realized by setting the termination switches shown in Figure 65. The ACT\_TERM\_IND\_RES register (register 196, bits 4-0) is used to enable these switches. The input impedance of the LNA under the active termination configuration approximately follows Equation 1:

$$Z_{IN} = \frac{R_f}{1 + \frac{Av_{LNA}}{2}} / /C_{IN} / /R_{IN}$$

where:

 $P = R_{IN}$  (8 k $\Omega$ ) and  $C_{IN}$  (20 pF) are the input resistance and capacitance of the LNA, respectively. (1)

Table 75 lists the LNA  $R_{IN}$ s under different LNA gains. System designers can achieve fine tuning for different probes. Therefore,  $Z_{IN}$  is frequency dependent and decreases as frequency increases; see Figure 9. This rolling-off effect does not greatly affect system performance because 2 MHz to 10 MHz is the most commonly-used frequency range in medical ultrasound applications. Active termination can be applied to both CW and TGC modes; however, resulting from NF concerns, CW mode can use no termination mode. The flexibility of the impedance configuration is of great benefit because each ultrasound system includes multiple transducers with different impedances.

Figure 36, Figure 37, Figure 38, Figure 39, and Figure 40 illustrate the noise frequency (NF) under different termination configurations. All these NF plots indicate that no termination achieves the best noise figure. However, active termination adds less noise than passive termination. Thus, termination topology must be carefully selected based on each scenario in an ultrasound application.

### AFE5818

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015



## 9.3.1.5 LNA Gain Switch Response

The LNA gain is programmable through the LNA\_GAIN\_GBL (register 196, bits 14-13) SPI registers. The gain switching time depends on the SPI speed as well as the LNA gain response time. During switching, glitches can occur and sometimes appear as artifacts in images. In addition, the signal chain requires approximately 14 µs to settle after the LNA gain change. Thus, the LNA gain switching may not be preferred when switching time or settling time for the signal chain is limited. Note that a gain switch also changes the voltage level of clamping diodes; therefore, the setting time of the clamp circuit must be considered.

## 9.3.1.6 LNA Noise Contribution

The noise specification is critical for the LNA and determines the dynamic range of the entire system. The device LNA achieves low power, an exceptionally low-noise voltage of 0.63 nV/ $\sqrt{Hz}$ , and a low-current noise of 2.7 pA/ $\sqrt{Hz}$ .

Typical ultrasonic transducer impedance ( $R_s$ ) varies from tens of ohms to several hundreds of ohms. Voltage noise is the dominant noise in most cases; however, the LNA current noise flowing through the source impedance ( $R_s$ ) generates additional voltage noise. Total LNA noise can be computed with Equation 2.

$$LNA\_Noise_{total} = \sqrt{V_{LNAnoise}^2 + R_s^2 \times I_{LNAnoise}^2}$$
(2)

The device achieves a low noise figure (NF) over a wide range of source resistances; see Figure 36, Figure 37, Figure 38, Figure 39, and Figure 40.

## 9.3.1.7 LNA Overload Recovery

To avoid any image artifacts in an ultrasound system, the device must offer consistent and fast overload recovery response. In order to achieve this response, a clamping circuit is used on the active termination path; see Figure 63 to create a low-impedance path when an overload signal is detected by the device. The clamp circuit limits large input signals at the LNA inputs and improves the overload recovery performance. The clamp level can be automatically set to 350 mV<sub>PP</sub>, 600 mV<sub>PP</sub>, or 1.15 V<sub>PP</sub>, depending on the LNA gain settings when the INPUT\_CLAMP\_LVL register (register 196, bits 10-9) is set to 00. Other clamp voltages (such as 1.15 V<sub>PP</sub>, 0.6 V<sub>PP</sub>, and 1.5 V<sub>PP</sub>) are also achievable by setting different combinations of the INPUT\_CLAMP\_LVL bits. This clamping circuit is also designed to obtain good pulse inversion performance and reduce the affect of asymmetrical inputs. For very large overload signals (> 6 dB of the linear input signal range), TI recommends using back-to-back Schottky clamping diodes at the input to limit the amplitude of the input signal.

## 9.3.2 Voltage-Controlled Attenuator

The voltage-controlled attenuator is designed to have a linear-in-dB attenuation characteristic (that is, the average attenuation in dB; see Figure 3) that is constant for each equal increment of the control voltage (VCNTL = VCNTLP – VCNTLM). In the device, a differential control structure is used to reduce common-mode noise. However, a single-ended control voltage is also supported. A simplified attenuator structure is illustrated in Figure 66 and Figure 67 for analog and digital structures, respectively.









Figure 67. Simplified Voltage-Controlled Attenuator (Digital Structure)

The attenuator is essentially a variable voltage divider that consists of the series input resistor ( $R_S$ ) and seven shunt field-effect transistors (FETs) placed in parallel and controlled by sequentially activated clipping amplifiers (A1 through A7). VCNTL is the effective difference between VCNTLP and VCNTLM. Each clipping amplifier can be understood as a specialized voltage comparator with a soft transfer characteristic and well-controlled output limit voltage. Reference voltages V1 through V7 are equally spaced over the 0-V to 1.5-V control voltage range. As control voltage increases through the input range of each clipping amplifier, the amplifier output rises from a voltage where the FET is nearly off to VHIGH where the FET is completely on. As each FET approaches its onstate and the control voltage continues to rise, the next clipping amplifier and FET combination takes over for the next portion of the piecewise linear attenuation. Similarly, high control voltages turn the FETs on, leading to a maximum signal attenuation. Therefore, each FET functions to decrease the shunt resistance of the voltage divider formed by  $R_S$  and the parallel FET network. Even though splitting the control voltage into seven segments achieves the full attenuation through different setoff transistors, the gain curve across the VCNTL voltage slightly deviates from the ideal dB-linear curve. The typical ripple is in the order of  $\pm 0.5$  dB.

The typical gain range for this VCAT is approximately 40 dB, and this gain range is independent of the LNA and PGA gain settings. The TGC gain curve is inversely proportional to the voltage difference between VCNTLP and VCNTLM. The maximum attenuation (minimum channel gain) of the TGC gain curve appears at VCNTLP – VCNTLM = 1.5 V, and minimum attenuation (maximum channel gain) of the TGC gain curve occurs at VCNTLP – VCNTLP – VCNTLM = 0 V.

The total channel gain for an 18-dB LNA gain and a 24-dB PGA gain setting, for different VCNTL values, is illustrated in Figure 2.

When the device operates in CW mode, the attenuator stage remains connected to the LNA outputs. Therefore, powering down the VCA is recommended using the PDWN\_VCA\_PGA (register 197, bit 12) register bit. In this case, the VCNTLP and VCNTLM voltage does not matter.

## 9.3.2.1 Digital TGC

Additionally, a digitally-controlled TGC mode is implemented to achieve better phase-noise performance in the device. The attenuator can be controlled digitally instead of by the analog control voltage, VCNTL. This mode can be set by the EN\_DIG\_TGC (register 203, bit 7) register bit. The variable voltage divider is implemented as a fixed series resistance and a FET is implemented as the shunt resistance. Each FET can be turned on by connecting the SW[7:1] switches. Turning on each of these switches provides approximately 6 dB of attenuation. This attenuation can be controlled by the DIG\_TGC\_ATTENUATION (register 203, bits 6-4) register bits. This digital control feature can eliminate the noise from the VCNTL circuit and provide better SNR and phase noise for the TGC path. This digital TGC can be used for PW Doppler or color Doppler modes to achieve better performance than analog TGC.

Texas Instruments

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

## 9.3.2.2 Control Voltage Input

As previously mentioned, VCNTLP and VCNTLM can be driven by either a differential or a single-ended signal. For single-ended operation, VCNTLM can be grounded and VCNTLP can be swept from 0 V to 1.5 V. The TGC gain profile for the single-ended VCNTL is as shown in Figure 68a. For differentially driving VCNTL, VCNTLP must always be kept higher than VCNTLM with a typical common-mode of 0.75 V, as shown in Figure 68b.



(b) Differential Inputs at VCNTLP and VCNTLM

Figure 68. VCNTLP and VCNTLM Configurations

The VCNTL pins are high-impedance pins, and the VCNTL pins of multiple devices can be connected in parallel with no significant loading effect. When the voltage level (VCNTLP, VCNTLM) is above 1.5 V or below 0 V, the attenuator continues to operate at its maximum attenuation level or minimum attenuation level, respectively. Limiting the voltage from -0.3 V to 2 V is recommended.

The VCNTL inputs have an approximate bandwidth of 800 kHz. This wide bandwidth, although useful in many applications (such as fast VCNTL response), can also allow high-frequency noise to modulate the gain control input and finally affect the Doppler performance. In practice, this modulation can be avoided by additional external filtering ( $R_{VCNTL}$  and  $C_{VCNTL}$ ) at the VCNTLM and VCNTLP, pins as Figure 104 illustrates. However, the external filter cutoff frequency cannot be kept too low, which results in a low gain response time. Without an external filter on the VCNTLP, VCNTLM pins, the gain control response time typically requires less than 1  $\mu$ s, as indicated in Figure 54.



Noise at the VCNTL pins must be low enough to obtain good system performance because this noise is correlated across channels. Figure 69 shows the allowed noise on the VCNTL pins for different channel systems.



Figure 69. Allowed Noise on the VCNTL Signal Across Frequency and Different Channels

Typical VCNTLM and VCNTLP signals are generated by an 8-bit to 12-bit, 10-MSPS, digital-to-analog converter (DAC) and a differential operation amplifier. TI's DACs, such as the TLV5626, DAC7821. Differential amplifiers with output common-mode voltage control (that is, the THS4130 and OPA1632) can connect the DAC to the VCNTLM and VCNTLP pins. The buffer amplifier can also be configured as an active filter to suppress low frequency noise. The VCNTLM and VCNTLP circuit achieve low noise in order to prevent the VCNTLM and VCNTLP noise from being modulated to RF signals. VCNTLM and VCNTLP noise is recommended to be below  $25 \text{ nV}/\sqrt{\text{Hz}}$  at 1 kHz and 5 nV/ $\sqrt{\text{Hz}}$  at 50 kHz. For more information, see the THS4130 data sheet and application report *Design for a Wideband Differential Transimpedance DAC Output* (SBAA150).

## 9.3.2.3 Voltage Attenuator Noise

The voltage-controlled attenuator noise follows a monotonic relationship to the attenuation coefficient. At higher attenuation the input-referred noise is higher, and vice-versa. The attenuator noise is then amplified by the PGA and becomes the noise floor at the ADC input. In the high attenuation operating range of the attenuator (that is, when VCNTL is high), the attenuator input noise can exceed the LNA output noise. The attenuator then becomes the dominant noise source for the following PGA stage and ADC. Therefore, minimize the attenuator noise compared to the LNA output noise. The device attenuator is designed for achieving very low noise even at high attenuation (low channel gain) and realizing better SNR of near-field imaging in ultrasound systems. The input-referred noise for different attenuations are listed in Table 2.

| ATTENUATION (dB) | ATTENUATOR INPUT-REFERRED NOISE<br>(nV/√Hz) |
|------------------|---------------------------------------------|
| -40              | 10.5                                        |
| -36              | 10                                          |
| -30              | 9                                           |
| -24              | 8.5                                         |
| -18              | 6                                           |
| -12              | 4                                           |
| -6               | 3                                           |
| 0                | 2                                           |
|                  | · ·                                         |

Table 2. Voltage-Controlled Attenuator Noise vs Attenuation

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

## 9.3.3 Programmable Gain Amplifier (PGA)

After the voltage-controlled attenuator, a programmable gain amplifier can be configured as 24 dB or 30 dB with a constant input-referred noise of 1.75 nV/ $\sqrt{Hz}$ . The PGA structure consists of a differential voltage-to-current (V2I) converter with programmable gain, clamping circuits, a transimpedance amplifier (I2V) with a programmable third-order low-pass filter, and a dc offset correction circuit. The simplified PGA block diagram is shown in Figure 70.



Figure 70. Simplified Block Diagram of the PGA

## 9.3.3.1 PGA Clamp

The PGA consists of two clamp circuits, positioned as shown in Figure 70. These clamps limit the amplitude of the overloaded signal and therefore provide better overload recovery performance.

An input-to-voltage (I2V) block in the PGA supports a maximum output swing of 2  $V_{PP}$ , which means that the maximum allowed signal amplitude supported at the voltage-to-input (V2I) block input is 125 mV<sub>PP</sub> (for a PGA gain = 24 dB) or 62.5 mV<sub>PP</sub> (for a PGA gain = 30 dB). If the input signal amplitude of the V2I bock is much higher than the allowable range, then the V2I input can be clamped using a voltage clamp as shown in Figure 70. This voltage clamp is disabled by default and can be enabled by using the V2I\_CLAMP (register 205, bit 13) register bit.

A current clamp is at the output of the V2I block, as shown in Figure 70, to further limit the overload signal amplitude. This current clamp can be programmed through the PGA\_CLAMP\_DIS (register 195, bit 7) and PGA\_CLAMP\_LVL (register 195, bit 6) register bits. Note that in low-power and medium-power modes, the current clamp is disabled for power savings if PGA\_CLAMP\_DIS (register 195, bit 7) = 0. This current clamp helps obtain a better overload recovery response. Without enabling this current clamp, at a 0.5-V VCNTL, the device shows a standard deviation of 4 LSBs at the output signal immediately after the overload. However, with the current clamp enabled, the standard deviation approaches 3.2 LSBs, meaning that the device requires less time to reach stable output. Also note that when the PGA output levels are greater than -2 dBFS and the current clamp is enabled, there is a degradation of approximately 3 dB to 5 dB in HD3 performance.

If the V2I block input is massively overloaded, the output of the I2V block can become saturated even if the voltage and current clamp described previously is enabled. When the I2V block becomes saturated, higher-order harmonics are generated that are aliased back to signal bandwidth after sampling. To avoid this undesirable V2I output saturation, a current clamp can be programmed to –6 dBFs, using the PGA\_CLAMP\_HALF bit (register 205, bit 15).



## 9.3.3.2 Low-Pass Filter (LPF)

The current from the V2I is fed to a programmable transimpedance amplifier, which also functions as a low-pass filter (LPF). The LPF is designed as a differential, active, third-order filter with Butterworth characteristics and a typical 18-dB per octave roll-off. Programmable through the serial interface, the –1-dB frequency corner can be set to 10 MHz, 15 MHz, 20 MHz, 30 MHz, 35 MHz, or 50 MHz. The filter bandwidth is set for all channels simultaneously. When very low bandwidth is desired (usually when suppressing higher order harmonics to a very low value), a 5-MHz filtering mode can be enabled using the SUPRESS\_HIGHER\_HARMONICS (register 205, bit 14) bit. However, enabling this mode can cause higher gain variation across devices when compared to other filter corner modes.

## 9.3.3.3 High-Pass Filter (HPF)

A selectable dc offset correction circuit is implemented in the PGA as well. This correction circuit is similar to the one used in the LNA. This circuit extracts the dc component of the PGA outputs, which are fed back to the PGA complimentary inputs for dc offset correction. This dc offset correction circuit also has a high-pass response with a cutoff frequency of 80 kHz. This HPF is enabled by default and can be disabled by using the PGA\_HPF\_DIS (register 195, bit 4) bit.

## 9.3.3.4 Noise

Low input noise is always preferred in a PGA and its noise contribution must not degrade the ADC SNR too much after the attenuator. The PGA is designed as a 24-dB or 30-dB gain with a constant input-referred noise of 1.75 nV/ $\sqrt{\text{Hz}}$ . The LNA noise dominates at minimum attenuation (used for small input signals), and the PGA and ADC noise dominate at maximum attenuation (large input signals). Thus, a 24-dB PGA gain achieves better SNR as long as the amplified signals can exceed the noise floor of the ADC.

## 9.3.4 Analog-to-Digital Converter (ADC)

The device supports a high-performance, 14-bit ADC that achieves 72-dBFS SNR. This ADC ensures excellent SNR at low-chain gain. The ADC can operate at maximum speeds of 65 MSPS and 80 MSPS, providing a 14-bit and a 12-bit output, respectively. The low-voltage differential signaling (LVDS) outputs of the ADC enable a flexible system integration that is desirable for miniaturized systems. In the following sections, full description of all inputs and outputs of the ADC with different configurations are provided along with suitable examples.

## 9.3.4.1 System Clock Input

The 16 channels on the device operate from a single clock input. To ensure that the aperture delay and jitter are the same for all channels, the device uses a clock tree network to generate individual sampling clocks for each channel. The clock lines for all channels are matched from the source point to the sampling circuit for each of the 16 internal ADCs. The delay variation is described by the aperture delay parameter of the *Output Interface Timing Characteristics* table. Variation over time is described by the aperture jitter parameter of the *Output Interface Timing Characteristics* table.

This system clock input can be driven differentially (sine wave, LVPECL, or LVDS) or single-ended (LVCMOS). The device clock input has an internal buffer and clock amplifier (see Figure 71) which is enabled or disabled automatically, depending on the type of clock provided (auto-detect feature).





Figure 71. Internal Clock Buffer for Differential Clock Mode

If the preferred clocking scheme for the device is single-ended, connect the CLKM pin to ground (in other words, short CLKM directly to AVSS, as shown in Figure 72). In this case, the auto-detect feature shuts down the internal clock buffer and the device automatically goes into a single-ended clock input. Connect the single-ended clock source directly (without decoupling) to the CLKP pin, which is the only device clock input available because CLKM is connected to ground. Therefore, TI recommends using low-jitter, square signals (LVCMOS levels, 1.8-V amplitude) to drive the ADC (see technical brief, *Clocking High-Speed Data Converters,* SLYT075 for further details).



Figure 72. Single-Ended Clock Driving Circuit



For single-ended sinusoidal clocks, or for differential clocks (such as differential sine wave, LVPECL, LVDS, and so forth), enable the clock amplifier with the connection scheme shown in Figure 73. The 10-nF capacitor used to couple the clock input is as shown in Figure 73. This same scheme applies when the clock is single-ended but the clock amplitude is either small or its edges are not sharp (for instance, with a sinusoidal single-ended clock). In this case, the input clock signal can be connected with a capacitor to CLKP (as in Figure 73) and connect CLKM to ground through a capacitor (that is, ac-coupled to AVSS).

If a transformer is used with the secondary coil floating (for instance, to convert from single-ended to differential), the transformer can be connected directly to the clock inputs without requiring the 10-nF series capacitors.



Figure 73. Differential Clock Driving Circuit

## 9.3.4.2 System Clock Configuration for Multiple Devices

To ensure that the aperture delay and jitter are the same for all channels, the device uses a clock tree network to generate individual sampling clocks for each channel. For all channels, the clock is matched from the source point to the sampling circuit of each of the eight internal devices. The variation on this delay is described in the *Aperture Delay* parameter of the *Output Interface Timing Characteristics* table. Variation is described by the aperture jitter parameter of the *Output Interface Timing Characteristics* table.

The system clock input can be driven by differential clocks (sine wave, LVPECL, or LVDS) or single-ended clocks (LVCMOS). In the single-ended case, TI recommends the use of low-jitter square signals (LVCMOS levels, 1.8-V amplitude). See technical brief, *Clocking High-Speed Data Converters*, SLYT075 for further details on the theory.

The jitter cleaners CDCM7005, CDCE72010, or LMK048X series are suitable to generate the system clock and ensure high performance for the 14-bit device resolution. Figure 74 shows a clock distribution network.







## 9.3.4.3 LVDS Interface

The device supports an LVDS output interface in order to transfer device digital data serially to an FPGA. The device has a total of 18 LVDS output lines. One of these pairs is a serial data clock, another pair is a data framing clock, and the remaining 16 pairs are dedicated for data transfer. A graphical representation of the LVDS output is shown in Figure 75.



Figure 75. LVDS Output

#### AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015



## 9.3.4.3.1 LVDS Buffer

The equivalent circuit of each LVDS output buffer is shown in Figure 76. The buffer is designed for an output impedance of 100  $\Omega$  (R<sub>OUT</sub>). The differential outputs can be terminated at the receiver end by a 100- $\Omega$  termination. The buffer output impedance functions like a source-side series termination. By absorbing reflections from the receiver end, the buffer output impedance helps improve signal integrity. Note that this internal termination can neither be disabled nor its value changed.



Figure 76. LVDS Output Circuit



#### 9.3.4.3.2 LVDS Data Rate Modes

The LVDS interface supports two data rate modes, as described in this section. Figure 77 shows the Nomenclatures used in LVDS timing diagrams



Figure 77. LVDS Timing Nomenclature

#### 9.3.4.3.2.1 1X Data Rate Mode

In 1X data rate mode, each LVDS output carries data from a single ADC. Figure 78 and Figure 79 show the output data, serial clock, and frame clock LVDS lines for the 14-bit and 12-bit 1X mode, respectively.



(1) K = ADC resolution.





Figure 79. 12-Bit, 1X Data Rate Output Timing Specification

## AFE5818

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015



#### 9.3.4.3.2.2 2X Data Rate Mode

In 2X data rate mode, only half of the LVDS lines are used to transfer data. Thus, this mode is useful for saving power when lower sampling frequency ranges permit. This mode is enabled with the LVDS\_RATE\_2X register bit (register 1, bit 14). After enabling this mode, the digital data from two ADCs are transmitted with a single LVDS lane. When compared to the 1X data rate mode, the 2X data rate mode serial clock frequency is doubled, but the frame clock frequency remains the same (for the same serialization factor and ADC resolution).

When the frame clock is high, data on DOUT1 corresponds to channel 1, DOUT2 corresponds to channel 3, and so forth. When the frame clock is low, DOUT1 transmits channel 2 data, DOUT2 transmits channel 4 data, and so forth.

Figure 80 and Figure 81 show a timing diagram for the 14-bit and 12-bit 2X mode, respectively. Channel and LVDS data line mapping for this mode are listed in Table 3. Note that idle LVDS lines are not powered down by default. To save power, these lines can be powered down using the corresponding power-down bits (PDN\_LVDSx).



Figure 80. 14-Bit, 2X Data Rate Output Timing Specification



Figure 81. 12-Bit, 2X Data Rate Output Timing Specification



AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

#### www.ti.com.cn

# Table 3. Channel and ADC Data Line Mapping (2X Rate)

| MAPPING                         |
|---------------------------------|
| ADC data for channels 1 and 2   |
| ADC data for channels 3 and 4   |
| ADC data for channels 5 and 6   |
| ADC data for channels 7 and 8   |
| ldle                            |
| ldle                            |
| ldle                            |
| ldle                            |
| ADC data for channels 9 and 10  |
| ADC data for channels 11 and 12 |
| ADC data for channels 13 and 14 |
| ADC data for channels 15 and 16 |
| ldle                            |
| ldle                            |
| ldle                            |
| ldle                            |
|                                 |

## 9.3.4.4 ADC Register, Digital Processing Description

The ADC has extensive digital processing functionalities that can be used to enhance ADC output performance. The digital processing blocks are arranged as shown in Figure 82.



Figure 82. ADC Digital Block Diagram

## 9.3.4.4.1 Digital Offset

Digital functionality provides for channel offset correction. Setting the DIG\_OFFSET\_EN bit to 1 enables the subtraction of the offset value from the ADC output. There are two offset correction modes, as shown in Figure 83.



Figure 83. Digital Offset Correction Block Diagram

## 9.3.4.4.1.1 Manual Offset Correction

If the channel offset is known, the appropriate value can be written in the OFFSET\_CHx register (bits 13-0, offset for channel x). The offset value programmed in the OFFSET\_CHx register (bits 13-0) subtracts out from the ADC output. The offset of each of the 16 ADC output channels can be independently programmed. The same offset value must be programmed into two adjacent offset registers. For instance, when programming the channel 1 offset value 0000011101, write the same offset value of 0000011101 in registers 13 (bits 9-0) and 14 (bits 9-0).



#### 9.3.4.4.1.2 Auto Offset Correction Mode (Offset Correction using a Built-In Offset Calculation Function)

The auto offset calculation module can be used to calculate the channel offset that is then subtracted from the ADC output. To enable the auto offset correction mode, set the OFFSET\_REMOVAL\_SELF bit to 1.

In auto offset correction mode the dc component of the ADC output (assumed to be the channel offset) is estimated using a digital accumulator. The ADC output sample set used by the accumulator is determined by a start time or first sample and number of samples to be used. Figure 83 illustrates the options available to determine the accumulator sample set. A high pulse on the TX\_TRIG pin or setting the OFFSET\_REMOVAL\_START\_MANUAL register can be used to determine the accumulator first sample. To set the number of samples, the AUTO\_OFFSET\_REMOVAL\_ACC\_CYCLES register (bits 12-9) must be programmed according to Table 4.

If a pulse on the TX\_TRIG pin is used to set the first sample, additional flexibility in setting the first sample is provided. A programmable delay between the TX\_TRIG pulse and first sample can be set by writing to the OFFSET\_CORR\_DELAY\_FROM\_TX\_TRIG register.

The determined offset value can be read out channel wise. Set the channel number in the AUTO\_OFFSET\_REMOVAL\_VAL\_RD\_CH\_SEL register and read the offset value for the corresponding channel in the AUTO\_OFFSET\_REMOVAL\_VAL\_RD register.

| AUTO_OFFSET_REMOVAL_ACC_CYCLES (Bits 3-0) | NUMBER OF SAMPLES USED FOR OFFSET VALUE<br>EVALUATION |
|-------------------------------------------|-------------------------------------------------------|
| 0                                         | 2047                                                  |
| 1                                         | 127                                                   |
| 2                                         | 255                                                   |
| 3                                         | 511                                                   |
| 4                                         | 1023                                                  |
| 5                                         | 2045                                                  |
| 6                                         | 4095                                                  |
| 7                                         | 8191                                                  |
| 8                                         | 16383                                                 |
| 9                                         | 32767                                                 |
| 10 to 15                                  | 65535                                                 |

## Table 4. Auto Offset Removal Accumulator Cycles

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015



## 9.3.4.4.2 Digital Average

**AFE5818** 

The signal-to-noise ratio (SNR) of the signal chain can be further improved by averaging two channels with the AVG\_EN register bit (register 2, bit 11). The way data are transmitted on the digital output lines in this mode is described in Table 5.

|          | MARDING                       |
|----------|-------------------------------|
| CHANNELS | MAPPING                       |
| DOUT1    | Average of channels 1 and 2   |
| DOUT2    | Average of channels 3 and 4   |
| DOUT3    | Average of channels 5 and 6   |
| DOUT4    | Average of channels 7 and 8   |
| DOUT5    | Idle                          |
| DOUT6    | Idle                          |
| DOUT7    | Idle                          |
| DOUT8    | Idle                          |
| DOUT9    | Average of channels 9 and 10  |
| DOUT10   | Average of channels 11 and 12 |
| DOUT11   | Average of channels 13 and 14 |
| DOUT12   | Average of channels 15 and 16 |
| DOUT13   | Idle                          |
| DOUT14   | Idle                          |
| DOUT15   | Idle                          |
| DOUT16   | Idle                          |

### NOTE

Idle LVDS lines are not powered down by default. To save power, these lines can be powered down using corresponding power-down bits (PDN\_LVDSx).

The serialization factor must be greater than the ADC resolution to obtain SNR improvement after averaging in 12b resolution.

### 9.3.4.4.3 Digital Gain

To enable the digital gain block, set DIG\_GAIN\_EN (register 3, bit 12) to 1. When enabled, the gain value for channel x (where x is from 1 to 16) can be set with the register bits for the corresponding channel (GAIN\_CHx, bits 15-11). Gain is given as  $[0 \text{ dB} + 0.2 \text{ dB} \times \text{GAIN CHx} (bits 15-11)]$ . For instance, if GAIN\_CH5 (bits 15-11) = 3, then channel 5 is increased by 0.6-dB gain. GAIN\_CHx (bits 15-11) = 31 produces the same effect as GAIN\_CHx (bits 15-11) = 30, which sets the gain of channel x to 6 dB.



#### 9.3.4.4.4 Digital HPF

To enable the digital high-pass filter (HPF) of channel 1 to 8 and 9 to 16, set the DIG\_HPF\_EN\_CH1-8 (register 21, bit 0) and DIG\_HPF\_EN\_CH9-16 (register 45, bit 0) register bits to 1, respectively.

The HPF\_CORNER\_CHxy register bits (where xy are 1-4, 5-8, 9-12, or 13-16) control the characteristics of a digital high-pass transfer function applied to the output data, based on Equation 3. These bits correspond to bits 4-1 in registers 21, 33, 45, and 57, respectively (these register settings describe the value of K). The valid values of K are 2 to 10. The digital HPF can be used to suppress low-frequency noise. Table 6 shows the cutoff frequency versus K.

$$Y(n) = \frac{2^{k}}{2^{k} + 1} [x(n) - x(n-1) + y(n-1)]$$

(3)

| CORNER FREQUENCY (k)       | CORNER FREQUENCY (kHz)   |                          |                          |  |  |  |  |
|----------------------------|--------------------------|--------------------------|--------------------------|--|--|--|--|
| (HPF_CORNER_CHxy Register) | f <sub>S</sub> = 40 MSPS | f <sub>S</sub> = 50 MSPS | f <sub>S</sub> = 65 MSPS |  |  |  |  |
| 2                          | 2780                     | 3480                     | 4520                     |  |  |  |  |
| 3                          | 1490                     | 1860                     | 2420                     |  |  |  |  |
| 4                          | 738                      | 230                      | 1200                     |  |  |  |  |
| 5                          | 369                      | 461                      | 600                      |  |  |  |  |
| 6                          | 185                      | 230                      | 300                      |  |  |  |  |
| 7                          | 111                      | 138                      | 180                      |  |  |  |  |
| 8                          | 49                       | 61                       | 80                       |  |  |  |  |
| 9                          | 25                       | 30                       | 40                       |  |  |  |  |
| 10                         | 12.                      | 15                       | 20                       |  |  |  |  |

## Table 6. Digital HPF, -1-dB Corner Frequency versus K and fs

HPF output is mapped to ADC resolution bits either by truncation or a round-off operation. By default, the HPF output is truncated to map to the ADC resolution. To enable the rounding operation to map the HPF output to the ADC resolution, set the HPF\_ROUND\_ENABLE register bit (register 21, bit 5) to 1.

## 9.3.5 LVDS Synchronization Operation

Different test patterns can be synchronized on the LVDS serialized output lines to help set and program the FPGA timing that receives the LVDS serial output. Of these test patterns, the ramp, toggle, and pseudo-random sequence (PRBS) test patterns can be reset or synchronized by providing a synchronization pulse on the TX\_TRIG pin or by setting and resetting a specific register bit. The synchronization pulse on the TX\_TRIG pin must meet the setup and hold time constraints with respect to the system clock, as shown in Figure 84.



Figure 84. Setup and Hold Time Constraint for the TX\_TRIG Signal

The PRBS\_SYNC register bit (register 4, bit 7) can be used to synchronize the PRBS sequence. SCLK must be synchronous with the system clock and must meet the setup and hold time constraints with respect to the system clock, as shown in Figure 85.





ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015



### 9.3.6 Continuous-Wave (CW) Beamformer

The continuous-wave Doppler is a key function in mid-end to high-end ultrasound systems. Compared to the TGC mode, the CW path must handle high dynamic range along with strict phase noise performance. CW beamforming is often implemented in the analog domain because of the strict requirements. Multiple beamforming methods are implemented in ultrasound systems, including a passive delay line, active mixer, and passive mixer. Among these approaches, the passive mixer achieves optimized power and noise. This mixer satisfies the CW processing requirements (such as wide dynamic range, low phase noise, and accurate gain and phase matching).

A simplified CW path block diagram and an in-phase or quadrature (I/Q) channel block diagram are illustrated in Figure 86 and Figure 87, respectively. Each CW channel includes an LNA, a voltage-to-current converter, a switch-based mixer, a shared summing amplifier with a low-pass filter, and clocking circuits.

## NOTE

The local oscillator inputs of the passive mixer are  $\cos(\omega t)$  for the I channel and  $\sin(\omega t)$  for the Q channel, respectively. Depending on the application-specific CW Doppler complex FFT processing, swapping the I and Q channels in either the field-programmable gate array (FPGA) or digital signal processor (DSP) can be required in order to obtain correct blood flow direction.

All blocks include well-matched, in-phase, quadrature channels to achieve good image frequency rejection as well as beamforming accuracy. As a result, the image rejection ratio from an I/Q channel is better than –46 dBc, which is desired in ultrasound systems.





Figure 86. Simplified Block Diagram of the CW Path



AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

www.ti.com.cn



NOTE: The 10-Ω to 15-Ω resistors at CW\_AMPINM and CW\_AMPINP result from the internal device routing and can create slight attenuation.



The CW mixer in the device is passive and switch based; the passive mixer adds less noise than active mixers. The CW mixer achieves good performance at low power. Figure 88 and the calculations of Equation 4 describe the principles of the mixer operation. The LO(t) is square-wave based and includes odd harmonic components.





$$\begin{aligned} &Vi(t) = \sin(\omega_0 t + \omega_d t + \varphi) \\ &LO(t) = \frac{4}{\pi} \Big[ \sin(\omega_0 t) + \frac{1}{3} \sin(3\omega_0 t) + \frac{1}{5} \sin(5\omega_0 t) \dots \Big] - Fourier \ series \ of \ square \ wave \\ &Vo(t) = \frac{2}{\pi} [\cos(\omega_d t + \varphi) - \cos(2\omega_0 t + \omega_d t + \varphi) + \dots] \end{aligned}$$

where:

• Vi(t), Vo(t), and LO(t) are the input, output, and local oscillator (LO) signals for a mixer, respectively. (4)



From Equation 4, the third- and fifth-order harmonics from the LO can interface with the third- and fifth-order harmonic signals in the Vi(t) or the noise around the third- and fifth-order harmonics in the Vi(t). Therefore, the mixer performance is degraded. In order to eliminate this side effect resulting from the square-wave demodulation, a proprietary harmonic suppression circuit is implemented in the device. The third- and fifth-order harmonic components from the LO can be suppressed by over 12 dB. Thus, the LNA output noise around the third- and fifth-order harmonic bands are not down-converted to base band. Hence, a better noise figure is achieved. The conversion loss of the mixer is approximately -4 dB, which is derived from  $20log_{10} 2 / \pi$ .

The mixed current outputs of the 16 channels are summed together internally. An internal low-noise operational amplifier is used to convert the summed current to a voltage output. The internal summing amplifier is designed to accomplish low power consumption, low noise, and ease of use. CW outputs from multiple devices can be further combined on the system board to implement a CW beamformer with more than 16 channels.

Multiple clock options are supported in the device CW path. Two CW clock inputs are required: an N ×  $f_{cw}$  clock and a 1 ×  $f_{cw}$  clock, where  $f_{cw}$  is the CW transmitting frequency and N can be 16, 8, 4, or 1. The most convenient system clock solution can be selected for the device. In the 16 ×  $f_{cw}$  and 8 ×  $f_{cw}$  modes, the third-and fifth-order harmonic suppression feature can be supported. Thus, the 16 ×  $f_{cw}$  and 8 ×  $f_{cw}$  modes achieve better performance than the 4 ×  $f_{cw}$  and 1 ×  $f_{cw}$  modes.

## 9.3.6.1 $16 \times f_{cw}$ Mode

The 16  $\times$   $f_{cw}$  mode achieves the best phase accuracy compared to other modes. This mode is the default mode for CW operation. In this mode, 16  $\times$   $f_{cw}$  and 1  $\times$   $f_{cw}$  clocks are required. 16  $\times$   $f_{cw}$  generates LO signals with 16 accurate phases. Multiple devices can be synchronized by the 1  $\times$   $f_{cw}$  (that is, LO signals in multiple AFEs can have the same starting phase). The phase noise spec is critical only for 16X clock. 1X clock is for synchronization only and doesn't require low phase noise. Please see the phase noise requirement in the section of application information.

The top-level clock distribution diagram is shown in Figure 89. Each mixer clock is distributed through a 16 x 16 cross-point switch. The inputs of the cross-point switch are 16 different phases of the 1X clock. TI recommends aligning the  $1 \times f_{cw}$  and  $16 \times f_{cw}$  clocks; see Figure 90.



Figure 89. CW Clock Distribution Scheme









The cross-point switch distributes the clocks with an appropriate phase delay to each mixer. For example, Vi(t) is a received signal with a delay of (1 / 16) T. Apply a delayed LO(t) to the mixer in order to compensate for the (1 / 16) T delay. Thus, a 22.5° delayed clock, that is  $2\pi / 16$  is selected for this channel. The mathematic calculation is expressed in Equation 5.

$$Vi(t) = \sin\left[\omega_0\left(t + \frac{1}{16f_0}\right) + \omega_d t\right] = \sin\left[\omega_0 t + 22.5^\circ + \omega_d t\right]$$

$$LO(t) = \frac{4}{\pi}\sin\left[\omega_0\left(t + \frac{1}{16f_0}\right)\right] = \frac{4}{\pi}\sin\left[\omega_0 t + 22.5^\circ\right]$$

$$Vo(t) = \frac{2}{\pi}\cos\left(\omega_d t\right) + f\left(\omega_n t\right)$$
(5)

Vo(t) represents the demodulated Doppler signal of each channel. When the Doppler signals from N channels are summed, the signal-to-noise ratio improves.  $\omega_d$  is the Doppler frequency,  $\omega_o$  is the local oscillator frequency, and  $\omega_n$  represents the high-frequency components that are filtered out.



## 9.3.6.2 $8 \times f_{cw}$ and $4 \times f_{cw}$ Modes

The 8 ×  $f_{cw}$  and 4 ×  $f_{cw}$  modes are alternative modes when a higher frequency clock solution (that is, a 16 ×  $f_{cw}$  clock) is not available in the system. The block diagram of these two modes is shown in Figure 91.



Figure 91. 8 ×  $f_{cw}$  and 4 ×  $f_{cw}$  Block Diagram

Good phase accuracy and matching are also maintained. The quadrature clock generator is used to create inphase and quadrature clocks with exactly a 90° phase difference. The only difference between the 8 ×  $f_{cw}$  and 4 ×  $f_{cw}$  modes is the accessibility of the third- and fifth-order harmonic suppression filter. In the 8 ×  $f_{cw}$  mode, the suppression filter can be supported. In both modes, a (1 / 16) T phase delay resolution is achieved by weighting the in-phase and quadrature paths correspondingly. For example, if a delay of (1 / 16) T or 22.5° is targeted, the weighting coefficients must follow Equation 6, assuming  $I_{in}$  and  $Q_{in}$  are sin ( $\omega_0$ t) and cos ( $\omega_0$ t), respectively.

$$I_{\text{delayed}}(t) = I_{\text{in}} \cos\left(\frac{2\pi}{16}\right) + Q_{\text{in}} \sin\left(\frac{2\pi}{16}\right) = I_{\text{in}}\left(t + \frac{1}{16f_0}\right)$$
$$Q_{\text{delayed}}(t) = Q_{\text{in}} \cos\left(\frac{2\pi}{16}\right) - I_{\text{in}} \sin\left(\frac{2\pi}{16}\right) = Q_{\text{in}}\left(t + \frac{1}{16f_0}\right)$$
(6)

Therefore, after the I/Q mixers, phase delay in the received signals is compensated. The mixer outputs from all channels are aligned and added linearly to improve the signal-to-noise ratio. TI recommends meeting the timing between the 1 x  $f_{cw}$  clock and 4 x  $f_{cw}$  or 8 x  $f_{cw}$  clock; see Figure 92.





Figure 92. 8 ×  $f_{cw}$  and 4 ×  $f_{cw}$  Timing Diagram

## 9.3.6.3 $1 \times f_{cw}$ Mode

AFE5818

The 1 ×  $f_{cw}$  mode requires in-phase and quadrature clocks with low phase noise specifications. A block diagram for this mode is shown in Figure 93. The (1 / 16) T phase delay resolution is also achieved by weighting the inphase and quadrature signals, as described in the  $8 \times f_{cw}$  and  $4 \times f_{cw}$  Modes section.



Figure 93. 1 ×  $f_{cw}$  Mode Block Diagram



### 9.3.6.4 CW High-Pass Filter

The summing amplifier is implemented in the device to sum and convert 16-channel mixer current outputs to a differential voltage output. This summing amplifier has five internal gain adjustment resistors that can provide 32 different gain settings; see Table 80. System designers can easily adjust the CW path gain, depending on signal strength and transducer sensitivity. For any other gain values an external resistor option is supported. The gain of the summation amplifier is determined by the ratio between the 2000  $\Omega$  resistors after the LNA and internal or external resistor network (R<sub>s</sub>). Thus, the matching between these resistors plays a more important role than the absolute resistor values. Better than 1% matching is achieved on-chip. The absolute resistor tolerance can be higher, depending on the process variation. If external resistors are used, the gain error between the I/Q channels or among multiple AFEs can increase. TI recommends using internal resistors to set the gain in order to achieve better gain matching (across channels and multiple AFEs).

The device provides an extra feature to suppress undesired low-frequency signal presents at the CW output, which is achieved by implementing an HPF at the CW output using the scheme shown in Figure 94.



Figure 94. CW Summing Amplifier and High-Pass Filter Implementation

When this feature is enabled, the overall transfer function of the CW summing amplifier across frequency is as shown in Figure 95.



Figure 95. CW Summing Amplifier Transfer Function

The high-pass corner and low-pass corner shown in Figure 95 is given by Equation 7 and Equation 8, respectively:

| $Fc_hpf = R_s / (2 \times \pi \times R_h \times C_h \times 2000 \Omega)$ | (7) |
|--------------------------------------------------------------------------|-----|
| $Fc_lpf = 1 / (2 \times \pi \times R_s \times C_s)$                      | (8) |

The following rules can be used to calculate the value of different components:

- 1. R<sub>s</sub> is the resistor value determined by how much signal gain is needed.
- 2. C<sub>s</sub> is selected depending upon the value of Fc\_lpf.
- 3. R<sub>h</sub> is determined by the amplitude of the undesired low-frequency signal required to be rejected. For instance, suppose that without enabling the CW HPF feature, the peak-to-peak amplitude of the low-frequency signal at the CW summing amplifier output is given by  $V_{opp}$ . Then the value of R<sub>h</sub> has the relationship shown in Equation 9. The previous constraint occurs because the CW HPF amplifier output can only swing up to 4  $V_{pp}$ .

$$R_h < 4 \times R_s / V_{opp}$$

(9)

## NOTE

Higher resistance values of R<sub>h</sub> provide better noise performance.

4. C<sub>h</sub> is the selected value of this capacitor depending upon the value of Fc\_hpf.



An alternative current-summing circuit is shown in Figure 96. However, this circuit only achieves good performance when a lower noise operational amplifier is available compared to the device internal summing differential amplifier. This current output mode requires the internal summing amplifier to be powered down (register 198, bit 9) and  $R_s$  set to 0  $\Omega$ .



Figure 96. CW Circuit With Multiple Devices (Current Output Mode, CM\_BYP = 1.5 V)

The CW I/Q channels are well matched internally to suppress image frequency components in the Doppler spectrum. Use low tolerance components and precise operational amplifiers for achieving good matching in the external circuits as well.

#### NOTE

The local oscillator inputs of the passive mixer are  $\cos(\omega_t)$  for the I channel and  $\sin(\omega_t)$  for the Q channel, respectively. Depending on the application-specific CW Doppler complex FFT processing, swapping I/Q channels in the FPGA or DSP may be needed in order to obtain correct blood flow directions.

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015



## 9.3.6.5 CW Clock Selection

The device can accept differential LVDS, LVPECL, and other differential clock inputs as well as a single-ended CMOS clock. An internally-generated  $V_{CM}$  of 2.5 V is applied to CW clock inputs (that is, CLKP\_16X, CLKM\_16X) and CLKP\_1X, CLKM\_1X). Because this 2.5-V  $V_{CM}$  is different from the one used in standard LVDS or LVPECL clocks, ac coupling is required between clock drivers and the device CW clock inputs. When the CMOS clock is used, tie CLKM\_1X and CLKM\_16X to ground. Common clock configurations are shown in Figure 97. Appropriate termination is recommended to achieve good signal integrity.

## NOTE

The configurations shown in Figure 97 can also be used as a reference for the ADC clock input.



(d) CMOS Configuration

Figure 97. Clock Configurations



The combination of the clock noise and the CW path noise can degrade CW performance. The internal clocking circuit is designed for achieving excellent phase noise required by CW operation. The phase noise of the device CW path is better than 160 dBc/Hz at a 1-kHz offset. Consequently, the phase noise of the mixer clock inputs must be better than 160 dBc/Hz.

In the 16, 8, and 4 ×  $f_{cw}$  operations modes, a low-phase noise clock is required for the 16, 8, and 4 ×  $f_{cw}$  clocks (that is, the CLKP\_16X and CLKM\_16X pins) in order to maintain good CW phase noise performance. The 1 ×  $f_{cw}$  clock (that is, the CLKP\_1X and CLKM\_1X pins) is only used to synchronize the multiple device chips and is not used for demodulation. Thus, the 1 ×  $f_{cw}$  clock phase noise is not a concern. However, in the 1 ×  $f_{cw}$  operation mode, low-phase noise clocks are required for both the CLKP\_16X, CLKM\_16X and CLKP\_1X, CLKM\_1X pins because both are used for mixer demodulation. In general, a higher slew rate clock has lower phase noise. Thus, clocks with high amplitude and fast slew rate are preferred in CW operation. In the CMOS clock mode, a 5-V CMOS clock can achieve the highest slew rate.

Clock phase noise can be improved by a divider as long as the divider phase noise is lower than the target phase noise. The phase noise of a divided clock can be improved approximately by a factor of  $20\log_N dB$ , where N is the dividing factor of 16, 8, or 4. If the target phase noise of the mixer LO clock  $1 \times f_{cw}$  is 160 dBc/Hz at a 1-kHz off the carrier, the 16 ×  $f_{cw}$  clock phase noise must be better than  $160 - 20\log_16 = 136$  dBc/Hz. TI's jitter cleaners LMK048x, CDCM7005, and CDCE72010 exceed this requirement and can be selected to work with the device. In the 4X and 1X modes, higher quality input clocks are expected to achieve the same performance because N is smaller. Thus, the 16X mode is a preferred mode because this mode reduces the phase noise requirement for the system clock design. In addition, the phase delay accuracy is specified by the internal clock divider and distribution circuit.

Note that in the 16X operation mode, the CW operation range is limited to 8 MHz as a result of the 16X clock. The maximum clock frequency for the 16X clock is 128 MHz. In the 8X, 4X, and 1X modes, higher CW signal frequencies up to 15 MHz can be supported with a small degradation in performance. For example, the phase noise is degraded by 9 dB at 15 MHz, compared to 2 MHz.

As the channel number in a system increases, clock distribution becomes more complex. Using one clock driver output is not preferred to drive multiple AFEs because the clock buffer load capacitance increases by a factor of N. The section can be used as a reference for the system clock configuration. When clock phase noise is not a concern (for example, the  $1 \times f_{cw}$  clock in the 16, 8, and  $4 \times f_{cw}$  operation modes), one clock driver output can excite more than one device. Nevertheless, special considerations must be applied for such a clock distribution network design. Preferably, all clocks are generated from the same clock source in typical ultrasound systems (such as  $16 \times f_{cw}$ ,  $1 \times f_{cw}$  clocks, audio ADC clocks, RF ADC clock, pulse repetition frequency signal, frame clock, and so on). By using the same clock source, interference resulting from clock asynchronization can be minimized.

## 9.3.6.6 CW Supporting Circuits

As a general practice in the CW circuit design, in-phase and quadrature channels must be strictly symmetrical by using well-matched layout and high-accuracy components. In systems, additional high-pass wall filters (20 Hz to 500 Hz) and low-pass audio filters (10 kHz to 100 kHz) with multiple poles are usually needed. Because the CW Doppler signal ranges from 20 Hz to 20 kHz, noise under this range is critical. Consequently, low-noise audio operational amplifiers are suitable to build these active filters for CW post-processing (that is, the OPA1632, OPA2211, or THS4131). More filter design techniques can be found at www.ti.com. The TI active filter design tool is the WEBENCH® Filter Designer. The filtered audio CW I/Q signals are sampled by audio ADCs and processed by the DSP or PC. Although CW signal frequency is from 20 Hz to 20 KHz, higher sampling rate ADCs are still preferred for further decimation and SNR enhancement. Because of the large dynamic range of CW signals, high-resolution ADCs (≥ 16 bits) are required [such as the ADS8413 (2 MSPS, 16 bits, 92-dBFS SNR)] and the ADS8472 (1 MSPS, 16 bits, 95-dBFS SNR)]. ADCs for in-phase and quadrature-phase channels must be strictly matched, not only for amplitude matching but also for phase matching in order to achieve the best I/Q matching. In addition, the in-phase and quadrature ADC channels must be sampled simultaneously.

## 9.3.6.7 Power Management

Power management plays a critical role to extend battery life and to ensure a long operation time. The device has a fast and flexible power-up and power-down control that can maximize battery life. The device can be powered down or up through external pins or internal registers.

This section describes the functionality of different power-down pins and register bits available in the device. The device can be divided in two major blocks, the VCA and ADC; see Figure 98 and Figure 99.

Texas Instruments

www.ti.com.cn







Figure 99. ADC Block Diagram

AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015



www.ti.com.cn

## 9.3.6.7.1 VCA

The VCA consists of the following blocks:

- Band-gap circuit,
- Serial interface,
- Reference voltage and current generator,
- A total of 16 channel blocks (each channel block includes an LNA, VCAT, PGA, LPF, CW mixer, and a 16X16 cross-point switch),
- VCNTRL block,
- Phase generator for CW mode, and
- CW summing amplifier.

Of these VCA blocks, only the band gap and serial interface block cannot be powered down by using powerdown pins or bits. Table 7 lists all the VCA blocks that are powered down using various pin and bit settings.

| NAME         | TYPE (Pin or<br>Register)                         | LNA                | VCAT +<br>PGA +<br>LPF | CW<br>MIXER | 16X16 CROSS-POINT<br>SWITCH | REFERE<br>NCE | VCNTRL<br>BLOCK | CW SUMMING<br>AMPLIFIER +<br>PHASE<br>GENERATOR | CHANNEL            |
|--------------|---------------------------------------------------|--------------------|------------------------|-------------|-----------------------------|---------------|-----------------|-------------------------------------------------|--------------------|
| PDN_GBL      | Pin                                               | Yes <sup>(1)</sup> | Yes                    | Yes         | Yes                         | Yes           | Yes             | Yes                                             | All <sup>(2)</sup> |
| GBL_PDWN     | Register 197, bit 15                              | Yes                | Yes                    | Yes         | Yes                         | Yes           | Yes             | Yes                                             | All                |
| PDN_FAST     | Pin                                               | Yes                | Yes                    | Yes         | Yes                         | No            | No              | Yes                                             | All                |
| FAST_PDWN    | Register 197, bit 14                              | Yes                | Yes                    | Yes         | Yes                         | No            | No              | Yes                                             | All                |
| PDNCHxx      | Register 197, bits 7-0,<br>register 213, bits 7-0 | Yes                | Yes                    | Yes         | Yes                         | No            | No              | No                                              | Individual         |
| PDWN_LNA     | Register 197, bit 13                              | Yes                | No                     | No          | No                          | No            | No              | No                                              | All                |
| PDWN_VCA_PGA | Register 197, bit 12                              | No                 | Yes                    | No          | No                          | No            | No              | No                                              | All                |

Table 7. VCA Power-Down Mode Descriptions

(1) Yes = powered down. No = active.

(2) All = all channels are powered down. Individual = only a single channel is powered down, depending upon the corresponding bit.

If more than one bit is simultaneously enabled, then all blocks listed as Yes for each bit setting is powered down.



### 9.3.6.7.2 ADC

The ADC consists of the following blocks:

- Band-gap circuit,
- Serial interface,
- Reference voltage and current generator,
- ADC analog block that performs a sampling and conversion,
- ADC digital block that includes all the digital post processing blocks (such as the offset, gain, digital HPF, and so forth),
- LVDS data serializer and buffer that converts the ADC parallel data to a serial stream.
- LVDS frame and clock serializer and buffer,
- PLL (phase-locked loop) that generates a high-frequency clock for both the ADC and serializer.

Of all these blocks, only the band gap and serial interface block cannot be power down using power-down pins or bits. Table 8 lists which blocks in the ADC are powered down using different pins and bits.

| NAME        | TYPE (Pin or Register)                                                          | ADC<br>ANALOG      | ADC<br>DIGITAL | LVDS DATA SERIALIZER,<br>BUFFER | LVDS FRAME AND<br>CLOCK SERIALIZER,<br>BUFFER | REFERENCE + ADC<br>CLOCK BUFFER | PLL | CHANNEL            |
|-------------|---------------------------------------------------------------------------------|--------------------|----------------|---------------------------------|-----------------------------------------------|---------------------------------|-----|--------------------|
| PDN_GBL     | Pin                                                                             | Yes <sup>(1)</sup> | Yes            | Yes                             | Yes                                           | Yes                             | Yes | All <sup>(2)</sup> |
| GLOBAL_PDN  | Register 1, bit 0                                                               | Yes                | Yes            | Yes                             | Yes                                           | Yes                             | Yes | All                |
| PDN_FAST    | Pin                                                                             | Yes                | Yes            | Yes                             | No                                            | No                              | No  | All                |
| DIS_LVDS    | Register 1, bit 5                                                               | No                 | No             | Yes                             | Yes                                           | No                              | No  | All                |
| PDN_ANA_CHx | Registers 24 (bits 7-4), 36 (bits 7-4),<br>48 (bits 7-4), and 60 (bits 7-4)     | Yes                | No             | No                              | No                                            | No                              | No  | Individual         |
| PDN_DIG_CHx | Registers 4 (bits 15-12), 36 (bits 15-12), 48 (bits 15-12), and 60 (bits 15-12) | No                 | Yes            | No                              | No                                            | No                              | No  | Individual         |
| PDN_LVDSx   | Register 24 (bits 11-8), 36 (bits 11-8), 48 (bits 11-8), and 60 (bits 11-8)     | No                 | No             | Yes                             | No                                            | No                              | No  | Individual         |

Table 8. Power-Down Modes Description for the ADC

(1) Yes = powered down. No = active.

(2) All = all channels are powered down. Individual = only a single channel is powered down, depending upon the corresponding bit.



## 9.4 Device Functional Modes

## 9.4.1 ADC Test Pattern Mode

## 9.4.1.1 Test Patterns

## 9.4.1.1.1 LVDS Test Pattern Mode

The ADC data coming out of the LVDS outputs can be replaced by different kinds of test patterns. The different test patterns are described in Table 9.

| TEOT                    | PROGRAMMI                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEST<br>PATTERN<br>MODE | THE SAME PATTERN MUST BE COMMON<br>TO ALL DATA LINES (DOUT)                                                                                                                                                               | THE PATTERN IS SELECTIVELY<br>REQUIRED ON ONE OR MORE DATA<br>LINE (DOUT)                                                                                                                                                                             | TEST PATTERNS<br>REPLACE <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                |
| All 0s                  | Set the mode using PAT_MODES[2:0]                                                                                                                                                                                         | Set PAT_SELECT_IND = 1. To output the pattern on the DOUTx line, select PAT_LVDSx[2:0].                                                                                                                                                               | Zeros in all bits<br>(0000000000000)                                                                                                                                                                                                                                                                                                                                   |
| All 1s                  | Set the mode using PAT_MODES[2:0]                                                                                                                                                                                         | Set PAT_SELECT_IND = 1. To output the pattern on the DOUTx line, select PAT_LVDSx[2:0].                                                                                                                                                               | Ones in all bits<br>(1111111111111)                                                                                                                                                                                                                                                                                                                                    |
| Deskew                  | Set the mode using PAT_MODES[2:0]                                                                                                                                                                                         | Set PAT_SELECT_IND = 1. To output the pattern on the DOUTx line, select PAT_LVDSx[2:0].                                                                                                                                                               | The ADC data are replaced<br>by alternate 0s and 1s<br>(01010101010101)                                                                                                                                                                                                                                                                                                |
| Sync                    | Set the mode using PAT_MODES[2:0]                                                                                                                                                                                         | Set PAT_SELECT_IND = 1. To output the pattern on the DOUTx line, select PAT_LVDSx[2:0].                                                                                                                                                               | ADC data are replaced by<br>half 1s and half 0s<br>(11111110000000)                                                                                                                                                                                                                                                                                                    |
| Custom                  | Set the mode using PAT_MODES[2:0]. Set the desired custom pattern using the CUSTOM_PATTERN register control.                                                                                                              | Set PAT_SELECT_IND = 1. To output the pattern on the DOUTx line, select PAT_LVDSx[2:0].                                                                                                                                                               | The word written in the<br>CUSTOM_PATTERN control<br>(taken from the MSB side)<br>replaces ADC data.<br>(For instance,<br>CUSTOM_PATTERN =<br>1100101101011100 and<br>ADC data =<br>11001011010111 when the<br>serialization factor is 14.)                                                                                                                            |
| Ramp                    | Set the mode using PAT_MODES[2:0]                                                                                                                                                                                         | Set PAT_SELECT_IND = 1. To output the pattern on the DOUTx line, select PAT_LVDSx[2:0].                                                                                                                                                               | The ADC data are replaced<br>by a word that increments by<br>1 LSB every conversion clock<br>starting at negative full-scale,<br>increments until positive full-<br>scale, and wraps back to<br>negative full-scale. The step<br>size of the ramp pattern is<br>function of ADC resolution<br>(N) and serialization factor<br>(S) and is given by 2 <sup>(S-N)</sup> . |
| Toggle                  | Set the mode using PAT_MODES[2:0]                                                                                                                                                                                         | Set PAT_SELECT_IND = 1. To output the pattern on the DOUTx line, select PAT_LVDSx[2:0].                                                                                                                                                               | The ADC data alternate<br>between two words that are<br>all 1s and all 0s. At each<br>setting of the toggle pattern,<br>the start word can either be<br>all 0s or all 1s. (Alternate<br>between 11111111111111111111111111111111111                                                                                                                                    |
| PRBS                    | Set SEL_PRBS_PAT_GBL = 1. Select either<br>custom or ramp pattern with<br>PAT_MODES[2:0]. Enable PRBS mode<br>using PRBS_EN. Select the desired PRBS<br>mode using PRBS_MODE. Reset the PRBS<br>generator with PRBS_SYNC. | Set PAT_SELECT_IND = 1. Select either<br>custom or ramp pattern with<br>PAT_LVDSx[2:0]. Enable PRBS mode on<br>DOUTx with the PAT_PRBS_LVDSx control.<br>Select the desired PRBS mode using<br>PRBS_MODE. Reset the PRBS generator<br>with PRBS_SYNC. | A 16-bit pattern is generated<br>by a 23-bit (or 9-bit) PRBS<br>pattern generator (taken from<br>the MSB side) and replaces<br>the ADC data.                                                                                                                                                                                                                           |

## Table 9. Description of LVDS Test Patterns

(1) Shown for a serialization factor of 14.



All patterns listed in Table 9 (except the PRBS pattern) can also be forced on the frame clock output line by using PAT\_MODES\_FCLK[2:0]. To force a PRBS pattern on the frame clock, use the SEL\_PRBS\_PAT\_FCLK, PRBS\_EN, and PAT\_MODES\_FCLK register controls.

The ramp, toggle, and pseudo-random sequence (PRBS) test patterns can be reset or synchronized by providing a synchronization pulse on the TX\_TRIG pin or by setting and resetting a specific register bit.

Figure 100 depicts a block diagram representation of this scheme.

TEXAS INSTRUMENTS

www.ti.com.cn







#### 9.4.2 Partial Power-Up and Power-Down Mode

The partial power-up and power-down mode is also called fast power-up and power-down mode. The VCA can be programmed in partial power-down mode either by setting the PDN\_FAST pin high or setting the FAST PDWN (register 197, bit 14) register bit to 1. Similarly, the ADC can be programmed in this mode by setting the PDN FAST pin high. In this mode, most amplifiers in the signal path are powered down and the internal reference circuits remain active as well as all the data and frame and clock LVDS serializer and buffer. The partial power-down function allows the device to guickly wake-up from a low-power state. This configuration ensures that the external capacitors are discharged slowly; thus, a minimum wake-up time is required as long as the charges on these capacitors are restored. The VCA wake-up response is typically approximately 2 us or 1% of the power-down duration, whichever is larger. The longest wake-up time depends on the capacitors connected at INP and INM, because the wake-up time is the time required to recharge the capacitors to the desired operating voltages. For instance, 0.1 µF at INP and 15 nF at INM provides a wake-up time of 2.5 ms. For larger capacitors, this time is longer. The ADC wake-up time is approximately 1 µs. Thus, the device wake-up time is more dependent on the VCA wake-up time with the assumption that the ADC clock is running for at least 50 us before the normal operating mode resumes. The power-down time is instantaneous, less than 1 us. This fast wake-up response is desired for portable ultrasound applications in which power savings is critical. The pulse repetition frequency of an ultrasound system can vary from 50 kHz to 500 Hz, and the imaging depth (that is, the active period for a receive path) varies from tens of us to hundreds of us. The power savings can be quite significant when a system PRF is low. In some cases, only the VCA is powered down when the ADC runs normally to ensure minimal interference to the FPGAs; see the *Electrical Characteristics* table to determine device power dissipation in partial power-down mode.

### 9.4.3 Global Power-Down Mode

To achieve the lowest power dissipation, the device can be placed into a complete power-down mode. This mode is controlled through the GBL\_PDWN (for the VCA) or GLOBAL\_PDN (for the ADC) registers or the PDN\_GBL pin (for both the VCA and ADC). In complete power-down mode, all circuits (including reference circuits within the device) are powered down and the capacitors connected to the device are discharged. The wake-up time depends on the time that the device spends in shutdown mode. 0.1  $\mu$ F at INP and 15 nF at INM provide a wake-up time of approximately 2.5 ms.

#### 9.4.4 TGC Configuration

By default, after reset the VCA is configured in TGC mode. Depending upon the system requirements, the device can be programmed in a suitable power mode using the POW\_MODES (register 197, bits 11-10) register bits.

#### 9.4.5 CW Configuration

To configure the device in CW mode, set the CW\_TGC\_SEL (register 198, bit 9) register bit to 1. To save power, the voltage-controlled attenuator and programmable gain amplifier in the TGC path can be disabled by setting the PDWN\_VCA\_PGA bit (register 197, bit 12) to 1. Also, the ADC can be powered down completely using the GLOBAL\_PDN bit (register 1, bit 0). Usually only half the number of channels in a system are active in the CW mode. Thus, the individual channel control can power-down unused channels and save power; see Table 7 and Table 8.

#### 9.4.6 TGC + CW Mode

In systems that require fast switching between the TGC and CW modes, both TGC and CW mode can remain active simply by setting the CW\_TGC\_SEL (register 198, bit 9) register bit to 1.



### 9.5 Programming

### 9.5.1 Serial Peripheral Interface (SPI) Operation

Several different device modes can be programmed with the serial peripheral interface (SPI). This interface is formed by the SEN (serial interface enable), SCLK (serial interface clock), SDIN (serial interface data), and RESET pins. Inside the device, the SCLK and SDIN pins have a 16- $k\Omega$ , pulldown resistor to ground and the SEN pin has a 16- $k\Omega$ , pullup resistor to the DVDD\_1P8 supply. Serially shifting bits into the device is enabled when SEN is low. SDIN serial data are latched at every SCLK rising edge when SEN is active (low). SDIN serial data are loaded into the register at every 24th SCLK rising edge when SEN is low. If the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiples of 24-bit words within a single active SEN pulse (an internal counter counts the number of 24 clock groups after the SEN falling edge). The interface can function with SCLK frequencies from 20 MHz down to low speeds (of a few hertz) and also with a non-50% SCLK duty cycle. Data are divided into two main portions: the register address (8 bits) and data (16 bits). These portions are loaded on the addressed register. When writing to a register with unused bits, set these bits to 0. Figure 101 shows this process.



Figure 101. Serial Interface Timing Diagram



#### **Programming (continued)**

#### 9.5.1.1 Register Readout

The device includes an option where the contents of the internal registers can be read back. This readback feature can be useful as a diagnostic test to verify the serial interface communication between the external controller and the AFE. First, the REG\_READ\_EN bit (register 0, bit 1) must be set to 1. Then, initiate a serial interface cycle specifying the address of the register (A[7:0]) whose content must be read. The data bits are *don't care*. The device outputs the contents (bits 15-0) of the selected register on the SDOUT pin. SDOUT has a typical 20-ns delay (t<sub>OUT\_DV</sub>) from the SCLK falling edge. For lower-speed SCLKs, SDOUT can be latched on the SCLK rising edge. For higher-speed SCLKs (for example, if the SCLK period is less than 60 ns), latching SDOUT at the next SCLK falling edge is preferable. The read operation timing diagram is shown in Figure 102 (see the *Serial Interface Timing Characteristics* table). In readout mode, the REG\_READ\_EN bit can be accessed with SDIN, SCLK, and SEN. To enable serial register writes, set the REG\_READ\_EN bit back to 0.

The device SDOUT buffer is 3-stated and is only enabled when the REG\_READ\_EN bit (register 0, bit 1) is enabled. SDOUT pins from multiple devices can be tied together without any pullup resistors. The SN74AUP1T04 level shifter can be used to convert 1.8-V logic to 2.5-V or 3.3-V logic, if necessary.



Figure 102. Serial Interface Register, Read Operation



## **10** Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

The device supports a wide-frequency bandwidth signal in the range of several kHz to several MHz. The device is a highly-integrated solution that includes a low-noise amplifier (LNA), a voltage-controlled attenuator (VCAT), a programmable gain amplifier (PGA), an antialiasing filter, an analog-to-digital converter (ADC), and a continuous wave (CW) mixer. As a result of the device functionality, the device can be used in various applications (such as in medical ultrasound imaging systems, sonar imaging equipment, radar, and other systems that require a very large dynamic range).

### **10.2 Typical Application**



Figure 103. Simplified Schematic



### **Typical Application (continued)**



(1) N represents the number of capacitors connected to the supply. Placing at least one capacitor for every three supply pins is recommended.

Figure 104. Application Circuit

### **Typical Application (continued)**

### 10.2.0.2 Design Requirements

Typical requirements for a medical ultrasound imaging system are listed in Table 10.

|                                | 5                    |
|--------------------------------|----------------------|
| DESIGN PARAMETER               | EXAMPLE VALUES       |
| Signal center frequency        | 5 MHz                |
| Signal bandwidth               | 2 MHz                |
| Maximum overloaded signal      | 1 V <sub>PP</sub>    |
| Maximum input signal amplitude | 100 mV <sub>PP</sub> |
| Transducer noise level         | 1 nV/√Hz             |
| Dynamic range                  | 151 dBc/Hz           |
| Time gain compensation range   | 40 dB                |
| Total harmonic distortion      | 40 dBc               |
|                                |                      |

### Table 10. Design Parameters

### 10.2.0.3 Detailed Design Procedure

Medical ultrasound imaging is a widely-used diagnostic technique that enables visualization of internal organs, their size, structure, and blood flow estimation. An ultrasound system uses a focal imaging technique that involves time shifting, scaling, and intelligently summing the echo energy using an array of transducers to achieve high imaging performance. The concept of focal imaging provides the ability to focus on a single point in the scan region. By subsequently focusing at different points, an image is assembled.

See Figure 103 for a simplified schematic of a 64-channel ultrasound imaging system. When initiating an imaging, a pulse is generated and transmitted from each of the 64 transducer elements. The pulse, now in the form of mechanical energy, propagates through the body as sound waves, typically in the frequency range of 1 MHz to 15 MHz.

The sound waves weaken rapidly as they travel through the objects being imaged, falling off as the square of the distance traveled. As the signal travels, portions of the wave front energy are reflected. Signals that are reflected immediately after transmission are very strong because they are from reflections close to the surface; reflections that occur long after the transmit pulse are very weak because they are reflecting from deep in the body. As a result of the limitations on the amount of energy that can be put into the imaging object, the industry developed extremely sensitive receive electronics. Receive echoes from focal points close to the surface require little, if any, amplification. This region is referred to as the *near field*. However, receive echoes from focal points deep in the body are extremely weak and must be amplified by a factor of 100 or more. This region is referred to as the *far field*. In the high-gain (far field) mode, the limit of performance is the sum of all noise sources in the receive chain.

In high-gain (far field) mode, system performance is defined by its overall noise level, which is limited by the noise level of the transducer assembly and the receive low-noise amplifier (LNA). However in the low-gain (near field) mode, system performance is defined by the maximum amplitude of the input signal that the system can handle. The ratio between noise levels in high-gain mode and the signal amplitude level in low-gain mode is defined as the dynamic range of the system.

The high integration and high dynamic range of the device make it ideally suited for ultrasound imaging applications. The device includes an integrated LNA and VCAT (which use the gain that can be changed with enough time to handle both near- and far-field systems), a low-pass antialiasing filter to limit the noise bandwidth, an ADC with high SNR performance, and a CW mixer. Figure 104 illustrates an application circuit of the device.



Use the following steps to design medical ultrasound imaging systems:

- 1. Use the signal center frequency and signal bandwidth to select an appropriate ADC sampling frequency.
- 2. Use the time gain compensation range to select the range of the VCNTL signal.
- 3. Use the transducer noise level and maximum input signal amplitude to select the appropriate LNA gain. The device input-referred noise level reduces with higher LNA gain. However, higher LNA gain leads to lower input signal swing support.
- 4. See Figure 104 to select different passive components for different device pins.
- 5. See the *LNA Input Impedance* section to select the appropriate input termination configuration.
- 6. See the CW Clock Selection section to select the clock configuration for the ADC and CW clocks.

#### 10.2.0.4 Application Curves

Figure 105 and Figure 106 show the FFT of a device output for VCNTL = 0 V and VCNTL = 0.9 V, respectively, with an input signal at 5 MHz captured at a sample rate of 50 MHz. Figure 105 shows the spectrum for a far field imaging scenario with the full Nyquist band, default device settings, and VCNTL = 0 V.Figure 106 shows the spectrum for a near field imaging scenario for the full Nyquist band with default device settings and VCNTL = 0.9 V.





### 10.3 Do's and Don'ts

**Driving the inputs (analog or digital) beyond the power-supply rails.** For device reliability, an input must not go more than 300 mV below the ground pins or 300 mV above the supply pins as suggested in the *Absolute Maximum Ratings* table. Exceeding these limits, even on a transient basis, can cause faulty or erratic operation and can impair device reliability.

**Driving the device signal input with an excessively high level signal.** The device offers consistent and fast overload recovery with a 6-dB overloaded signal. For very large overload signals (> 6 dB of the linear input signal range), TI recommends back-to-back Schottky clamping diodes at the input to limit the amplitude of the input signal; see the *LNA Overload Recovery* section for more details.

**Driving the VCNTL signal with an excessive noise source.** Noise on the VCNTL signal gets directly modulated with the input signal and causes higher output noise and reduction in SNR performance. Maintain a noise level for the VCNTL signal as discussed in the *Control Voltage Input* section.

Using a clock source with excessive jitter, an excessively long input clock signal trace, or having other signals coupled to the ADC or CW clock signal trace. These situations cause the sampling interval to vary, causing an excessive output noise and a reduction in SNR performance. For a system with multiple devices, the clock tree scheme must be used to apply an ADC or CW clock; see the CW Clock Selection section for clock mismatch between devices, which can lead to latency mismatch and reduction in SNR performance.

**LVDS routing length mismatch.** The routing length of all LVDS lines routing to the FPGA must be matched to avoid any timing related issue. For systems with multiple devices, the LVDS serialized data clock (DCLKP, DCLKM) and the frame clock (FCLKP, FCLKM) of each individual device must be used to deserialize the corresponding LDVS serialized data (DOUTP, DOUTM).

**Failure to provide adequate heat removal.** Use the appropriate thermal parameter listed in the *Thermal Information* table and an ambient, board, or case temperature in order to calculate device junction temperature. A suitable heat removal technique must be used to keep the device junction temperature below the maximum limit of 105°C.

**Incorrect register programming.** After resetting the device, write register 1, bit 2 = 1 and register 1, bit 4 = 1. If these bits are not set as specified, the device will not function properly. Furthermore, ADD\_OFFSET (register 0, bit 2) must be used carefully; see the *VCA Register Map* section.

### 10.4 Initialization Set Up

After bringing up all the supplies, use the following steps to initialize the device:

- 1. Apply a hardware reset pulse on the RESET pin with a minimum pulse duration of 100 ns. Note that after powering up the device, a hardware reset is required.
- 2. After applying a hardware reset pulse, wait for a minimum time of 100 ns.
- 3. Set register 1, bits 2 and 4 to 1 using SPI signals.
- 4. Write any other register settings as required.



### **11** Power Supply Recommendations

The device requires a total of five supplies in order to operate properly. These supplies are: AVDD\_5V, AVDD\_3P3, AVDD\_1P8, DVDD\_1P8, and DVDD\_1P2. For detailed information regarding the operating voltage minimum and maximum specifications of different supplies, see the *Recommended Operating Conditions* table.

### 11.1 Power Sequencing and Initialization

#### 11.1.1 Power Sequencing

Figure 107 shows the suggested power-up sequencing and reset timing for the device. Note that the DVDD\_1P2 supply must rise before the AVDD\_1P8 supply. If the AVDD\_1P8 supply rises before the DVDD\_1P2 supply, the AVDD\_1P8 supply current is eight to 12 times larger than the normal current until the DVDD\_1P2 supply reaches a 1.2-V level.



NOTE: 10  $\mu$ s < t<sub>1</sub> < 50 ms, 10  $\mu$ s < t<sub>2</sub> < 50 ms, t<sub>3</sub> > t<sub>1</sub>, t<sub>4</sub> > 10 ms, t<sub>5</sub> > 100 ns, t<sub>6</sub> > 100 ns, t<sub>7</sub> > 4 ADC clock cycles, and t<sub>8</sub> > 100  $\mu$ s.



# 12 Layout

### 12.1 Layout Guidelines

### 12.1.1 Power Supply, Grounding, and Bypassing

In a mixed-signal system design, the power-supply and grounding design plays a significant role. The device distinguishes between two different grounds: AVSS (analog ground) and DVSS (digital ground). In most cases laying out the printed circuit board (PCB) to use a single ground plane is adequate, but in high-frequency or high-performance systems, care must be taken so that this ground plane is properly partitioned between various sections within the system to minimize interactions between analog and digital circuitry. Alternatively, the digital supply set consisting of the DVDD\_1P8, DVDD\_1P2, and DVSS pins can be placed on separate power and ground planes. For this configuration, tie the AVSS and DVSS grounds together at the power connector in a star layout. In addition, optical or digital isolators (such as the ISO7240) can completely separate the analog portion from the digital portion. Consequently, such isolators prevent digital noise from contaminating the analog portion. Table 11 lists the related circuit blocks for each power supply.

| POWER SUPPLY | GROUND | CIRCUIT BLOCKS <sup>(1)</sup>                                                                                                       |
|--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| AVDD_5V      | AVSS   | Reference voltage and current generator, LNA, VCNTRL block, CW mixer, CW clock buffer, 16x16 cross-point switch, 16-phase generator |
| AVDD_3P3     | AVSS   | Band-gap circuit, reference voltage and current generator, LNA, VCAT, PGA, LPF, CW summing amplifier, VCA SPI                       |
| AVDD_1P8     | AVSS   | ADC analog, reference voltage and current generator, band-gap circuit, ADC clock buffer                                             |
| DVDD_1P8     | DVSS   | LVDS serializer and buffer, PLL                                                                                                     |
| DVDD_1P2     | DVSS   | ADC digital, serial interface                                                                                                       |

#### Table 11. Supply versus Circuit Blocks

(1) See Figure 98 and Figure 99 for further details.

Reference all bypassing and power supplies for the device to their corresponding ground planes. Bypass all supply pins with 0.1- $\mu$ F ceramic chip capacitors (size 0603 or smaller). In order to minimize the lead and trace inductance, the capacitors must be located as close to the supply pins as possible. Where double-sided component mounting is allowed, these capacitors are best placed directly under the package. In addition, larger bipolar decoupling capacitors (2.2  $\mu$ F to 10  $\mu$ F, effective at lower frequencies) can also be used on the main supply pins. These components can be placed on the PCB in close proximity (< 0.5 inch or 12.7 mm) to the device itself.

The device has a number of reference supplies that must be bypassed, such as CM\_BYP1, CM\_BYP2 and VHIGH1, VHIGH2. Bypass these pins with at least a 1- $\mu$ F capacitor; higher value capacitors can be used for better low-frequency noise suppression. For best results, choose low-inductance ceramic chip capacitors (size 0402, > 1  $\mu$ F) and placed as close as possible to the device pins.

#### 12.1.2 Board Layout

High-speed, mixed-signal devices are sensitive to various types of noise coupling. One primary source of noise is the switching noise from the serializer and the output buffer and drivers. For the device, care must be taken to ensure that the interaction between the analog and digital supplies within the device is kept to a minimal amount. The extent of noise coupled and transmitted from the digital and analog sections depends on the effective inductances of each of the supply and ground connections. Smaller effective inductances of the supply and ground pins result in better noise suppression. For this reason, multiple pins are used to connect each supply and ground sets. Low inductance properties must be maintained throughout the design of the PCB layout by use of proper planes and layer thickness.

To avoid noise coupling through supply pins, TI recommends to keep sensitive input pins (such as INM, INP, and ACT pins) away from the AVDD\_3P3 and AVDD\_5V planes. For example, do not route the traces or vias connected to these pins across the AVDD\_3P3 and AVDD\_5V planes. That is, avoid the power planes under the INM, INP, and ACT pins.



In order to maintain proper LVDS timing, all LVDS traces must follow a controlled impedance design. In addition, all LVDS trace lengths must be equal and symmetrical; TI recommends keeping trace length variations less than 150 mil (0.150 inch or 3.81 mm).

In addition, appropriate delay matching must be considered for the CW clock path, especially in systems with a high channel count. For example, if the clock delay is half of the 16X clock period, a phase error of 22.5°C can exist. Thus, the timing delay difference among channels contributes to the beamformer accuracy.

Additional details on the NFBGA PCB layout techniques can be found in the Texas Instruments application report, *MicroStar BGA Packaging Reference Guide* (SSYZ015), which can be downloaded from www.ti.com.

### 12.2 Layout Example

Figure 108 and Figure 109 illustrate example layouts for the top and bottom layers, respectively.



Figure 108. Top Layer



# Layout Example (continued)



Figure 109. Bottom Layer



## Layout Example (continued)

Figure 110 shows a routing example for the ground planes.



Figure 110. Ground Plane

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015



www.ti.com.cn

# Layout Example (continued)

Figure 111, Figure 112, and Figure 113 illustrate routing examples for different power planes.



Figure 111. AVDD\_1P8 Power Plane



## Layout Example (continued)



Figure 112. AVDD\_3P3, DVDD\_1P8 Power Planes



# Layout Example (continued)



Figure 113. AVDD\_5V, DVDD\_1P2 Power Planes



### 13 Register Maps

### 13.1 Serial Register Map

The device has two voltage-controlled amplifier (VCA) dies and one analog-to-digital converter (ADC) die, as shown in Figure 114. Figure 114 also describes the channel mapping of VCA dies to the input pins. All dies share the same SPI control signals (SCLK, SDIN, and SEN). The address space of the programmable registers for the ADC die is from register 1 to register 60. By default, the address space of the programmable registers for the VCA dies are shared (that is, both VCA dies have an address space from register 192 to register 205). Therefore, the ADC and VCA dies can be programmed independently. Because the VCA dies share the same address space, these dies are programmed together. To program VCA die 1 and VCA die 2 independently, the address space for these dies must be separated by enabling the ADD\_OFFSET bit (register 0, bit 2). All programmable bits and addresses are listed in this section.



Figure 114. Channel Mapping: VCA Dies

A reset process is required at the device initialization stage.

#### NOTE

Initialization can be accomplished with a hardware reset by applying a positive pulse to the RESET pin. After reset, all ADC and VCA registers are set to 0 (default). Note that during register programming, all unlisted register bits must be set to 0.

The *Global Register* is comprised of register 0 and controls both the VCA and ADC die. The *ADC Registers* include registers that control the ADC die. The *VCA Registers* include registers that control the VCA dies (that is, VCA die 1 and VCA die 2).

Copyright © 2015, Texas Instruments Incorporated

## Serial Register Map (continued)

### 13.1.1 Global Register Map

This section discusses the global register. A register map is available in Table 12.

### Table 12. Global Register Map

| REGIST<br>ADDRE |     |    |    |    |    |    |    |   |   | REGIST | ER DAT | <b>A</b> <sup>(1)</sup> |   |   |                |                 |                    |
|-----------------|-----|----|----|----|----|----|----|---|---|--------|--------|-------------------------|---|---|----------------|-----------------|--------------------|
| DECIMAL         | HEX | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7      | 6      | 5                       | 4 | 3 | 2              | 1               | 0                  |
| 0               | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0      | 0      | 0                       | 0 | 0 | ADD_<br>OFFSET | REG_READ_<br>EN | SOFTWARE_<br>RESET |

(1) The default value of all registers is 0.

### 13.1.1.1 Description of Global Register

### 13.1.1.1.1 Register 0 (address = 0h)

### Figure 115. Register 0

| 15   | 14   | 13   | 12   | 11   | 10         | 9               | 8                  |
|------|------|------|------|------|------------|-----------------|--------------------|
| 0    | 0    | 0    | 0    | 0    | 0          | 0               | 0                  |
| W-0h | W-0h | W-0h | W-0h | W-0h | W-0h       | W-0h            | W-0h               |
| 7    | 6    | 5    | 4    | 3    | 2          | 1               | 0                  |
| 0    | 0    | 0    | 0    | 0    | ADD_OFFSET | REG_READ_<br>EN | SOFTWARE_<br>RESET |
| W-0h | W-0h | W-0h | W-0h | W-0h | W-0h       | W-0h            | W-0h               |

LEGEND: W = Write only; -n = value

### Table 13. Register 0 Field Descriptions

| Bit  | Field          | Туре | Reset | Description                                                                                                                                                                                          |
|------|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-3 | 0              | W    | 0h    | Must write 0                                                                                                                                                                                         |
| 2    | ADD_OFFSET     | W    | Oh    | 0 = Normal operation<br>1 = Separates the SPI address space of the VCA die 1 and VCA<br>die 2. Set this bit to 1 to write register addresses 213, 215, 216,<br>and 217. Otherwise set this bit to 0. |
| 1    | REG_READ_EN    | W    | 0h    | 0 = Register readout mode disabled<br>1 = Register readout mode enabled; see the <i>Register Readout</i><br>section for further details                                                              |
| 0    | SOFTWARE_RESET | W    | 0h    | 0 = Disabled<br>1 = Enabled (this setting returns the device to a reset state).<br>This bit is a self-clearing register bit.                                                                         |



### 13.1.2 ADC Register Map

This section discusses the ADC and LVDS registers. A register map is available in Table 14.

### Table 14. ADC Register Map

| REGISTER | ADDRESS |                             |                                      |                                         |                        |               |                           |                          | REGISTE                | R DATA <sup>(1)</sup> |                      |                  |                 |                  |                  |                  |                      |
|----------|---------|-----------------------------|--------------------------------------|-----------------------------------------|------------------------|---------------|---------------------------|--------------------------|------------------------|-----------------------|----------------------|------------------|-----------------|------------------|------------------|------------------|----------------------|
| DECIMAL  | HEX     | 15                          | 14                                   | 13                                      | 12                     | 11            | 10                        | 9                        | 8                      | 7                     | 6                    | 5                | 4               | 3                | 2                | 1                | 0                    |
| 1        | 1       | 0                           | LVDS_<br>RATE_2X                     | 0                                       | 0                      | 0             | 0                         | 0                        | 0                      | 0                     | 0                    | DIS_LVDS         | 1               | 0                | 1                | 0                | GLOBAL_<br>PDN       |
| 2        | 2       | PAT_                        | _MODES_FCL                           | K[2:0]                                  | LOW_<br>LATENCY_<br>EN | AVG_EN        | SEL_PRBS<br>_PAT_<br>FCLK | P.                       | AT_MODES[2             | :0]                   | SEL_PRBS<br>_PAT_GBL |                  | OFFSET_         | CORR_DELA        | Y_FROM_TX_       | TRIG[5:0]        |                      |
| 3        | 3       | SI                          | ER_DATA_RA                           | TE                                      | DIG_GAIN<br>_EN        | 0             | OFFSET_CO<br>_FROM_T      | ORR_DELAY<br>X_TRIG[7:6] | DIG_<br>OFFSET_<br>EN  | 0                     | 0                    | 0                | 0               | 0                | 0                | 0                | 0                    |
| 4        | 4       | OFFSET_<br>REMOVAL<br>_SELF | OFFSET_<br>REMOVAL<br>_START_<br>SEL | OFFEST_<br>REMOVAL<br>_START_<br>MANUAL | AUTO_OF                | FSET_REMO     | VAL_ACC_CY                | (CLES[3:0]               | PAT_<br>SELECT_<br>IND | PRBS_<br>SYNC         | PRBS_<br>MODE        | PRBS_EN          | MSB_<br>FIRST   | 0                | 0                | ADC              | C_RES                |
| 5        | 5       |                             |                                      |                                         |                        |               |                           |                          | CUSTOM_PA              | TTERN[15:0]           |                      |                  |                 |                  |                  |                  |                      |
| 7        | 7       | AUT                         | O_OFFSET_R                           | EMOVAL_VA                               | L_RD_CH_SE             | L[4:0]        | 0                         | 0                        | 0                      | 0                     | 0                    | 0                | 0               | 0                | 0                | 0                | CHOPPER<br>_EN       |
| 8        | 8       | 0                           | 0                                    |                                         |                        |               |                           |                          | AUTO_                  | OFFSET_REM            | MOVAL_VAL_F          | RD[13:0]         |                 |                  |                  |                  |                      |
| 11       | В       | 0                           | 0                                    | 0                                       | 0                      | EN_DITHE<br>R | 0                         | 0                        | 0                      | 0                     | 0                    | 0                | 0               | 0                | 0                | 0                | 0                    |
| 13       | D       |                             |                                      | GAIN_CH1                                |                        |               | 0                         |                          |                        | I.                    |                      | OFFSE            | T_CH1           | l.               |                  |                  |                      |
| 14       | Е       |                             |                                      | 0                                       |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH1           |                  |                  |                  |                      |
| 15       | F       |                             |                                      | GAIN_CH2                                |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH2           |                  |                  |                  |                      |
| 16       | 10      |                             |                                      | 0                                       |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH2           |                  |                  |                  |                      |
| 17       | 11      |                             |                                      | GAIN_CH3                                |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH3           |                  |                  |                  |                      |
| 18       | 12      |                             |                                      | 0                                       |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH3           |                  |                  |                  |                      |
| 19       | 13      |                             |                                      | GAIN_CH4                                |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH4           |                  |                  |                  |                      |
| 20       | 14      |                             |                                      | 0                                       |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH4           |                  |                  |                  |                      |
| 21       | 15      | PAT_PRBS<br>_LVDS1          | PAT_PRBS<br>_LVDS2                   | PAT_PRBS<br>_LVDS3                      | PAT_PRBS<br>_LVDS4     | P             | PAT_LVDS1[2:              | 0]                       | F                      | AT_LVDS2[2:           | 0]                   | HPF_ROU<br>ND_EN |                 | HPF_CORNE        | R_CH1-4[3:0]     |                  | DIG_HPF_<br>EN_CH1-4 |
| 23       | 17      | 0                           | 0                                    | 0                                       | 0                      | 0             | 0                         | 0                        | 0                      | F                     | PAT_LVDS3[2:         | 0]               | F               | AT_LVDS4[2:      | 0]               | 0                | 0                    |
| 24       | 18      | PDN_DIG_<br>CH4             | PDN_DIG_<br>CH3                      | PDN_DIG_<br>CH2                         | PDN_DIG_<br>CH1        | PDN_<br>LVDS4 | PDN_<br>LVDS3             | PDN_<br>LVDS2            | PDN_<br>LVDS1          | PDN_ANA_<br>CH4       | PDN_ANA_<br>CH3      | PDN_ANA_<br>CH2  | PDN_ANA_<br>CH1 | INVERT_<br>LVDS4 | INVERT_<br>LVDS3 | INVERT_<br>LVDS2 | INVERT_<br>LVDS1     |
| 25       | 19      |                             |                                      | GAIN_CH5                                |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH5           |                  |                  |                  |                      |
| 26       | 1A      |                             |                                      | 0                                       |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH5           |                  |                  |                  |                      |
| 27       | 1B      |                             |                                      | GAIN_CH6                                |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH6           |                  |                  |                  |                      |
| 28       | 1C      |                             | 0                                    |                                         |                        |               | 0                         | OFFSET_CH6               |                        |                       |                      |                  |                 |                  |                  |                  |                      |
| 29       | 1D      |                             | GAIN_CH7                             |                                         |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH7           |                  |                  |                  |                      |
| 30       | 1E      |                             | 0                                    |                                         |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH7           |                  |                  |                  |                      |
| 31       | 1F      |                             | GAIN_CH8                             |                                         |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH8           |                  |                  |                  |                      |
| 32       | 20      |                             |                                      | 0                                       |                        |               | 0                         |                          |                        |                       |                      | OFFSE            | T_CH8           |                  |                  |                  |                      |

(1) Default value of all registers is 0.

### Texas Instruments

#### AFE5818 ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

www.ti.com.cn

## Table 14. ADC Register Map (continued)

| REGISTER | ADDRESS |                     |                     |                     |                     |                |                |                    | REGISTE          | R DATA <sup>(1)</sup> |                  |                  |                       |                 |                 |                           |                            |
|----------|---------|---------------------|---------------------|---------------------|---------------------|----------------|----------------|--------------------|------------------|-----------------------|------------------|------------------|-----------------------|-----------------|-----------------|---------------------------|----------------------------|
| DECIMAL  | HEX     | 15                  | 14                  | 13                  | 12                  | 11             | 10             | 9                  | 8                | 7                     | 6                | 5                | 4                     | 3               | 2               | 1                         | 0                          |
| 33       | 21      | PAT_PRBS<br>_LVDS5  | PAT_PRBS<br>_LVDS6  | PAT_PRBS<br>_LVDS7  | PAT_PRBS<br>_LVDS8  | F              | PAT_LVDS5[2:   | 0]                 | PAT_LVDS6[2:0] 0 |                       |                  |                  | HPF_CORNER_CH5-8[3:0] |                 |                 |                           | DIG_HPF_<br>EN_CH5-8       |
| 35       | 23      | 0                   | 0                   | 0                   | 0                   | 0              | 0              | 0                  | 0                | PAT_LVDS7[2:0]        |                  |                  | P                     | AT_LVDS8[2:     | 0]              | 0                         | 0                          |
| 36       | 24      | PDN_DIG_<br>CH8     | PDN_DIG_<br>CH7     | PDN_DIG_<br>CH6     | PDN_DIG_<br>CH5     | PDN_<br>LVDS8  | PDN_<br>LVDS7  | PDN_<br>LVDS6      | PDN_<br>LVDS5    | PDN_ANA_<br>CH8       | PDN_ANA_<br>CH7  | PDN_ANA_<br>CH6  | PDN_ANA_<br>CH5       | INVERT_<br>CH8  | INVERT_<br>CH7  | INVERT_<br>CH6            | INVERT_<br>CH5             |
| 37       | 25      |                     |                     | GAIN_CH9            |                     |                | 0              |                    |                  |                       |                  | OFFSI            | ET_CH9                |                 |                 |                           |                            |
| 38       | 26      |                     |                     | 0                   |                     |                | 0              |                    |                  |                       |                  | OFFSI            | ET_CH9                |                 |                 |                           |                            |
| 39       | 27      |                     |                     | GAIN_CH10           |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH10                |                 |                 |                           |                            |
| 40       | 28      |                     |                     | 0                   |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH10                |                 |                 |                           |                            |
| 41       | 29      |                     |                     | GAIN_CH11           |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH11                |                 |                 |                           |                            |
| 42       | 2A      |                     |                     | 0                   |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH11                |                 |                 |                           |                            |
| 43       | 2B      |                     | GAIN_CH12           |                     |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH12                |                 |                 |                           |                            |
| 44       | 2C      |                     | 0                   |                     |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH12                |                 |                 |                           |                            |
| 45       | 2D      | PAT_PRBS<br>_LVDS9  | PAT_PRBS<br>_LVDS10 | PAT_PRBS<br>_LVDS11 | PAT_PRBS<br>_LVDS12 | F              | PAT_LVDS9[2:   | )] PAT_LVDS10[2:0] |                  |                       | 0                |                  | HPF_CORNE             | R_CH9-12[3:0    | ]               | DIG_HPF_<br>EN_<br>CH9-12 |                            |
| 47       | 2F      | 0                   | 0                   | 0                   | 0                   | 0              | 0              | 0                  | 0 PAT_LVDS11[2:  |                       | 2:0]             | P                | AT_LVDS12[2           | ::0]            | 0               | 0                         |                            |
| 48       | 30      | PDN_DIG_<br>CH12    | PDN_DIG_<br>CH11    | PDN_DIG_<br>CH10    | PDN_DIG_<br>CH9     | PDN_<br>LVDS12 | PDN_<br>LVDS11 | PDN_<br>LVDS10     | PDN_<br>LVDS9    | PDN_ANA_<br>CH12      | PDN_ANA_<br>CH11 | PDN_ANA_<br>CH10 | PDN_ANA_<br>CH9       | INVERT_<br>CH12 | INVERT_<br>CH11 | INVERT_<br>CH10           | INVERT_<br>CH9             |
| 49       | 31      |                     |                     | GAIN_CH13           |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH13                |                 |                 |                           |                            |
| 50       | 32      |                     |                     | 0                   |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH13                |                 |                 |                           |                            |
| 51       | 33      |                     |                     | GAIN_CH14           |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH14                |                 |                 |                           |                            |
| 52       | 34      |                     |                     | 0                   |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH14                |                 |                 |                           |                            |
| 53       | 35      |                     |                     | GAIN_CH15           |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH15                |                 |                 |                           |                            |
| 54       | 36      |                     |                     | 0                   |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH15                |                 |                 |                           |                            |
| 55       | 37      |                     |                     | GAIN_CH16           |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH16                |                 |                 |                           |                            |
| 56       | 38      |                     |                     | 0                   |                     |                | 0              |                    |                  |                       |                  | OFFSE            | T_CH16                |                 |                 |                           |                            |
| 57       | 39      | PAT_PRBS<br>_LVDS13 | PAT_PRBS<br>_LVDS14 | PAT_PRBS<br>_LVDS15 | PAT_PRBS<br>_LVDS16 | Р              | AT_LVDS13[2    | :0]                | Ρ                | AT_LVDS14[2           | ::0]             | 0                | H                     | HPF_CORNE       | R_CH13-16[3:0   | 0]                        | DIG_HPF_<br>EN_<br>CH13-16 |
| 59       | 3B      | 0                   | 0                   | 0                   | 0                   | 0              | 0 0            |                    | 0                | PIN                   | _PAT_LVDS1       | 5[2:0]           | P                     | AT_LVDS16[2     | ::0]            | 0                         | 0                          |
| 60       | 3C      | PDN_DIG_<br>CH16    | PDN_DIG_<br>CH15    | PDN_DIG_<br>CH14    | PDN_DIG_<br>CH13    | PDN_<br>LVDS16 | PDN_<br>LVDS15 | PDN_<br>LVDS14     | PDN_<br>LVDS13   | PDN_ANA_<br>CH16      | PDN_ANA_<br>CH15 | PDN_ANA_<br>CH14 | PDN_ANA_<br>CH13      | INVERT_<br>CH16 | INVERT_<br>CH15 | INVERT_<br>CH14           | INVERT_<br>CH13            |
| 67       | 43      | 0                   | 0                   | 0                   | 0                   | 0              | 0              | 0                  | 0                | 0                     | 0                | 0                | LV                    | DS_DCLK_DI      | ELAY_PROG[      | 3:0]                      | 0                          |



### 13.1.2.1 Description of ADC Registers

## 13.1.2.1.1 Register 1 (address = 1h)

### Figure 116. Register 1

| 15     | 14               | 13       | 12     | 11     | 10     | 9      | 8          |
|--------|------------------|----------|--------|--------|--------|--------|------------|
| 0      | LVDS_RATE_<br>2X | 0        | 0      | 0      | 0      | 0      | 0          |
| R/W-0h | R/W-0h           | R/W-0h   | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h     |
| 7      | 6                | 5        | 4      | 3      | 2      | 1      | 0          |
| 0      | 0                | DIS_LVDS | 1      | 0      | 1      | 0      | GLOBAL_PDN |
| R/W-0h | R/W-0h           | R/W-0h   | W-1h   | R/W-0h | W-1h   | R/W-0h | R/W-0h     |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 15. Register 1 Field Descriptions

| Bit  | Field        | Туре | Reset | Description                                                                                                                                                                                                                                             |
|------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | 0            | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                            |
| 14   | LVDS_RATE_2X | R/W  | 0h    | 0 = 1x rate; normal operation (default)<br>1 = 2x rate. This setting combines the data of two LVDS pairs<br>into a single LVDS pair. This feature can be used when the ADC<br>clock rate is low; see the LVDS Interface section for further<br>details. |
| 13-6 | 0            | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                            |
| 5    | DIS_LVDS     | R/W  | 0h    | 0 = LVDS interface is enabled (default)<br>1 = LVDS interface is disabled                                                                                                                                                                               |
| 4    | 1            | R/W  | 0h    | Must write 1                                                                                                                                                                                                                                            |
| 3    | 0            | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                            |
| 2    | 1            | R/W  | 0h    | Must write 1                                                                                                                                                                                                                                            |
| 1    | 0            | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                            |
| 0    | GLOBAL_PDN   | R/W  | 0h    | 0 = Device operates in normal mode (default)<br>1 = ADC enters in complete power-down mode                                                                                                                                                              |

### 13.1.2.1.2 Register 2 (address = 2h)

# Figure 117. Register 2

| 15                 | 14                   | 13                                  | 12                 | 11     | 10                    | 9      | 8        |  |
|--------------------|----------------------|-------------------------------------|--------------------|--------|-----------------------|--------|----------|--|
| PA                 | [_MODES_FCLK[2:      | 0]                                  | LOW_<br>LATENCY_EN | AVG_EN | SEL_PRBS_<br>PAT_FCLK | PAT_MO | DES[2:0] |  |
|                    | R/W-0h               |                                     | R/W-0h             | R/W-0h | R/W-0h                | R/W    | /-0h     |  |
| 7                  | 6                    | 5                                   | 4                  | 3      | 2                     | 1      | 0        |  |
| PAT_<br>MODES[2:0] | SEL_PRBS_<br>PAT_GBL | OFFSET_CORR_DELAY_FROM_TX_TRIG[5:0] |                    |        |                       |        |          |  |
| R/W-0h             | R/W-0h               | R/W-0h                              |                    |        |                       |        |          |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 16. Register 2 Field Descriptions

| Bit   | Field                                   | Туре | Reset | Description                                                                                                                                                                                                                                  |
|-------|-----------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-13 | PAT_MODES_FCLK[2:0]                     | R/W  | 0h    | These bits enable different test patterns on the frame clock line; see Table 17 for bit descriptions and to the <i>Test Patterns</i> section for further details.                                                                            |
| 12    | LOW_LATENCY_EN                          | R/W  | 0h    | <ul><li>0 = Default latency with digital features supported</li><li>1 = Low-latency with digital features bypassed</li></ul>                                                                                                                 |
| 11    | AVG_EN                                  | R/W  | Oh    | 0 = No averaging<br>1 = Enables averaging of two channels to improve signal-to-<br>noise ratio (SNR); see the <i>LVDS Interface</i> section for further<br>details.                                                                          |
| 10    | SEL_PRBS_PAT_FCLK                       | R/W  | 0h    | 0 = Normal operation<br>1 = Enables the PRBS pattern to be generated on $f_{CLK}$ ; see the<br><i>Test Patterns</i> section for further details.                                                                                             |
| 9-7   | PAT_MODES[2:0]                          | R/W  | 0h    | These bits enable different test patterns on the LVDS data lines; see Table 17 for bit descriptions and to the <i>Test Patterns</i> section for further details.                                                                             |
| 6     | SEL_PRBS_PAT_GBL                        | R/W  | 0h    | 0 = Normal operation<br>1 = Enables the PRBS pattern to be generated; see the <i>Test</i><br><i>Patterns</i> section for further details.                                                                                                    |
| 5-0   | OFFSET_CORR_DELAY_FROM_<br>TX_TRIG[5:0] | R/W  | Oh    | 8-bit register to initiate offset correction after the TX_TRIG input<br>pulse (each step is equivalent to one sample delay); the<br>remaining two MSB bits are the<br>OFFSET_CORR_DELAY_FROM_TX_TRIG[7:6] bits (bits 10-9)<br>in register 3. |

### Table 17. Pattern Mode Bit Description

| PAT_MODES[2:0] | DESCRIPTION                       |
|----------------|-----------------------------------|
| 000            | Normal operation                  |
| 001            | Sync (half frame 0, half frame 1) |
| 010            | Alternate 0s and 1s               |
| 011            | Custom pattern                    |
| 100            | All 1s                            |
| 101            | Toggle mode                       |
| 110            | All 0s                            |
| 111            | Ramp pattern                      |



### 13.1.2.1.3 Register 3 (address = 3h)

|        |                |        |             | -      |        |                        |                   |
|--------|----------------|--------|-------------|--------|--------|------------------------|-------------------|
| 15     | 14             | 13     | 12          | 11     | 10     | 9                      | 8                 |
| :      | ER_DATA_RATE D |        | DIG_GAIN_EN | 0      |        | LELAY_FROM<br>RIG[7:6] | DIG_<br>OFFSET_EN |
|        | R/W-0h         |        | R/W-0h      | R/W-0h | R/W-0h |                        | R/W-0h            |
| 7      | 6              | 5      | 4           | 3      | 2      | 1                      | 0                 |
| 0      | 0              | 0      | 0           | 0      | 0      | 0                      | 0                 |
| R/W-0h | R/W-0h         | R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h                 | R/W-0h            |

## Figure 118. Register 3

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

## Table 18. Register 3 Field Descriptions

| Bit   | Field                                   | Туре | Reset | Description                                                                                                                                                                                                                                 |
|-------|-----------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-13 | SER_DATA_RATE                           | R/W  | 0h    | These bits control the LVDS serialization rate.<br>000 = 12x<br>001 = 14x<br>100 = 16x<br>101, 110, 111, 010, 011 = Unused                                                                                                                  |
| 12    | DIG_GAIN_EN                             | R/W  | 0h    | 0 = Digital gain disabled<br>1 = Digital gain enabled                                                                                                                                                                                       |
| 11    | 0                                       | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                |
| 10-9  | OFFSET_CORR_DELAY_FROM_<br>TX_TRIG[7:6] | R/W  | 0h    | 8-bit register to initiate offset correction after the TX_TRIG input<br>pulse (each step is equivalent to one sample delay); the<br>remaining six LSB bits are the<br>OFFSET_CORR_DELAY_FROM_TX_TRIG[5:0] bits (bits 5-0) in<br>register 2. |
| 8     | DIG_OFFSET_EN                           | R/W  | 0h    | 0 = Digital offset subtraction disabled<br>1 = Digital offset subtraction enabled                                                                                                                                                           |
| 7-0   | 0                                       | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                |

### 13.1.2.1.4 Register 4 (address = 4h)

# Figure 119. Register 4

| 15                          | 14            | 13      | 12        | 11     | 10     | 9      | 8                  |
|-----------------------------|---------------|---------|-----------|--------|--------|--------|--------------------|
| OFFSET_<br>REMOVAL_<br>SELF | 0             | 0       | 0         | 0      | 0      | 0      | PAT_<br>SELECT_IND |
| R/W-0h                      | R/W-0h        | R/W-0h  | R/W-0h    | R/W-0h | R/W-0h | R/W-0h | R/W-0h             |
| 7                           | 6             | 5       | 4         | 3      | 2      | 1      | 0                  |
| PRBS_<br>SYNC               | PRBS_<br>MODE | PRBS_EN | MSB_FIRST | 0      | 0      | ADC    | _RES               |
| R/W-0h                      | R/W-0h        | R/W-0h  | R/W-0h    | R/W-0h | R/W-0h | R/\    | N-0h               |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

## Table 19. Register 4 Field Descriptions

| Bit  | Field                              | Туре | Reset | Description                                                                                                                                                                                                                                                                                      |
|------|------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | OFFSET_REMOVAL_SELF                | R/W  | 0h    | Auto offset removal mode is enabled when this bit is set to 1                                                                                                                                                                                                                                    |
| 14   | OFFSET_REMOVAL_START_SEL           | R/W  | 0h    | Enable this bit to initiate offset correction with a pulse at the TX_TRIG pin, otherwise offset correction is initiated when the OFFSET_REMOVAL_START_MANUAL bit (bit 13) in register 4 is enabled.                                                                                              |
| 13   | OFFSET_REMOVAL_START_<br>MANUAL    | R/W  | 0h    | This bit initiates offset correction manually instead of with a TX_TRIG pulse                                                                                                                                                                                                                    |
| 12-9 | AUTO_OFFSET_REMOVAL_ACC_<br>CYCLES | R/W  | 0h    | These bits define the number of samples required to generate an offset in auto offset correction mode                                                                                                                                                                                            |
| 8    | PAT_SELECT_IND                     | R/W  | Oh    | 0 = All LVDS output lines have the same pattern, as determined<br>by the PAT_MODES[2:0] bits (register 2, bits 9-7)<br>1 = Different test patterns can be sent on different LVDS lines,<br>depending upon the channel and register; see the <i>Test Patterns</i><br>section for further details. |
| 7    | PRBS_SYNC                          | R/W  | 0h    | 0 = Normal operation<br>1 = PRBS generator is in a reset state                                                                                                                                                                                                                                   |
| 6    | PRBS_MODE                          | R/W  | 0h    | 0 = 23-bit PRBS generator<br>1 = 9-bit PRBS generator                                                                                                                                                                                                                                            |
| 5    | PRBS_EN                            | R/W  | 0h    | 0 = PRBS sequence generation block disabled<br>1 = PRBS sequence generation block enabled; see the <i>Test</i><br><i>Patterns</i> section for further details.                                                                                                                                   |
| 4    | MSB_FIRST                          | R/W  | 0h    | 0 = The LSB is transmitted first on serialized output data<br>1 = The MSB is transmitted first on serialized output data                                                                                                                                                                         |
| 3    | 0                                  | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                     |
| 2    | 0                                  | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                     |
| 1-0  | ADC_RES                            | R/W  | 0h    | These bits control the ADC resolution.<br>00 = 12-bit resolution<br>01 = 14-bit resolution<br>10, 11 = Unused                                                                                                                                                                                    |



### 13.1.2.1.5 Register 5 (address = 5h)

### Figure 120. Register 5

| 15                   | 14 | 13 | 12  | 11   | 10 | 9 | 8 |  |
|----------------------|----|----|-----|------|----|---|---|--|
| CUSTOM_PATTERN[15:0] |    |    |     |      |    |   |   |  |
| R/W-0h               |    |    |     |      |    |   |   |  |
| 7                    | 6  | 5  | 4   | 3    | 2  | 1 | 0 |  |
| CUSTOM_PATTERN[15:0] |    |    |     |      |    |   |   |  |
|                      |    |    | R/W | V-0h |    |   |   |  |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 20. Register 5 Field Descriptions

| Bit  | Field                | Туре | Reset | Description                                                                                                                                                                                          |
|------|----------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | CUSTOM_PATTERN[15:0] | R/W  | 0h    | If the pattern mode is programmed to a custom pattern mode,<br>then the custom pattern value can be provided by programming<br>these bits; see the <i>Test Patterns</i> section for further details. |

### 13.1.2.1.6 Register 7 (address = 7h)

### Figure 121. Register 7

| 15     | 14         | 13           | 12     | 11     | 10     | 9      | 8          |
|--------|------------|--------------|--------|--------|--------|--------|------------|
|        | AUTO_OFFSE | T_REMOVAL_VA | 0      | 0      | 0      |        |            |
|        |            | R/W-0h       | R/W-0h | R/W-0h | R/W-0h |        |            |
| 7      | 6          | 5            | 4      | 3      | 2      | 1      | 0          |
| 0      | 0          | 0            | 0      | 0      | 0      | 0      | CHOPPER_EN |
| R/W-0h | R/W-0h     | R/W-0h       | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h     |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 21. Register 7 Field Descriptions

| Bit   | Field                                 | Туре | Reset | Description                                                                                                                                                          |
|-------|---------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | AUTO_OFFSET_REMOVAL_VAL_<br>RD_CH_SEL | R/W  | 0h    | Write the channel number to read the offset value in auto offset correction mode for a corresponding channel number (read the offset value in register 8, bits 13-0) |
| 10-1  | 0                                     | R/W  | 0h    | Must write 0                                                                                                                                                         |
| 0     | CHOPPER_EN                            | R/W  | Oh    | The chopper can be used to move low-frequency, 1 / f noise to an $f_S / 2$ frequency.<br>0 = Chopper disabled<br>1 = Chopper enabled                                 |

### 13.1.2.1.7 Register 8 (address = 8h)

### Figure 122. Register 8

| 15     | 14                               | 13                               | 12     | 11 | 10 | 9 | 8 |  |
|--------|----------------------------------|----------------------------------|--------|----|----|---|---|--|
| 0      | 0                                | AUTO_OFFSET_REMOVAL_VAL_RD[13:0] |        |    |    |   |   |  |
| R/W-0h | R/W-0h                           |                                  | R/W-0h |    |    |   |   |  |
| 7      | 6                                | 5                                | 4      | 3  | 2  | 1 | 0 |  |
|        | AUTO_OFFSET_REMOVAL_VAL_RD[13:0] |                                  |        |    |    |   |   |  |
|        | R/W-0h                           |                                  |        |    |    |   |   |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 22. Register 8 Field Descriptions

| Bit   | Field                          | Туре | Reset | Description                                                                                                                        |
|-------|--------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 15-14 | 0                              | R/W  | 0h    | Must write 0                                                                                                                       |
| 13-0  | AUTO_OFFSET_REMOVAL_VAL_<br>RD | R/W  | 0h    | Read the offset value applied in auto offset correction mode for<br>a specific channel number as defined in register 7, bits 15-11 |

#### 13.1.2.1.8 Register 11 (address = Bh)

### Figure 123. Register 11

| 15     | 14     | 13     | 12     | 11        | 10     | 9      | 8      |
|--------|--------|--------|--------|-----------|--------|--------|--------|
| 0      | 0      | 0      | 0      | EN_DITHER | 0      | 0      | 0      |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h    | R/W-0h | R/W-0h | R/W-0h |
| 7      | 6      | 5      | 4      | 3         | 2      | 1      | 0      |
| 0      | 0      | 0      | 0      | 0         | 0      | 0      | 0      |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h    | R/W-0h | R/W-0h | R/W-0h |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 23. Register 11 Field Descriptions

| Bit   | Field     | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | 0         | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 11    | EN_DITHER | R/W  | Oh    | Dither can be used to remove higher-order harmonics.<br>0 = Dither disabled<br>1 = Dither enable<br>Note: Enabling the dither converts higher-order harmonics power<br>in noise. Thus, enabling this mode removes harmonics but<br>degrades SNR. |
| 10-0  | 0         | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |



### 13.1.2.1.9 Register 13 (address = Dh)

### Figure 124. Register 13

| 15         | 14       | 13 | 12 | 11 | 10     | 9     | 8     |
|------------|----------|----|----|----|--------|-------|-------|
|            | GAIN_CH1 |    |    |    |        | OFFSE | T_CH1 |
|            | R/W-0h   |    |    |    | R/W-0h | R/W   | V-0h  |
| 7          | 6        | 5  | 4  | 3  | 2      | 1     | 0     |
| OFFSET_CH1 |          |    |    |    |        |       |       |
| R/W-0h     |          |    |    |    |        |       |       |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 24. Register 13 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH1   | R/W  | 0h    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 1 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH1 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 1 can be obtained with this 10-<br>bit register. The offset value is in twos complement format. Write the same offset value in register 14, bits 9-0.                      |

### 13.1.2.1.10 Register 14 (address = Eh)

### Figure 125. Register 14

| 15         | 14     | 13     | 12     | 11     | 10     | 9     | 8     |  |  |
|------------|--------|--------|--------|--------|--------|-------|-------|--|--|
| 0          | 0      | 0      | 0      | 0      | 0      | OFFSE | T_CH1 |  |  |
| R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h  |  |  |
| 7          | 6      | 5      | 4      | 3      | 2      | 1     | 0     |  |  |
| OFFSET_CH1 |        |        |        |        |        |       |       |  |  |
|            | R/W-0h |        |        |        |        |       |       |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 25. Register 14 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                     |
|-------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                    |
| 9-0   | OFFSET_CH1 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 1 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 13, bits 9-0. |

### 13.1.2.1.11 Register 15 (address = Fh)

### Figure 126. Register 15

| 15         | 14     | 13       | 12 | 11 | 10     | 9     | 8    |
|------------|--------|----------|----|----|--------|-------|------|
|            |        | GAIN_CH2 |    | 0  | OFFSE  | T_CH2 |      |
|            | R/W-0h |          |    |    | R/W-0h | R/V   | V-0h |
| 7          | 6      | 5        | 4  | 3  | 2      | 1     | 0    |
| OFFSET_CH2 |        |          |    |    |        |       |      |
| R/W-0h     |        |          |    |    |        |       |      |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 26. Register 15 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH2   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 2 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH2 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 2 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 16, bits 9-0.                          |

### 13.1.2.1.12 Register 16 (address = 10h)

### Figure 127. Register 16

| 15         | 14     | 13     | 12     | 11     | 10     | 9     | 8     |  |
|------------|--------|--------|--------|--------|--------|-------|-------|--|
| 0          | 0      | 0      | 0      | 0      | 0      | OFFSE | T_CH2 |  |
| R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h  |  |
| 7          | 6      | 5      | 4      | 3      | 2      | 1     | 0     |  |
| OFFSET_CH2 |        |        |        |        |        |       |       |  |
| R/W-0h     |        |        |        |        |        |       |       |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 27. Register 16 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                     |
|-------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                    |
| 9-0   | OFFSET_CH2 | R/W  | 0h    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 2 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 15, bits 9-0. |



### 13.1.2.1.13 Register 17 (address = 11h)

#### Figure 128. Register 17 13 12 11 15 14 10 9 8 GAIN\_CH3 OFFSET\_CH3 0 R/W-0h R/W-0h R/W-0h 7 6 5 4 3 2 1 0 OFFSET\_CH3

R/W-0h

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 28. Register 17 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH3   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 3 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH3 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 3 can be obtained with this 10-<br>bit register. The offset value is in twos complement format. Write the same offset value in register 18, bits 9-0.                      |

### 13.1.2.1.14 Register 18 (address = 12h)

#### Figure 129. Register 18

| 15         | 14     | 13     | 12     | 11     | 10     | 9     | 8      |  |
|------------|--------|--------|--------|--------|--------|-------|--------|--|
| 0          | 0      | 0      | 0      | 0      | 0      | OFFSE | ET_CH3 |  |
| R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |
| 7          | 6      | 5      | 4      | 3      | 2      | 1     | 0      |  |
| OFFSET_CH3 |        |        |        |        |        |       |        |  |
| R/W-0h     |        |        |        |        |        |       |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 29. Register 18 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                         |
|-------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                        |
| 9-0   | OFFSET_CH3 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 3 can be obtained with this 10-<br>bit register. The offset value is in twos complement format. Write the same offset value in register 19, bits 9-0. |

### 13.1.2.1.15 Register 19 (address = 13h)

### Figure 130. Register 19

| 15         | 14     | 13       | 12 | 11 | 10     | 9     | 8    |
|------------|--------|----------|----|----|--------|-------|------|
|            |        | GAIN_CH4 |    | 0  | OFFSE  | T_CH4 |      |
|            | R/W-0h |          |    |    | R/W-0h | R/W   | V-0h |
| 7          | 6      | 5        | 4  | 3  | 2      | 1     | 0    |
| OFFSET_CH4 |        |          |    |    |        |       |      |
| R/W-0h     |        |          |    |    |        |       |      |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 30. Register 19 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH4   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 4 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH4 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 4 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 20, bits 9-0.                          |

### 13.1.2.1.16 Register 20 (address = 14h)

### Figure 131. Register 20

| 15         | 14     | 13     | 12     | 11     | 10     | 9          | 8 |  |  |
|------------|--------|--------|--------|--------|--------|------------|---|--|--|
| 0          | 0      | 0      | 0      | 0      | 0      | OFFSET_CH4 |   |  |  |
| R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h     |   |  |  |
| 7          | 6      | 5      | 4      | 3      | 2      | 1          | 0 |  |  |
| OFFSET_CH4 |        |        |        |        |        |            |   |  |  |
| R/W-0h     |        |        |        |        |        |            |   |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 31. Register 20 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                     |
|-------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                    |
| 9-0   | OFFSET_CH4 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 4 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 19, bits 9-0. |

AFE5818

www.ti.com.cn

### 13.1.2.1.17 Register 21 (address = 15h)

| 15                              | 14                 | 13                 | 12                 | 11             | 10             | 9                    | 8                  |
|---------------------------------|--------------------|--------------------|--------------------|----------------|----------------|----------------------|--------------------|
| PAT_PRBS_<br>LVDS1              | PAT_PRBS_<br>LVDS2 | PAT_PRBS_<br>LVDS3 | PAT_PRBS_<br>LVDS4 |                | PAT_LVDS1[2:0] |                      | PAT_<br>LVDS2[2:0] |
| R/W-0h                          | R/W-0h             | R/W-0h             | R/W-0h             | R/W-0h         |                |                      | R/W-0h             |
| 7                               | 6                  | 5                  | 4                  | 3              | 2              | 1                    | 0                  |
| PAT_LVDS2[2:0] HPF_ROUND_<br>EN |                    |                    | HPF_CORM           | NER_CH1-4[3:0] |                | DIG_HPF_EN_<br>CH1-4 |                    |
| R/W                             | V-0h               | R/W-0h             |                    | R              | /W-0h          |                      | R/W-0h             |

# Figure 132. Register 21

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 32. Register 21 Field Descriptions

| Bit  | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | PAT_PRBS_LVDS1        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 1 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 14   | PAT_PRBS_LVDS2        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 2 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 13   | PAT_PRBS_LVDS3        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 3 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 12   | PAT_PRBS_LVDS4        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 4 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 11-9 | PAT_LVDS1[2:0]        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 1 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                              |
| 8-6  | PAT_LVDS2[2:0]        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 2 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                              |
| 5    | HPF_ROUND_EN          | R/W  | Oh    | <ul> <li>0 = Rounding in the ADC HPF is disabled. HPF output is truncated to be mapped to the ADC resolution bits.</li> <li>1 = HPF output is mapped to the ADC resolution bits by the round-off operation.</li> </ul>                                                                                                                                                                                                                                                                                      |
| 4-1  | HPF_CORNER_CH1-4[3:0] | R/W  | Oh    | When the DIG_HPF_EN_CH1-4 bit is set to 1, then the digital<br>HPF characteristic for the corresponding channels can be<br>programmed by setting the value of k with these bits.<br>Characteristics of a digital high-pass transfer function applied to<br>the output data for a given value of k is defined by:<br>$Y(n) = \frac{2^{k}}{2^{k} + 1} [x(n) - x(n - 1) + y(n - 1)]$ Note that the value of k can be from 2 to 10 (0010b to 1010b);<br>see the <i>Digital HPF</i> section for further details. |
| 0    | DIG_HPF_EN_CH1-4      | R/W  | 0h    | 0 = Digital HPF disabled for channels 1 to 4 (default)<br>1 = Enables digital HPF for channels 1 to 4                                                                                                                                                                                                                                                                                                                                                                                                       |

| Table 33. | Pattern | Mode B | it Description |
|-----------|---------|--------|----------------|
| 14010 001 |         |        |                |

|                | -                                 |
|----------------|-----------------------------------|
| PAT_MODES[2:0] | DESCRIPTION                       |
| 000            | Normal operation                  |
| 001            | Sync (half frame 0, half frame 1) |
| 010            | Alternate 0s and 1s               |
| 011            | Custom pattern                    |
| 100            | All 1s                            |
| 101            | Toggle mode                       |
| 110            | All 0s                            |
| 111            | Ramp pattern                      |

### 13.1.2.1.18 Register 23 (address = 17h)

# Figure 133. Register 23

| 15             | 14     | 13     | 12     | 11             | 10     | 9      | 8      |  |
|----------------|--------|--------|--------|----------------|--------|--------|--------|--|
| 0              | 0      | 0      | 0      | 0              | 0      | 0      | 0      |  |
| R/W-0h         | R/W-0h | R/W-0h | R/W-0h | R/W-0h         | R/W-0h | R/W-0h | R/W-0h |  |
| 7              | 6      | 5      | 4      | 3              | 2      | 1      | 0      |  |
| PAT_LVDS3[2:0] |        |        |        | PAT_LVDS4[2:0] | 0      | 0      |        |  |
| R/W-0h         |        |        |        | R/W-0h         | — • •  |        |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

## Table 34. Register 23 Field Descriptions

| Bit  | Field          | Туре | Reset | Description                                                                                                                                                                    |
|------|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | 0              | R/W  | 0h    | Must write 0                                                                                                                                                                   |
| 7-5  | PAT_LVDS3[2:0] | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 3 can be programmed with these bits; see Table 33 for bit descriptions. |
| 4-2  | PAT_LVDS4[2:0] | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 4 can be programmed with these bits; see Table 33 for bit descriptions. |
| 1-0  | 0              | R/W  | 0h    | Must write 0                                                                                                                                                                   |

### 13.1.2.1.19 Register 24 (address = 18h)

| 15              | 14              | 13              | 12              | 11               | 10               | 9                | 8                |
|-----------------|-----------------|-----------------|-----------------|------------------|------------------|------------------|------------------|
| PDN_DIG_<br>CH4 | PDN_DIG_<br>CH3 | PDN_DIG_<br>CH2 | PDN_DIG_<br>CH1 | PDN_LVDS4        | PDN_LVDS3        | PDN_LVDS2        | PDN_LVDS1        |
| R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h           |
| 7               | 6               | 5               | 4               | 3                | 2                | 1                | 0                |
| PDN_ANA_<br>CH4 | PDN_ANA_<br>CH3 | PDN_ANA_<br>CH2 | PDN_ANA_<br>CH1 | INVERT_<br>LVDS4 | INVERT_<br>LVDS3 | INVERT_<br>LVDS2 | INVERT_<br>LVDS1 |
| R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h           |

# Figure 134. Register 24

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 35. Register 24 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                         |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------|
| 15  | PDN_DIG_CH4  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down the digital block for channel 4                                   |
| 14  | PDN_DIG_CH3  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 3</li></ul>            |
| 13  | PDN_DIG_CH2  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel2</li></ul>             |
| 12  | PDN_DIG_CH1  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 1</li></ul>            |
| 11  | PDN_LVDS4    | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 4                                                |
| 10  | PDN_LVDS3    | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 3                                                |
| 9   | PDN_LVDS2    | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 2                                                |
| 8   | PDN_LVDS1    | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 1                                                |
| 7   | PDN_ANA_CH4  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 4</li></ul>             |
| 6   | PDN_ANA_CH3  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 3</li></ul>             |
| 5   | PDN_ANA_CH2  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 2</li></ul>             |
| 4   | PDN_ANA_CH1  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 1</li></ul>             |
| 3   | INVERT_LVDS4 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 4                        |
| 2   | INVERT_LVDS3 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Inverts digital output data sent on LVDS output line 3</li></ul> |
| 1   | INVERT_LVDS2 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 2                        |
| 0   | INVERT_LVDS1 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 1                        |

### 13.1.2.1.20 Register 25 (address = 19h)

### Figure 135. Register 25

| 15         | 14     | 13       | 12 | 11    | 10     | 9      | 8 |  |  |  |
|------------|--------|----------|----|-------|--------|--------|---|--|--|--|
|            |        | GAIN_CH5 | 0  | OFFSE | T_CH5  |        |   |  |  |  |
|            | R/W-0h |          |    |       | R/W-0h | R/W-0h |   |  |  |  |
| 7          | 6      | 5        | 4  | 3     | 2      | 1      | 0 |  |  |  |
| OFFSET_CH5 |        |          |    |       |        |        |   |  |  |  |
|            | R/W-0h |          |    |       |        |        |   |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 36. Register 25 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH5   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 5 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH5 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 5 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 26, bits 9-0.                          |

### 13.1.2.1.21 Register 26 (address = 1Ah)

#### Figure 136. Register 26

| 15         | 14     | 13     | 12     | 11     | 10            | 9          | 8 |  |
|------------|--------|--------|--------|--------|---------------|------------|---|--|
| 0          | 0      | 0      | 0      | 0      | 0             | OFFSET_CH5 |   |  |
| R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h R/W-0h |            |   |  |
| 7          | 6      | 5      | 4      | 3      | 2             | 1          | 0 |  |
| OFFSET_CH5 |        |        |        |        |               |            |   |  |
| R/W-0h     |        |        |        |        |               |            |   |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 37. Register 26 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                     |
|-------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                    |
| 9-0   | OFFSET_CH5 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 5 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 25, bits 9-0. |



#### 13.1.2.1.22 Register 27 (address = 1Bh)

## Figure 137. Register 27

| 15     | 14         | 13       | 12 | 11     | 10    | 9      | 8 |
|--------|------------|----------|----|--------|-------|--------|---|
|        |            | GAIN_CH6 |    | 0      | OFFSE | ET_CH6 |   |
|        |            | R/W-0h   |    | R/W-0h | R/V   | V-0h   |   |
| 7      | 6          | 5        | 4  | 3      | 2     | 1      | 0 |
|        | OFFSET_CH6 |          |    |        |       |        |   |
| R/W-0h |            |          |    |        |       |        |   |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 38. Register 27 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH6   | R/W  | 0h    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 6 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH6 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 6 can be obtained with this 10-<br>bit register. The offset value is in twos complement format. Write the same offset value in register 28, bits 9-0.                      |

#### 13.1.2.1.23 Register 28 (address = 1Ch)

#### Figure 138. Register 28

| 15     | 14         | 13     | 12     | 11     | 10     | 9     | 8     |
|--------|------------|--------|--------|--------|--------|-------|-------|
| 0      | 0          | 0      | 0      | 0      | 0      | OFFSE | T_CH6 |
| R/W-0h | R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h  |
| 7      | 6          | 5      | 4      | 3      | 2      | 1     | 0     |
|        | OFFSET_CH6 |        |        |        |        |       |       |
| R/W-0h |            |        |        |        |        |       |       |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 39. Register 28 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                     |
|-------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                    |
| 9-0   | OFFSET_CH6 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 6 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 27, bits 9-0. |

## 13.1.2.1.24 Register 29 (address = 1Dh)

# Figure 139. Register 29

| 15 | 14         | 13       | 12 | 11 | 10    | 9     | 8    |
|----|------------|----------|----|----|-------|-------|------|
|    |            | GAIN_CH7 |    | 0  | OFFSE | T_CH7 |      |
|    | R/W-0h     |          |    |    |       | R/W   | V-0h |
| 7  | 6          | 5        | 4  | 3  | 2     | 1     | 0    |
|    | OFFSET_CH7 |          |    |    |       |       |      |
|    | R/W-0h     |          |    |    |       |       |      |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 40. Register 29 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH7   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 7 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH7 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 7 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 30, bits 9-0.                          |

#### 13.1.2.1.25 Register 30 (address = 1Eh)

#### Figure 140. Register 30

| 15     | 14         | 13     | 12     | 11     | 10     | 9     | 8     |
|--------|------------|--------|--------|--------|--------|-------|-------|
| 0      | 0          | 0      | 0      | 0      | 0      | OFFSE | T_CH7 |
| R/W-0h | R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h  |
| 7      | 6          | 5      | 4      | 3      | 2      | 1     | 0     |
|        | OFFSET_CH7 |        |        |        |        |       |       |
| R/W-0h |            |        |        |        |        |       |       |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 41. Register 30 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                     |
|-------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                    |
| 9-0   | OFFSET_CH7 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 7 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 29, bits 9-0. |



#### 13.1.2.1.26 Register 31 (address = 1Fh)

| 15         | 14     | 13       | 12 | 11 | 10     | 9     | 8      |
|------------|--------|----------|----|----|--------|-------|--------|
|            |        | GAIN_CH8 |    |    | 0      | OFFSE | ET_CH8 |
|            |        | R/W-0h   |    |    | R/W-0h | R/V   | V-0h   |
| 7          | 6      | 5        | 4  | 3  | 2      | 1     | 0      |
| OFFSET_CH8 |        |          |    |    |        |       |        |
|            | R/W-0h |          |    |    |        |       |        |

### Figure 141. Register 31

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 42. Register 31 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH8   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 8 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH8 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1,<br>then the offset value for channel 8 can be obtained with this 10-<br>bit register. The offset value is in twos complement format. Write<br>the same offset value in register 32, bits 9-0.                |

#### 13.1.2.1.27 Register 32 (address = 20h)

### Figure 142. Register 32

| 15     | 14         | 13     | 12     | 11     | 10     | 9     | 8     |  |
|--------|------------|--------|--------|--------|--------|-------|-------|--|
| 0      | 0          | 0      | 0      | 0      | 0      | OFFSE | T_CH8 |  |
| R/W-0h | R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h  |  |
| 7      | 6          | 5      | 4      | 3      | 2      | 1     | 0     |  |
|        | OFFSET_CH8 |        |        |        |        |       |       |  |
|        | R/W-0h     |        |        |        |        |       |       |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

## Table 43. Register 32 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH8 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 16 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 31, bits 9-0. |

# 13.1.2.1.28 Register 33 (address = 21h)

# Figure 143. Register 33

| 15                 | 14                 | 13                 | 12                 | 11             | 10             | 9                  | 8                    |
|--------------------|--------------------|--------------------|--------------------|----------------|----------------|--------------------|----------------------|
| PAT_PRBS_<br>LVDS5 | PAT_PRBS_<br>LVDS6 | PAT_PRBS_<br>LVDS7 | PAT_PRBS_<br>LVDS8 | PAT_LVDS5[2:0] |                | PAT_<br>LVDS6[2:0] |                      |
| R/W-0h             | R/W-0h             | R/W-0h             | R/W-0h             |                | R/W-0h         |                    | R/W-0h               |
| 7                  | 6                  | 5                  | 4                  | 3              | 2              | 1                  | 0                    |
| PAT_LV             | DS6[2:0]           | 0                  |                    | HPF_CORN       | IER_CH5-8[3:0] |                    | DIG_HPF_EN_<br>CH5-8 |
| R/W                | V-0h               | R/W-0h             |                    | R              | /W-0h          |                    | R/W-0h               |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 44. Register 33 Field Descriptions

| Bit  | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | PAT_PRBS_LVDS5        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 5 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 14   | PAT_PRBS_LVDS6        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 6 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 13   | PAT_PRBS_LVDS7        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 7 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 12   | PAT_PRBS_LVDS8        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 8 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                                 |
| 11-9 | PAT_LVDS5[2:0]        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 5 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                              |
| 8-6  | PAT_LVDS6[2:0]        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 6 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                              |
| 5    | 0                     | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4-1  | HPF_CORNER_CH5-8[3:0] | R/W  | Oh    | When the DIG_HPF_EN_CH5-8 bit is set to 1, then the digital<br>HPF characteristic for the corresponding channels can be<br>programmed by setting the value of k with these bits.<br>Characteristics of a digital high-pass transfer function applied to<br>the output data for a given value of k is defined by:<br>$Y(n) = \frac{2^{k}}{2^{k} + 1} [x(n) - x(n - 1) + y(n - 1)]$ Note that the value of k can be from 2 to 10 (0010b to 1010b);<br>see the <i>Digital HPF</i> section for further details. |
| 0    | DIG_HPF_EN_CH5-8      | R/W  | 0h    | 0 = Digital HPF disabled for channels 5 to 8 (default)<br>1 = Enables digital HPF for channels 5 to 8                                                                                                                                                                                                                                                                                                                                                                                                       |



#### 13.1.2.1.29 Register 35 (address = 23h)

# Figure 144. Register 35

| 15     | 14             | 13     | 12     | 11             | 10     | 9      | 8      |
|--------|----------------|--------|--------|----------------|--------|--------|--------|
| 0      | 0              | 0      | 0      | 0              | 0      | 0      | 0      |
| R/W-0h | R/W-0h         | R/W-0h | R/W-0h | R/W-0h         | R/W-0h | R/W-0h | R/W-0h |
| 7      | 6              | 5      | 4      | 3              | 2      | 1      | 0      |
|        | PAT_LVDS7[2:0] |        |        | PAT_LVDS8[2:0] |        | 0      | 0      |
|        | R/W-0h         |        |        | R/W-0h         |        | R/W-0h | R/W-0h |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 45. Register 35 Field Descriptions

| Bit  | Field          | Туре | Reset | Description                                                                                                                                                                    |
|------|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | 0              | R/W  | 0h    | Must write 0                                                                                                                                                                   |
| 7-5  | PAT_LVDS7[2:0] | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 7 can be programmed with these bits; see Table 33 for bit descriptions. |
| 4-2  | PAT_LVDS8[2:0] | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 8 can be programmed with these bits; see Table 33 for bit descriptions. |
| 1-0  | 0              | R/W  | 0h    | Must write 0                                                                                                                                                                   |

Texas Instruments

www.ti.com.cn

# 13.1.2.1.30 Register 36 (address = 24h)

# Figure 145. Register 36

| 15              | 14              | 13              | 12              | 11             | 10             | 9              | 8              |
|-----------------|-----------------|-----------------|-----------------|----------------|----------------|----------------|----------------|
| PDN_DIG_<br>CH8 | PDN_DIG_<br>CH7 | PDN_DIG_<br>CH6 | PDN_DIG_<br>CH5 | PDN_LVDS8      | PDN_LVDS7      | PDN_LVDS6      | PDN_LVDS5      |
| R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h         | R/W-0h         | R/W-0h         | R/W-0h         |
| 7               | 6               | 5               | 4               | 3              | 2              | 1              | 0              |
| PDN_ANA_<br>CH8 | PDN_ANA_<br>CH7 | PDN_ANA_<br>CH6 | PDN_ANA_<br>CH5 | INVERT_<br>CH8 | INVERT_<br>CH7 | INVERT_<br>CH6 | INVERT_<br>CH5 |
| R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h         | R/W-0h         | R/W-0h         | R/W-0h         |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 46. Register 36 Field Descriptions

| Bit | Field       | Туре | Reset                                                                                                       | Description                                                                                                         |
|-----|-------------|------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| 15  | PDN_DIG_CH8 | R/W  | 0h                                                                                                          | 0 = Normal operation (default)<br>1 = Powers down the digital block for channel 8                                   |
| 14  | PDN_DIG_CH7 | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 7</li></ul>            |
| 13  | PDN_DIG_CH6 | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 6</li></ul>            |
| 12  | PDN_DIG_CH5 | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 5</li></ul>            |
| 11  | PDN_LVDS8   | R/W  | 0h                                                                                                          | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 8                                                |
| 10  | PDN_LVDS7   | R/W  | 0h                                                                                                          | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 7                                                |
| 9   | PDN_LVDS6   | R/W  | 0h                                                                                                          | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 6                                                |
| 8   | PDN_LVDS5   | R/W  | 0h                                                                                                          | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 5                                                |
| 7   | PDN_ANA_CH8 | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 8</li></ul>             |
| 6   | PDN_ANA_CH7 | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 7</li></ul>             |
| 5   | PDN_ANA_CH6 | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 6</li></ul>             |
| 4   | PDN_ANA_CH5 | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 5</li></ul>             |
| 3   | INVERT_CH8  | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Inverts digital output data sent on LVDS output line 8</li></ul> |
| 2   | INVERT_CH7  | R/W  | Oh         0 = Normal operation (default)           1 = Inverts digital output data sent on LVDS output lir |                                                                                                                     |
| 1   | INVERT_CH6  | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Inverts digital output data sent on LVDS output line 6</li></ul> |
| 0   | INVERT_CH5  | R/W  | 0h                                                                                                          | <ul><li>0 = Normal operation (default)</li><li>1 = Inverts digital output data sent on LVDS output line 5</li></ul> |



#### 13.1.2.1.31 Register 37 (address = 25h)

|    |        |          | 0     | 0      |        |       |        |  |
|----|--------|----------|-------|--------|--------|-------|--------|--|
| 15 | 14     | 13       | 12    | 11     | 10     | 9     | 8      |  |
|    |        | GAIN_CH9 |       |        | 0      | OFFSE | ET_CH9 |  |
|    |        | R/W-0h   |       |        | R/W-0h | R/V   | V-0h   |  |
| 7  | 6      | 5        | 4     | 3      | 2      | 1     | 0      |  |
|    |        |          | OFFSE | ET_CH9 |        |       |        |  |
|    | R/W-0h |          |       |        |        |       |        |  |

### Figure 146. Register 37

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 47. Register 37 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                              |
|-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH9   | R/W  | 0h    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 9 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                             |
| 9-0   | OFFSET_CH9 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1,<br>then the offset value for channel 9 can be obtained with this 10-<br>bit register. The offset value is in twos complement format. Write<br>the same offset value in register 38, bits 9-0.                |

#### 13.1.2.1.32 Register 38 (address = 26h)

### Figure 147. Register 38

| 15     | 14         | 13     | 12     | 11     | 10     | 9     | 8      |  |  |
|--------|------------|--------|--------|--------|--------|-------|--------|--|--|
| 0      | 0          | 0      | 0      | 0      | 0      | OFFSE | ET_CH9 |  |  |
| R/W-0h | R/W-0h     | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |  |
| 7      | 6          | 5      | 4      | 3      | 2      | 1     | 0      |  |  |
|        | OFFSET_CH9 |        |        |        |        |       |        |  |  |
|        | R/W-0h     |        |        |        |        |       |        |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

## Table 48. Register 38 Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                                                                         |
|-------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0          | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                        |
| 9-0   | OFFSET_CH9 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 9 can be obtained with this 10-<br>bit register. The offset value is in twos complement format. Write the same offset value in register 37, bits 9-0. |

## 13.1.2.1.33 Register 39 (address = 27h)

## Figure 148. Register 39

| 15 | 14                      | 13 | 12 | 11 | 10 | 9 | 8 |  |
|----|-------------------------|----|----|----|----|---|---|--|
|    | GAIN_CH10 0 OFFSET_CH10 |    |    |    |    |   |   |  |
|    | R/W-0h R/W-0h R/W-0h    |    |    |    |    |   |   |  |
| 7  | 6                       | 5  | 4  | 3  | 2  | 1 | 0 |  |
|    | OFFSET_CH10             |    |    |    |    |   |   |  |
|    | R/W-0h                  |    |    |    |    |   |   |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 49. Register 39 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH10   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 10 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                              |
| 9-0   | OFFSET_CH10 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 10 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 40, bits 9-0.                          |

#### 13.1.2.1.34 Register 40 (address = 28h)

#### Figure 149. Register 40

| 15     | 14          | 13     | 12     | 11     | 10     | 9     | 8      |  |
|--------|-------------|--------|--------|--------|--------|-------|--------|--|
| 0      | 0           | 0      | 0      | 0      | 0      | OFFSE | T_CH10 |  |
| R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |
| 7      | 6           | 5      | 4      | 3      | 2      | 1     | 0      |  |
|        | OFFSET_CH10 |        |        |        |        |       |        |  |
|        | R/W-0h      |        |        |        |        |       |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 50. Register 40 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH10 | R/W  | 0h    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 10 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 39, bits 9-0. |



#### 13.1.2.1.35 Register 41 (address = 29h)

## Figure 150. Register 41

| 15                   | 14          | 13     | 12 | 11     | 10  | 9    | 8      |
|----------------------|-------------|--------|----|--------|-----|------|--------|
| GAIN_CH11 0 OFFSET_C |             |        |    |        |     |      | T_CH11 |
|                      |             | R/W-0h |    | R/W-0h | R/V | V-0h |        |
| 7                    | 6           | 5      | 4  | 3      | 2   | 1    | 0      |
|                      | OFFSET_CH11 |        |    |        |     |      |        |
|                      | R/W-0h      |        |    |        |     |      |        |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 51. Register 41 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH11   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 11 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                              |
| 9-0   | OFFSET_CH11 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 11 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 42, bits 9-0.                          |

#### 13.1.2.1.36 Register 42 (address = 2Ah)

### Figure 151. Register 42

| 15     | 14          | 13     | 12     | 11     | 10     | 9     | 8      |  |
|--------|-------------|--------|--------|--------|--------|-------|--------|--|
| 0      | 0           | 0      | 0      | 0      | 0      | OFFSE | T_CH11 |  |
| R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |
| 7      | 6           | 5      | 4      | 3      | 2      | 1     | 0      |  |
|        | OFFSET_CH11 |        |        |        |        |       |        |  |
|        | R/W-0h      |        |        |        |        |       |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 52. Register 42 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH11 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 11 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 41, bits 9-0. |

## 13.1.2.1.37 Register 43 (address = 2Bh)

# Figure 152. Register 43

| 15 | 14                      | 13     | 12 | 11     | 10  | 9    | 8 |
|----|-------------------------|--------|----|--------|-----|------|---|
|    | GAIN_CH12 0 OFFSET_CH12 |        |    |        |     |      |   |
|    |                         | R/W-0h |    | R/W-0h | R/W | V-0h |   |
| 7  | 6                       | 5      | 4  | 3      | 2   | 1    | 0 |
|    | OFFSET_CH12             |        |    |        |     |      |   |
|    | R/W-0h                  |        |    |        |     |      |   |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 53. Register 43 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH12   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 12 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                              |
| 9-0   | OFFSET_CH12 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 12 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 44, bits 9-0.                          |

#### 13.1.2.1.38 Register 44 (address = 2Ch)

#### Figure 153. Register 44

| 15     | 14          | 13     | 12     | 11     | 10     | 9     | 8      |  |
|--------|-------------|--------|--------|--------|--------|-------|--------|--|
| 0      | 0           | 0      | 0      | 0      | 0      | OFFSE | T_CH12 |  |
| R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |
| 7      | 6           | 5      | 4      | 3      | 2      | 1     | 0      |  |
|        | OFFSET_CH12 |        |        |        |        |       |        |  |
|        | R/W-0h      |        |        |        |        |       |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

## Table 54. Register 44 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH12 | R/W  | 0h    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 12 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 43, bits 9-0. |

#### 13.1.2.1.39 Register 45 (address = 2Dh)

| 15                 | 14                  | 13                  | 12                  | 11             | 10             | 9 | 8                     |
|--------------------|---------------------|---------------------|---------------------|----------------|----------------|---|-----------------------|
| PAT_PRBS_<br>LVDS9 | PAT_PRBS_<br>LVDS10 | PAT_PRBS_<br>LVDS11 | PAT_PRBS_<br>LVDS12 | PAT_LVDS9[2:0] |                |   | PAT_<br>LVDS10[2:0]   |
| R/W-0h             | R/W-0h              | R/W-0h              | R/W-0h              |                | R/W-0h         |   | R/W-0h                |
| 7                  | 6                   | 5                   | 4                   | 3              | 2              | 1 | 0                     |
| PAT_LVI            | DS10[2:0]           | 0                   |                     | HPF_CORN       | ER_CH9-12[3:0] |   | DIG_HPF_EN_<br>CH9-12 |
| R/W                | /-0h                | R/W-0h              |                     | R/             | /W-0h          |   | R/W-0h                |

# Figure 154. Register 45

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 55. Register 45 Field Descriptions

| Bit  | Field                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | PAT_PRBS_LVDS9         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 9 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                      |
| 14   | PAT_PRBS_LVDS10        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 10 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                     |
| 13   | PAT_PRBS_LVDS11        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 11 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                     |
| 12   | PAT_PRBS_LVDS12        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 12 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                     |
| 11-9 | PAT_LVDS9[2:0]         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 9 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                   |
| 8-6  | PAT_LVDS10[2:0]        | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 10 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                  |
| 5    | 0                      | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4-1  | HPF_CORNER_CH9-12[3:0] | R/W  | Oh    | When the DIG_HPF_EN_CH9-12 bit is set to 1, then the digital HPF characteristic for the corresponding channels can be programmed by setting the value of k with these bits.<br>Characteristics of a digital high-pass transfer function applied to the output data for a given value of k is defined by:<br>$Y(n) = \frac{2^{k}}{2^{k} + 1} [x(n) - x(n - 1) + y(n - 1)]$ Note that the value of k can be from 2 to 10 (0010b to 1010b); see the <i>Digital HPF</i> section for further details. |
| 0    | DIG_HPF_EN_CH9-12      | R/W  | 0h    | 0 = Digital HPF disabled for channels 9 to 12 (default)<br>1 = Enables digital HPF for channels 9 to 12                                                                                                                                                                                                                                                                                                                                                                                          |

## 13.1.2.1.40 Register 47 (address = 2Fh)

# Figure 155. Register 47

| 15     | 14              | 13     | 12     | 11             | 10     | 9      | 8      |
|--------|-----------------|--------|--------|----------------|--------|--------|--------|
| 0      | 0               | 0      | 0      | 0              | 0      | 0      | 0      |
| R/W-0h | R/W-0h          | R/W-0h | R/W-0h | R/W-0h         | R/W-0h | R/W-0h | R/W-0h |
| 7      | 6               | 5      | 4      | 3              | 2      | 1      | 0      |
|        | PAT_LVDS11[2:0] | ]      |        | PAT_LVDS12[2:0 | ]      | 0      | 0      |
|        | R/W-0h          |        |        | R/W-0h         |        | R/W-0h | R/W-0h |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 56. Register 47 Field Descriptions

| Bit   | Field           | Туре | Reset | Description                                                                                                                                                                     |
|-------|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-18 | 0               | R/W  | 0h    | Must write 0                                                                                                                                                                    |
| 7-5   | PAT_LVDS11[2:0] | R/W  | Oh    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 11 can be programmed with these bits; see Table 33 for bit descriptions. |
| 4-2   | PAT_LVDS12[2:0] | R/W  | Oh    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 12 can be programmed with these bits; see Table 33 for bit descriptions. |
| 1-0   | 0               | R/W  | 0h    | Must write 0                                                                                                                                                                    |

### 13.1.2.1.41 Register 48 (address = 30h)

| 15               | 14               | 13               | 12              | 11              | 10              | 9               | 8              |
|------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------|----------------|
| PDN_DIG_<br>CH12 | PDN_DIG_<br>CH11 | PDN_DIG_<br>CH10 | PDN_DIG_<br>CH9 | PDN_LVDS12      | PDN_LVDS11      | PDN_LVDS10      | PDN_LVDS9      |
| R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h         |
| 7                | 6                | 5                | 4               | 3               | 2               | 1               | 0              |
| PDN_ANA_<br>CH12 | PDN_ANA_<br>CH11 | PDN_ANA_<br>CH10 | PDN_ANA_<br>CH9 | INVERT_<br>CH12 | INVERT_<br>CH11 | INVERT_<br>CH10 | INVERT_<br>CH9 |
| R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h         |

# Figure 156. Register 48

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 57. Register 48 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                               |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------|
| 15  | PDN_DIG_CH12 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down the digital block for channel 12                        |
| 14  | PDN_DIG_CH11 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 11</li></ul> |
| 13  | PDN_DIG_CH10 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 10</li></ul> |
| 12  | PDN_DIG_CH9  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 9</li></ul>  |
| 11  | PDN_LVDS12   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 12                                     |
| 10  | PDN_LVDS11   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 11                                     |
| 9   | PDN_LVDS10   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 10                                     |
| 8   | PDN_LVDS9    | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 9                                      |
| 7   | PDN_ANA_CH12 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 12</li></ul>  |
| 6   | PDN_ANA_CH11 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 11</li></ul>  |
| 5   | PDN_ANA_CH10 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down the analog block for channel 10                         |
| 4   | PDN_ANA_CH9  | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 9</li></ul>   |
| 3   | INVERT_CH12  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 12             |
| 2   | INVERT_CH11  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 11             |
| 1   | INVERT_CH10  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 10             |
| 0   | INVERT_CH9   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 9              |

## 13.1.2.1.42 Register 49 (address = 31h)

# Figure 157. Register 49

| 15 | 14          | 13        | 12 | 11     | 10    | 9      | 8 |
|----|-------------|-----------|----|--------|-------|--------|---|
|    |             | GAIN_CH13 |    | 0      | OFFSE | T_CH13 |   |
|    |             | R/W-0h    |    | R/W-0h | R/V   | V-0h   |   |
| 7  | 6           | 5         | 4  | 3      | 2     | 1      | 0 |
|    | OFFSET_CH13 |           |    |        |       |        |   |
|    | <br>R/W-0h  |           |    |        |       |        |   |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 58. Register 49 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH13   | R/W  | 0h    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 13 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                              |
| 9-0   | OFFSET_CH13 | R/W  | 0h    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 13 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 50, bits 9-0.                          |

#### 13.1.2.1.43 Register 50 (address = 32h)

#### Figure 158. Register 50

| 15     | 14          | 13     | 12     | 11     | 10     | 9     | 8      |  |
|--------|-------------|--------|--------|--------|--------|-------|--------|--|
| 0      | 0           | 0      | 0      | 0      | 0      | OFFSE | T_CH13 |  |
| R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |
| 7      | 6           | 5      | 4      | 3      | 2      | 1     | 0      |  |
|        | OFFSET_CH13 |        |        |        |        |       |        |  |
|        | <br>R/W-0h  |        |        |        |        |       |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 59. Register 50 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH13 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 13 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 49, bits 9-0. |



#### 13.1.2.1.44 Register 51 (address = 33h)

## Figure 159. Register 51

| 15     | 14          | 13        | 12 | 11 | 10     | 9      | 8    |
|--------|-------------|-----------|----|----|--------|--------|------|
|        |             | GAIN_CH14 |    | 0  | OFFSE  | T_CH14 |      |
| R/W-0h |             |           |    |    | R/W-0h | R/W    | V-0h |
| 7      | 6           | 5         | 4  | 3  | 2      | 1      | 0    |
|        | OFFSET_CH14 |           |    |    |        |        |      |
|        |             |           |    |    |        |        |      |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 60. Register 51 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH14   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 14 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                              |
| 9-0   | OFFSET_CH14 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 14 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 52, bits 9-0.                          |

#### 13.1.2.1.45 Register 52 (address = 34h)

### Figure 160. Register 52

| 15     | 14          | 13     | 12     | 11     | 10     | 9     | 8      |  |
|--------|-------------|--------|--------|--------|--------|-------|--------|--|
| 0      | 0           | 0      | 0      | 0      | 0      | OFFSE | T_CH14 |  |
| R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |
| 7      | 6           | 5      | 4      | 3      | 2      | 1     | 0      |  |
|        | OFFSET_CH14 |        |        |        |        |       |        |  |
|        | R/W-0h      |        |        |        |        |       |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 61. Register 52 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH14 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 14 can be obtained with this 10-bit register. The offset value is in twos complement format. Write the same offset value in register 51, bits 9-0. |

## 13.1.2.1.46 Register 53 (address = 35h)

# Figure 161. Register 53

| 15                      | 14          | 13 | 12 | 11 | 10 | 9 | 8      |
|-------------------------|-------------|----|----|----|----|---|--------|
| GAIN_CH15 0 OFFSET_CH15 |             |    |    |    |    |   | T_CH15 |
| R/W-0h R/W-0h           |             |    |    |    |    |   | V-0h   |
| 7                       | 6           | 5  | 4  | 3  | 2  | 1 | 0      |
|                         | OFFSET_CH15 |    |    |    |    |   |        |
|                         | R/W-0h      |    |    |    |    |   |        |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 62. Register 53 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH15   | R/W  | 0h    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 15 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                              |
| 9-0   | OFFSET_CH15 | R/W  | 0h    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 15 can be obtained with this 10-bit register. the offset value is in twos complement format. Write the same offset value in register 54, bits 9-0.                          |

#### 13.1.2.1.47 Register 54 (address = 36h)

#### Figure 162. Register 54

| 15     | 14          | 13     | 12     | 11     | 10     | 9     | 8      |  |
|--------|-------------|--------|--------|--------|--------|-------|--------|--|
| 0      | 0           | 0      | 0      | 0      | 0      | OFFSE | T_CH15 |  |
| R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |  |
| 7      | 6           | 5      | 4      | 3      | 2      | 1     | 0      |  |
|        | OFFSET_CH15 |        |        |        |        |       |        |  |
|        | R/W-0h      |        |        |        |        |       |        |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 63. Register 54 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH15 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 15 can be obtained with this 10-bit register. the offset value is in twos complement format. Write the same offset value in register 53, bits 9-0. |



#### 13.1.2.1.48 Register 55 (address = 37h)

## Figure 163. Register 55

| 15                                 | 14          | 13 | 12 | 11 | 10 | 9    | 8      |
|------------------------------------|-------------|----|----|----|----|------|--------|
| GAIN_CH16 0 OFFSET_CH <sup>2</sup> |             |    |    |    |    |      | T_CH16 |
| R/W-0h R/W-0h R/W-0h               |             |    |    |    |    | V-0h |        |
| 7                                  | 6           | 5  | 4  | 3  | 2  | 1    | 0      |
|                                    | OFFSET_CH16 |    |    |    |    |      |        |
| R/W-0h                             |             |    |    |    |    |      |        |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 64. Register 55 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                               |
|-------|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | GAIN_CH16   | R/W  | Oh    | When the DIG_GAIN_EN bit (register 3, bit 12) is set to 1, then<br>the digital gain value for channel 16 can be obtained with this<br>register. For an <i>N</i> value (decimal equivalent of binary) written to<br>these bits, set the digital gain to $N \times 0.2$ dB. |
| 10    | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                              |
| 9-0   | OFFSET_CH16 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 16 can be obtained with this 10-bit register. the offset value is in twos complement format. Write the same offset value in register 56, bits 9-0.                          |

#### 13.1.2.1.49 Register 56 (address = 38h)

#### Figure 164. Register 56

| 15     | 14          | 13     | 12     | 11     | 10     | 9     | 8      |
|--------|-------------|--------|--------|--------|--------|-------|--------|
| 0      | 0           | 0      | 0      | 0      | 0      | OFFSE | T_CH16 |
| R/W-0h | R/W-0h      | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/V   | V-0h   |
| 7      | 6           | 5      | 4      | 3      | 2      | 1     | 0      |
|        | OFFSET_CH16 |        |        |        |        |       |        |
| R/W-0h |             |        |        |        |        |       |        |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

### Table 65. Register 56 Field Descriptions

| Bit   | Field       | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | 0           | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                     |
| 9-0   | OFFSET_CH16 | R/W  | Oh    | When the DIG_OFFSET_EN bit (register 3, bit 8) is set to 1, then the offset value for channel 16 can be obtained with this 10-bit register. the offset value is in twos complement format. Write the same offset value in register 55, bits 9-0. |

## 13.1.2.1.50 Register 57 (address = 39h)

# Figure 165. Register 57

| 15                  | 14                  | 13                  | 12                  | 11              | 10             | 9 | 8                      |
|---------------------|---------------------|---------------------|---------------------|-----------------|----------------|---|------------------------|
| PAT_PRBS_<br>LVDS13 | PAT_PRBS_<br>LVDS14 | PAT_PRBS_<br>LVDS15 | PAT_PRBS_<br>LVDS16 | PAT_LVDS13[2:0] |                |   | PAT_<br>LVDS14[2:0]    |
| R/W-0h              | R/W-0h              | R/W-0h              | R/W-0h              |                 | R/W-0h         |   | R/W-0h                 |
| 7                   | 6                   | 5                   | 4                   | 3               | 2              | 1 | 0                      |
| PAT_LVI             | DS14[2:0]           | 0                   |                     | HPF_CORNE       | R_CH25-32[3:0] |   | DIG_HPF_EN_<br>CH25-32 |
| R/W                 | /-0h                | R/W-0h              |                     | R/              | W-0h           |   | R/W-0h                 |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 66. Register 57 Field Descriptions

| Bit  | Field                   | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|-------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | PAT_PRBS_LVDS13         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 13 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                      |
| 14   | PAT_PRBS_LVDS14         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 14 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                      |
| 13   | PAT_PRBS_LVDS15         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 15 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                      |
| 12   | PAT_PRBS_LVDS16         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the PRBS pattern on LVDS output 16 can be enabled with this bit; see the <i>Test Patterns</i> section for further details.                                                                                                                                                                                                                                                                                                      |
| 11-9 | PAT_LVDS13[2:0]         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 13 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                   |
| 8-6  | PAT_LVDS14[2:0]         | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 14 can be programmed with these bits; see Table 33 for bit descriptions.                                                                                                                                                                                                                                                                                                                   |
| 5    | 0                       | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4-1  | HPF_CORNER_CH13-16[3:0] | R/W  | Oh    | When the DIG_HPF_EN_CH13-16 bit is set to 1, then the digital HPF characteristic for the corresponding channels can be programmed by setting the value of k with these bits.<br>Characteristics of a digital high-pass transfer function applied to the output data for a given value of k is defined by:<br>$Y(n) = \frac{2^{k}}{2^{k} + 1} [x(n) - x(n - 1) + y(n - 1)]$ Note that the value of k can be from 2 to 10 (0010b to 1010b); see the <i>Digital HPF</i> section for further details. |
| 0    | DIG_HPF_EN_CH13-16      | R/W  | 0h    | 0 = Digital HPF disabled for channels 13 to 16 (default)<br>1 = Enables digital HPF for channels 13 to 16                                                                                                                                                                                                                                                                                                                                                                                         |



#### 13.1.2.1.51 Register 59 (address = 3Bh)

# Figure 166. Register 59

| 15     | 14             | 13     | 12     | 11              | 10     | 9      | 8      |
|--------|----------------|--------|--------|-----------------|--------|--------|--------|
| 0      | 0              | 0      | 0      | 0               | 0      | 0      | 0      |
| R/W-0h | R/W-0h         | R/W-0h | R/W-0h | R/W-0h          | R/W-0h | R/W-0h | R/W-0h |
| 7      | 6              | 5      | 4      | 3               | 2      | 1      | 0      |
| PI     | N_PAT_LVDS15[2 | 2:0]   |        | PAT_LVDS16[2:0] |        | 0      | 0      |
|        | R/W-0h         |        |        | R/W-0h          |        | R/W-0h | R/W-0h |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 67. Register 59 Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                     |
|------|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | 0               | R/W  | 0h    | Must write 0                                                                                                                                                                    |
| 7-5  | PAT_LVDS15[2:0] | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the differentpattern on LVDS output 15 can be programmed with these bits; see Table 33 for bit descriptions.  |
| 4-2  | PAT_LVDS16[2:0] | R/W  | 0h    | When the PAT_SELECT_IND bit (register 4, bit 8) is set to 1, then the different pattern on LVDS output 16 can be programmed with these bits; see Table 33 for bit descriptions. |
| 1-0  | 0               | R/W  | 0h    | Must write 0                                                                                                                                                                    |

TEXAS INSTRUMENTS

www.ti.com.cn

# 13.1.2.1.52 Register 60 (address = 3Ch)

# Figure 167. Register 60

| 15               | 14               | 13               | 12               | 11              | 10              | 9               | 8               |
|------------------|------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------|
| PDN_DIG_<br>CH16 | PDN_DIG_<br>CH15 | PDN_DIG_<br>CH14 | PDN_DIG_<br>CH13 | PDN_LVDS16      | PDN_LVDS15      | PDN_LVDS14      | PDN_LVDS13      |
| R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          |
| 7                | 6                | 5                | 4                | 3               | 2               | 1               | 0               |
| PDN_ANA_<br>CH16 | PDN_ANA_<br>CH15 | PDN_ANA_<br>CH14 | PDN_ANA_<br>CH13 | INVERT_<br>CH16 | INVERT_<br>CH15 | INVERT_<br>CH14 | INVERT_<br>CH13 |
| R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h          | R/W-0h          | R/W-0h          | R/W-0h          |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

#### Table 68. Register 60 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                               |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------|
| 15  | PDN_DIG_CH16 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down the digital block for channel 16                        |
| 14  | PDN_DIG_CH15 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 15</li></ul> |
| 13  | PDN_DIG_CH14 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 14</li></ul> |
| 12  | PDN_DIG_CH13 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the digital block for channel 13</li></ul> |
| 11  | PDN_LVDS16   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 16                                     |
| 10  | PDN_LVDS15   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 15                                     |
| 9   | PDN_LVDS14   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 14                                     |
| 8   | PDN_LVDS13   | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down LVDS output line 13                                     |
| 7   | PDN_ANA_CH16 | R/W  | 0h    | <ul><li>0 = Normal operation (default)</li><li>1 = Powers down the analog block for channel 16</li></ul>  |
| 6   | PDN_ANA_CH15 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down the analog block for channel 15                         |
| 5   | PDN_ANA_CH14 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down the analog block for channel 14                         |
| 4   | PDN_ANA_CH13 | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Powers down the analog block for channel 13                         |
| 3   | INVERT_CH15  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 16             |
| 2   | INVERT_CH16  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 15             |
| 1   | INVERT_CH14  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 14             |
| 0   | INVERT_CH13  | R/W  | 0h    | 0 = Normal operation (default)<br>1 = Inverts digital output data sent on LVDS output line 13             |



#### 13.1.2.1.53 Register 67 (address = 43h)

# Figure 168. Register 67

| 15     | 14     | 13     | 12     | 11                        | 10     | 9      | 8      |  |  |
|--------|--------|--------|--------|---------------------------|--------|--------|--------|--|--|
| 0      | 0      | 0      | 0      | 0                         | 0      | 0      | 0      |  |  |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h                    | R/W-0h | R/W-0h | R/W-0h |  |  |
| 7      | 6      | 5      | 4      | 3                         | 2      | 1      | 0      |  |  |
| 0      | 0      | 0      |        | LVDS_DCLK_DELAY_PROG[3:0] |        |        |        |  |  |
| R/W-0h | R/W-0h | R/W-0h |        | R/W-0h                    |        |        |        |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

# Table 69. Register 67 Field Descriptions

| Bit  | Field                     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                         |
|------|---------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-5 | 0                         | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                        |
| 4-1  | LVDS_DCLK_DELAY_PROG[3:0] | R/W  | Oh    | The LVDS DCLK output delay is programmable with 110-ps<br>steps. Delay values are in twos complement format. Increasing<br>the positive delay increases setup time and reduces hold time,<br>and vice-versa for the negative delay.<br>0000 = No delay<br>0001 = 110 ps<br>0010 = 220 ps<br><br>1110 = -220 ps<br>1111 = -110ps<br> |
| 0    | 0                         | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                        |

## 13.1.3 VCA Register Map

This section discusses the VCA registers. A register map is available in Table 70.

| Table 70. VCA | Register Map |
|---------------|--------------|
|---------------|--------------|

| REGISTER | ADDRESS |                        |                                      |                       |                           |         |                 |                 | REGISTE             | R DATA <sup>(1)</sup>         |                         |                                 |                       |                  |                  |          |         |
|----------|---------|------------------------|--------------------------------------|-----------------------|---------------------------|---------|-----------------|-----------------|---------------------|-------------------------------|-------------------------|---------------------------------|-----------------------|------------------|------------------|----------|---------|
| DECIMAL  | HEX     | 15                     | 14                                   | 13                    | 12                        | 11      | 10              | 9               | 8                   | 7                             | 6                       | 5                               | 4                     | 3                | 2                | 1        | 0       |
| 195      | C3      | 0                      | 0                                    | PGA_GAIN              | 0                         | 0       | 0               | 0               | 0                   | PGA_<br>CLAMP_<br>DIS         | PGA_<br>CLAMP_<br>LVL   | 0                               | PGA_HPF_<br>DIS       |                  | LPF_PROG         |          |         |
| 196      | C4      | LNA_GAIN<br>_IND_EN    | LNA_GA                               | AIN_GBL               | LNA_HPF_<br>DIS           | 0       | INPUT_CI        | _AMP_LVL        | ACT_<br>TERM_<br>EN | GBL_ACT                       | IVE_TERM                | ACT_<br>TERM_<br>IND_RES_<br>EN |                       | ACT              | ACT_TERM_IND_RES |          |         |
| 197      | C5      | GBL_<br>PDWN           | FAST_<br>PDWN                        | PDWN_<br>LNA          | PDWN_<br>VCA_<br>PGA      | POW_I   | MODES           | LOW_NF          | 0                   | PDCH<br>15/16                 | PDCH<br>13/14           | PDCH<br>11/12                   | PDCH9/10              | PDCH7/8          | PDCH5/6          | PDCH3/4  | PDCH1/2 |
| 198      | C6      | 0                      | CW_HPF_<br>EN                        | CW_HPF                | _FB_RES                   | CW_CLI  | K_MODE          | DIS_CW_<br>AMP  | CW_TGC_<br>SEL      | 0                             | 1X_CLK_<br>BUF_<br>MODE | 16X_CLK_<br>BUF_<br>MODE        |                       | CW_SUM_AMP_GAIN  |                  |          |         |
| 199      | C7      |                        | CW_MIX_                              | PH_CH7/8              |                           |         | CW_MIX_PH_CH5/6 |                 |                     | CW_MIX_PH_CH3/4               |                         |                                 |                       |                  | CW_MIX_          | PH_CH1/2 |         |
| 200      | C8      |                        | CW_MIX_F                             | PH_CH15/16            |                           |         | CW_MIX_P        | PH_CH13/14      |                     | CW_MIX_PH_CH11/12             |                         |                                 |                       | CW_MIX_PH_CH9/10 |                  |          |         |
| 201      | C9      | LNA_GAIN               | LCH15/16                             | LNA_GAIN              | N_CH13/14                 | LNA_GAI | N_CH11/12       | LNA_GA          | N_CH9/10            | LNA_GAIN_CH7/8 LNA_GAIN_CH5/6 |                         | IN_CH5/6                        | LNA_GAIN_CH3/4 LNA_G/ |                  | LNA_GA           | N_CH1/2  |         |
| 203      | СВ      | 0                      | 0                                    | 0                     | 0                         | 0       | 0               | 0               | 0                   | EN_DIG_<br>TGC                | DIG_1                   | GC_ATTENU                       | ATION                 | LNA_HP           | F_PROG           | 0        | 0       |
| 205      | CD      | PGA_<br>CLAMP_<br>HALF | SUPRESS<br>_HIGHER_<br>HAR<br>MONICS | V2I_<br>CLAMP         | 0                         | 0       | 0               | 0               | RED_LNA_<br>HPF_3X  | 0                             | 0                       | 0                               | 0                     | 0                | 0                | 0        | 0       |
| 213      | D5      | GBL_<br>PDWN_<br>DIE2  | FAST_<br>PDWN_<br>DIE2               | PDWN_<br>LNA_<br>DIE2 | PDWN_<br>VCA_<br>PGA_DIE2 | POW_MO  | DES_DIE2        | LOW_NF_<br>DIE2 | 0                   | PDCH15                        | PDCH13                  | PDCH11                          | PDCH9                 | PDCH7            | PDCH5            | PDCH3    | PDCH1   |
| 215      | D7      |                        | CW_MIX                               | PH_CH7                |                           |         | CW_MIX          | PH_CH5          |                     | CW_MIX_PH_CH3                 |                         |                                 | CW_MIX_PH_CH1         |                  |                  |          |         |
| 216      | D8      |                        | CW_MIX_                              | PH_CH15               |                           |         | CW_MIX_         | PH_CH13         |                     | CW_MIX_PH_CH11                |                         |                                 | CW_MIX_PH_CH9         |                  |                  |          |         |
| 217      | D9      | LNA_GA                 | IN_CH15                              | LNA_GA                | IN_CH13                   | LNA_GA  | IN_CH11         | LNA_G           | AIN_CH9             | LNA_GA                        | AIN_CH7                 | LNA_G                           | AIN_CH5               | LNA_GA           | AIN_CH3          | LNA_GA   | NN_CH1  |

(1) The default value of all registers is 0.



#### 13.1.3.1 Description of VCA Registers

# 13.1.3.1.1 Register 195 (address = C3h)

|                   | Table 71. Register 195 |          |             |          |        |        |        |  |  |  |  |
|-------------------|------------------------|----------|-------------|----------|--------|--------|--------|--|--|--|--|
| 15                | 15 14 13 12 11 10 9 8  |          |             |          |        |        |        |  |  |  |  |
| 0                 | 0                      | PGA_GAIN | 0           | 0        | 0      | 0      | 0      |  |  |  |  |
| R/W-0h            | R/W-0h                 | R/W-0h   | R/W-0h      | R/W-0h   | R/W-0h | R/W-0h | R/W-0h |  |  |  |  |
| 7                 | 6                      | 5        | 4           | 3        | 2      | 1      | 0      |  |  |  |  |
| PGA_CLAMP_<br>DIS | PGA_CLAMP_<br>LVL      | 0        | PGA_HPF_DIS | LPF_PROG |        |        |        |  |  |  |  |
| R/W-0h            | R/W-0h                 | R/W-0h   | R/W-0h      |          | R/W    | /-0h   |        |  |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value after reset

| Bit   | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-------|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15-14 | 0             | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 13    | PGA_GAIN      | R/W  | 0h    | 0 = PGA gain set to 24 dB<br>1 = PGA gain set to 30 dB                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 12-8  | 0             | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 7     | PGA_CLAMP_DIS | R/W  | Oh    | <ul> <li>When POW_MODES (register 197, bits 11-10) is 01 or 10:</li> <li>0 = Disables the PGA current clamp circuit</li> <li>1 = Enables the PGA current clamp circuit before the PGA outputs</li> <li>When POW_MODES (register 197, bits 11-10) is 00:</li> <li>0 = Enables the PGA current clamp circuit</li> <li>1 = Disables the PGA current clamp circuit before the PGA outputs</li> <li>PGA_CLAMP_LVL (register 195, bit 6) determines the current clamp level.</li> </ul> |  |  |
| 6     | PGA_CLAMP_LVL | R/W  | 0h    | 0 = -2 dBFS<br>1 = 0 dBFS<br>Note that the current clamp circuit ensures that the PGA output<br>is in the linear range. For example, at a 0-dBFS setting, the PG<br>output HD3 worsens by 3 dB at a -2-dBFS ADC input. In norm<br>operation, the current clamp function can be set as 0 dBFS.                                                                                                                                                                                     |  |  |
| 5     | 0             | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 4     | PGA_HPF_DIS   | R/W  | Oh    | 0 = PGA high-pass filter enabled<br>1 = PGA high-pass filter disabled                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 3-0   | LPF_PROG      | R/W  | Oh    | These bits program the cutoff frequency of the antialiasing low-<br>pass filter.<br>0000 = 15 MHz<br>0100 = 20 MHz<br>0101 = 35 MHz<br>0110 = 30 MHz<br>0111 = 50 MHz<br>1000 = 10 MHz<br>All other bit combinations are not applicable                                                                                                                                                                                                                                           |  |  |

# Table 72. Register 195 Field Descriptions

Texas Instruments

www.ti.com.cn

# 13.1.3.1.2 Register 196 (address = C4h)

|                                         |        |                  |        | -9.0.0. |                 |   |                 |  |
|-----------------------------------------|--------|------------------|--------|---------|-----------------|---|-----------------|--|
| 15                                      | 14     | 13               | 12     | 11      | 10              | 9 | 8               |  |
| LNA_GAIN_<br>IND_EN                     | LNA_G  | LNA_GAIN_GBL     |        | 0       | INPUT_CLAMP_LVL |   | ACT_TERM_<br>EN |  |
| R/W-0h                                  | R/W-0h |                  | R/W-0h | R/W-0h  | R/W-0h          |   | R/W-0h          |  |
| 7                                       | 6      | 5                | 4      | 3       | 2               | 1 | 0               |  |
| GBL_ACTIVE_TERM ACT_TERM_<br>IND_RES_EN |        | ACT_TERM_IND_RES |        |         |                 |   |                 |  |
| R/W-0h R/W-0h                           |        | R/W-0h           |        |         |                 |   |                 |  |

# Table 73. Register 196

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit   | Field               | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                              |
|-------|---------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | LNA_GAIN_IND_EN     | R/W  | Oh    | 0 = Disabled<br>1 = LNA individual channel control enabled<br>See register 201 and register 217 for details.                                                                                                                                                                                                                             |
| 14-13 | LNA_GAIN_GBL        | R/W  | Oh    | 00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Reserved                                                                                                                                                                                                                                                                                  |
| 12    | LNA_HPF_DIS         | R/W  | 0h    | 0 = LNA high-pass filter enabled<br>1 = LNA high-pass filter disabled                                                                                                                                                                                                                                                                    |
| 11    | 0                   | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                             |
| 10-9  | INPUT_CLAMP_LVL     | R/W  | Oh    | 00 = Auto setting<br>$01 = 1.5 V_{PP}$<br>$10 = 1.15 V_{PP}$<br>$11 = 0.6 V_{PP}$                                                                                                                                                                                                                                                        |
| 8     | ACT_TERM_EN         | R/W  | 0h    | <ul><li>0 = Active termination disabled</li><li>1 = Active termination enabled</li></ul>                                                                                                                                                                                                                                                 |
| 7-6   | GBL_ACTIVE_TERM     | R/W  | Oh    | $\begin{array}{l} 00=50\ \Omega\\ 01=100\ \Omega\\ 10=200\ \Omega\\ 11=400\ \Omega\\ \text{Note that the device adjusts resistor mapping (register 196, bits 4-0) automatically. 50-\Omega active termination is not supported in the 12-dB LNA setting. Instead, 00 represents high-impedance mode when LNA gain is 12 dB. \end{array}$ |
| 5     | ACT_TERM_IND_RES_EN | R/W  | 0h    | 0 = Disabled<br>1 = Internal active termination individual resistor control enabled                                                                                                                                                                                                                                                      |
| 4-0   | ACT_TERM_IND_RES    | R/W  | 0h    | To enable this bit, ensure that ACT_TERM_IND_RES_EN (register 196, bit 5) is 1. For further details, see Table 75.                                                                                                                                                                                                                       |

# Table 74. Register 196 Field Descriptions



# Table 75. ACT\_TERM\_IND\_RES<sup>(1)</sup> (Register 196, Bits 4-0) versus LNA Input Impedances

|              | ACT_TERM_IND_RES (Register 196, Bits 4-0) |             |             |  |  |  |  |  |  |  |
|--------------|-------------------------------------------|-------------|-------------|--|--|--|--|--|--|--|
| BIT SETTINGS | LNA = 12 dB                               | LNA = 18 dB | LNA = 24 dB |  |  |  |  |  |  |  |
| 00000        | High-Z                                    | High-Z      | High-Z      |  |  |  |  |  |  |  |
| 00001        | 150 Ω                                     | 90 Ω        | 50 Ω        |  |  |  |  |  |  |  |
| 00010        | 300 Ω                                     | 180 Ω       | 100 Ω       |  |  |  |  |  |  |  |
| 00011        | 100 Ω                                     | 60 Ω        | 33 Ω        |  |  |  |  |  |  |  |
| 00100        | 600 Ω                                     | 360 Ω       | 200 Ω       |  |  |  |  |  |  |  |
| 00101        | 120 Ω                                     | 72 Ω        | 40 Ω        |  |  |  |  |  |  |  |
| 00110        | 200 Ω                                     | 120 Ω       | 66.67 Ω     |  |  |  |  |  |  |  |
| 00111        | 86 Ω                                      | 51 Ω        | 29 Ω        |  |  |  |  |  |  |  |
| 01000        | 1200 Ω                                    | 720 Ω       | 400 Ω       |  |  |  |  |  |  |  |
| 01001        | 133 Ω                                     | 80 Ω        | 44 Ω        |  |  |  |  |  |  |  |
| 01010        | 240 Ω                                     | 144 Ω       | 80 Ω        |  |  |  |  |  |  |  |
| 01011        | 92 Ω                                      | 55 Ω        | 31 Ω        |  |  |  |  |  |  |  |
| 01100        | 400 Ω                                     | 240 Ω       | 133 Ω       |  |  |  |  |  |  |  |
| 01101        | 109 Ω                                     | 65 Ω        | 36 Ω        |  |  |  |  |  |  |  |
| 01110        | 171 Ω                                     | 103 Ω       | 57 Ω        |  |  |  |  |  |  |  |
| 01111        | 80 Ω                                      | 48 Ω        | 27 Ω        |  |  |  |  |  |  |  |
| 10000        | 1500 Ω                                    | 900 Ω       | 500 Ω       |  |  |  |  |  |  |  |
| 10001        | 136 Ω                                     | 82 Ω        | 45 Ω        |  |  |  |  |  |  |  |
| 10010        | 250 Ω                                     | 150 Ω       | 83 Ω        |  |  |  |  |  |  |  |
| 10011        | 94 Ω                                      | 56 Ω        | 31 Ω        |  |  |  |  |  |  |  |
| 10100        | 429 Ω                                     | 257 Ω       | 143 Ω       |  |  |  |  |  |  |  |
| 10101        | 111 Ω                                     | 67 Ω        | 37 Ω        |  |  |  |  |  |  |  |
| 10110        | 176 Ω                                     | 106 Ω       | 59 Ω        |  |  |  |  |  |  |  |
| 10111        | 81 Ω                                      | 49 Ω        | 27 Ω        |  |  |  |  |  |  |  |
| 11000        | 667 Ω                                     | 400 Ω       | 222 Ω       |  |  |  |  |  |  |  |
| 11001        | 122 Ω                                     | 73 Ω        | 41 Ω        |  |  |  |  |  |  |  |
| 11010        | 207 Ω                                     | 124 Ω       | 69 Ω        |  |  |  |  |  |  |  |
| 11011        | 87 Ω                                      | 52 Ω        | 29 Ω        |  |  |  |  |  |  |  |
| 11100        | 316 Ω                                     | 189 Ω       | 105 Ω       |  |  |  |  |  |  |  |
| 11101        | 102 Ω                                     | 61 Ω        | 34 Ω        |  |  |  |  |  |  |  |
| 11110        | 154 Ω                                     | 92 Ω        | 51 Ω        |  |  |  |  |  |  |  |
| 11111        | 76 Ω                                      | 46 Ω        | 25 Ω        |  |  |  |  |  |  |  |

(1) Total device input impedance is given by the parallel combination of the mentioned active termination resistance and a passive resistance of 15 k $\Omega$ .

TEXAS INSTRUMENTS

www.ti.com.cn

# 13.1.3.1.3 Register 197 (address = C5h)

|           |           |           |                  | <u> </u>  |         |         |         |
|-----------|-----------|-----------|------------------|-----------|---------|---------|---------|
| 15        | 14        | 13        | 12               | 11        | 10      | 9       | 8       |
| GBL_PDWN  | FAST_PDWN | PDWN_LNA  | PDWN_VCA_<br>PGA | POW_MODES |         | LOW_NF  | 0       |
| R/W-0h    | R/W-0h    | R/W-0h    | R/W-0h           | R/W-0h    |         | R/W-0h  | R/W-0h  |
| 7         | 6         | 5         | 4                | 3 2       |         | 1       | 0       |
| PDCH15/16 | PDCH13/14 | PDCH11/12 | PDCH9/10         | PDCH7/8   | PDCH5/6 | PDCH3/4 | PDCH1/2 |
| R/W-0h    | R/W-0h    | R/W-0h    | R/W-0h           | R/W-0h    | R/W-0h  | R/W-0h  | R/W-0h  |

# Table 76. Register 197

LEGEND: R/W = Read/Write; W = Write only; -n = value

### Table 77. Register 197 Field Descriptions

| Bit   | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | GBL_PDWN     | R/W  | Oh    | 0 = Normal operation<br>1 = When ADD_OFFSET is set to 0, the LNA, VCAT, and PGA are completely<br>powered down (slow wake response) for both VCA dies 1 and 2<br>When ADD_OFFSET is set to 1, the LNA, VCAT, and PGA are completely<br>powered down (slow wake response) for only VCA die 1.<br>This bit can overwrite FAST PDWN (register 197, bit 14). Note that enabling this<br>bit does not power-down the ADC. This bit only powers down the VCA dies.                         |
| 14    | FAST_PDWN    | R/W  | Oh    | 0 = Normal operation<br>1 = When ADD_OFFSET set to 0, the LNA, VCAT, and PGA are partially<br>powered down (fast wake response) for both VCA dies 1 and 2<br>When ADD_OFFSET set to 1, the LNA, VCAT, and PGA are partially powered<br>down (fast wake response) for only VCA die 1.<br>Note that enabling this bit does not power-down the ADC. This bit only powers<br>down the VCA dies.                                                                                          |
| 13    | PDWN_LNA     | R/W  | Oh    | 0 = Normal operation<br>1 = When ADD_OFFSET is set to 0, only the LNA is powered down for both<br>VCA dies 1 and 2<br>When ADD_OFFSET is set to 1, only the LNA is powered down for VCA die 1.                                                                                                                                                                                                                                                                                       |
| 12    | PDWN_VCA_PGA | R/W  | Oh    | 0 = Normal operation<br>1 = When ADD_OFFSET is set to 0, the VCAT and PGA are powered down for<br>both VCA dies 1 and 2<br>When ADD_OFFSET set to 1, the VCAT and PGA are powered down for only<br>VCA die 1.                                                                                                                                                                                                                                                                        |
| 11-10 | POW_MODES    | R/W  | Oh    | 00 = Low-noise mode<br>01 = Set to low-power mode; at 30-dB PGA the total chain gain can slightly<br>change<br>10 = Set to medium-power mode; at 30-dB PGA the total chain gain can slightly<br>change<br>11 = Reserved<br>When ADD_OFFSET is set to 0, the device performs an operation as this<br>POW_MODES section describes on both VCA dies 1 and 2.<br>When ADD_OFFSET is set to 1, the device performs an operation as this<br>POW_MODES section describes only on VCA die 1. |
| 9     | LOW_NF       | R/W  | Oh    | This mode can be used to improve the noise figure for high-impedance probes.<br>To write to this register, ensure that POW MODES (register 197, bits 11-10) = 00.<br>0 = Disable low-noise figure mode<br>1 = When ADD_OFFSET is set to 0, the low-noise figure mode is enabled on<br>both VCA dies 1 and 2<br>When ADD_OFFSET set to 1, the low-noise figure mode is enabled only on<br>VCA die 1.                                                                                  |
| 8     | 0            | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7     | PDCH15/16    | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 15 and 16 are powered down; when<br>ADD_OFFSET is 1, only channel 16 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit does not affect the ADC channel.                                                                                                                                                                                                              |



### AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

www.ti.com.cn

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                 |
|-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | PDCH13/14 | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 13 and 14 are powered down; when<br>ADD_OFFSET is 1, only channel 14 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit does not affect the ADC channel.     |
| 5   | PDCH11/12 | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 11 and 12 are powered down; when<br>ADD_OFFSET is 1, only channel 12 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit does not affect the ADC channel.     |
| 4   | PDCH9/10  | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 9 and 10 are powered down; when<br>ADD_OFFSET is 1, only channel 10 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit does not affect the ADC channel.      |
| 3   | PDCH7/8   | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 7 and 8 are powered down; when<br>ADD_OFFSET is 1, only channel 8 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit doesn't have any impact on ADC channel. |
| 2   | PDCH5/6   | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 5 and 6 are powered down; when<br>ADD_OFFSET is 1, only channel 6 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit does not affect the ADC channel.        |
| 1   | PDCH3/4   | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 3 and 4 are powered down; when<br>ADD_OFFSET is 1, only channel 4 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit does not affect the ADC channel.        |
| 0   | PDCH1/2   | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 0, channels 1 and 2 are powered down; when<br>ADD_OFFSET is 1, only channel 2 is powered down<br>This bit only powers down the channel of the VCA die (that is, LNA + VCA +<br>PGA). This bit does not affect the ADC channel.        |

Texas Instruments

www.ti.com.cn

# 13.1.3.1.4 Register 198 (address = C6h)

|        |                     |                      |         | cgister 100 |             |            |            |
|--------|---------------------|----------------------|---------|-------------|-------------|------------|------------|
| 15     | 14                  | 13                   | 12      | 11          | 10          | 9          | 8          |
| 0      | CW_HPF_EN           | CW_HPF_              | _FB_RES | CW_CLK      | _MODE       | DIS_CW_AMP | CW_TGC_SEL |
| R/W-0h | R/W-0h              | R/W-0h               |         | R/W-0h      |             | R/W-0h     | R/W-0h     |
| 7      | 6                   | 5                    | 4       | 3           | 2           | 1          | 0          |
| 0      | 1X_CLK_BUF_<br>MODE | 16X_CLK_BUF<br>_MODE |         | CM          | /_SUM_AMP_C | GAIN       |            |
| R/W-0h | R/W-0h              | R/W-0h               |         |             | R/W-0h      |            |            |

# Table 78. Register 198

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit   | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                           |
|-------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | 0                | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                          |
| 14    | CW_HPF_EN        | R/W  | 0h    | 0 = Normal operation<br>1 = Enables CW output high-pass filter                                                                                                                                                                                                        |
| 13-12 | CW_HPF_FB_RES    | R/W  | Oh    | If CW_HPF_EN = 1 then the value of the CW high-pass filter feedback<br>resistor is given by:<br>$00 = 400 \Omega$<br>$01 = 133 \Omega$<br>$10 = 80 \Omega$<br>$11 = 57 \Omega$<br>If CW_HPF_EN = 0 then these bits are ignored and the feedback path<br>remains open. |
| 11-10 | CW_CLK_MODE      | R/W  | Oh    | 00 = 16X mode<br>01 = 8X mode<br>10 = 4X mode<br>11 = 1X mode                                                                                                                                                                                                         |
| 9     | DIS_CW_AMP       | R/W  | Oh    | 0 = CW summing amplifier enabled<br>1 = CW summing amplifier disabled<br>Note that this bit is only effective in CW mode.                                                                                                                                             |
| 8     | CW_TGC_SEL       | R/W  | Oh    | 0 = TGC mode<br>1 = CW mode<br>Note that the VCAT and PGA still function in CW mode. Power-down the<br>VCAT and PGA separately with PDWN_VCA_PGA (register 197, bit 12).                                                                                              |
| 7     | 0                | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                          |
| 6     | 1X_CLK_BUF_MODE  | R/W  | 0h    | 0 = Accepts CMOS clock<br>1 = Accepts differential clock                                                                                                                                                                                                              |
| 5     | 16X_CLK_BUF_MODE | R/W  | 0h    | 0 = Accepts differential clock<br>1 = Accepts CMOS clock                                                                                                                                                                                                              |
| 4-0   | CW_SUM_AMP_GAIN  | R/W  | 0h    | These bits select the feedback resistor for the CW amplifier, as per Table 75.                                                                                                                                                                                        |

#### Table 79. Register 198 Field Descriptions

# Table 80. CW Summing Amplifier Feedback Resistor

| REGISTER 198<br>(Bits 4-0) | FEEDBACK RESISTOR | REGISTER 198<br>(Bits 4-0) | FEEDBACK RESISTOR | REGISTER 198<br>(Bits 4-0) | FEEDBACK RESISTOR |
|----------------------------|-------------------|----------------------------|-------------------|----------------------------|-------------------|
| 00000                      | Open              | 01011                      | 111 Ω             | 10110                      | 153 Ω             |
| 00001                      | 250 Ω             | 01100                      | 333 Ω             | 10111                      | 95 Ω              |
| 00010                      | 250 Ω             | 01101                      | 142 Ω             | 11000                      | 666 Ω             |
| 00011                      | 125 Ω             | 01110                      | 142 Ω             | 11001                      | 181 Ω             |
| 00100                      | 500 Ω             | 01111                      | 90 Ω              | 11010                      | 181 Ω             |
| 00101                      | 166 Ω             | 10000                      | 2000 Ω            | 11011                      | 105 Ω             |
| 00110                      | 166 Ω             | 10001                      | 222 Ω             | 11100                      | 285 Ω             |
| 00111                      | 100 Ω             | 10010                      | 222 Ω             | 11101                      | 133 Ω             |
| 01000                      | 1000 Ω            | 10011                      | 117 Ω             | 11110                      | 133 Ω             |
| 01001                      | 200 Ω             | 10100                      | 400 Ω             | 11111                      | 87 Ω              |
| 01010                      | 200 Ω             | 10101                      | 153 Ω             |                            |                   |



#### 13.1.3.1.5 Register 199 (address = C7h)

|    |          |            |    | gioto ite         |          |            |   |  |
|----|----------|------------|----|-------------------|----------|------------|---|--|
| 15 | 14       | 13         | 12 | 11                | 10       | 9          | 8 |  |
|    | CW_MIX_F | PH_CH[7/8] |    |                   | CW_MIX_F | PH_CH[5/6] |   |  |
|    | R/V      | V-0h       |    | R/W-0h            |          |            |   |  |
| 7  | 6        | 5          | 4  | 3                 | 2        | 1          | 0 |  |
|    | CW_MIX_F | PH_CH[3/4] |    | CW_MIX_PH_CH[1/2] |          |            |   |  |
|    | R/V      | V-0h       |    |                   | R/W      | /-0h       |   |  |

Table 81. Register 199

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit   | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | CW_MIX_PH_CH[7/8] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N =$<br>0 to 15; see Table 83 for further details.<br>The functionality of these bits depends upon the value of the<br>ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0,<br>setting bits 15-12 programs the CW phase of channels 7 and 8.<br>When the ADD_OFFSET bit is set to 1, setting bits 15-12<br>programs the CW phase of only channel 8. |
| 11-8  | CW_MIX_PH_CH[5/6] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N =$<br>0 to 15; see Table 83 for further details.<br>The functionality of these bits depends upon the value of the<br>ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0,<br>setting bits 11-8 programs the CW phase of channels 5 and 6.<br>When the ADD_OFFSET bit is set to 1, setting bits 11-8<br>programs the CW phase of only channel 6.   |
| 7-4   | CW_MIX_PH_CH[3/4] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N =$<br>0 to 15; see Table 83 for further details.<br>The functionality of these bits depends upon the value of the<br>ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0,<br>setting bits 7-4 programs the CW phase of channels 3 and 4.<br>When the ADD_OFFSET bit is set to 1, setting bits 7-4<br>programs the CW phase of only channel 4.     |
| 3-0   | CW_MIX_PH_CH[1/2] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N =$<br>0 to 15; see Table 83 for further details.<br>The functionality of these bits depends upon the value of the<br>ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0,<br>setting bits 3-0 programs the CW phase of channels 1 and 2.<br>When the ADD_OFFSET bit is set to 1, setting bits 3-0<br>programs the CW phase of only channel 2.     |

# Table 82. Register 199 Field Descriptions

AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

1111

#### Copyright © 2015, Texas Instruments Incorporated

| BIT SETTINGS | CW_MIX_PH_CHX, CW_MIX_PH_CHY PHASE SHIFT |
|--------------|------------------------------------------|
| 0000         | 0                                        |
| 0001         | 22.5°                                    |
| 0010         | 45°                                      |
| 0011         | 67.5°                                    |
| 0100         | 90°                                      |
| 0101         | 112.5°                                   |
| 0110         | 135°                                     |
| 0111         | 157.5°                                   |
| 1000         | 180°                                     |
| 1001         | 202.5°                                   |
| 1010         | 225°                                     |
| 1011         | 247.5°                                   |
| 1100         | 270°                                     |
| 1101         | 292.5°                                   |
| 1110         | 315°                                     |
|              |                                          |

# Table 83. CW Mixer Phase Delay versus Register Settings



337.5°

www.ti.com.cn



### 13.1.3.1.6 Register 200 (address = C8h)

| 15 | 14        | 13          | 12 | 11                  | 10  | 9    | 8 |  |
|----|-----------|-------------|----|---------------------|-----|------|---|--|
|    | CW_MIX_PI | H_CH[15/16] |    | CW_MIX_PH_CH[13/14] |     |      |   |  |
|    | R/V       | V-0h        |    | R/W-0h              |     |      |   |  |
| 7  | 6         | 5           | 4  | 3                   | 2   | 1    | 0 |  |
|    | CW_MIX_PI | H_CH[11/12] |    | CW_MIX_PH_CH[9/10]  |     |      |   |  |
|    | R/V       | V-0h        |    |                     | R/W | ′-0h |   |  |

Table 84. Register 200

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit   | Field               | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | CW_MIX_PH_CH[15/16] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N = 0$ to 15; see Table 83 for further details.<br>The functionality of these bits depends upon the value of the ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0, setting bits 15-12 programs the CW phase of channels 15 and 16.<br>When the ADD_OFFSET bit is set to 1, setting bits 15-12 programs the CW phase of only channel 16.            |
| 11-8  | CW_MIX_PH_CH[13/14] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N = 0$ to 15; see Table 83 for further details.<br>The functionality of these bits depends upon the value of the ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0, setting bits 11-8 programs the CW phase of channels 13 and 14.<br>When the ADD_OFFSET bit is set to 1, setting bits 11-8 programs the CW phase of only channel 14.              |
| 7-4   | CW_MIX_PH_CH[11/12] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets<br>the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N = 0$ to 15;<br>see Table 83 for further details.<br>The functionality of these bits depends upon the value of the<br>ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0, setting<br>bits 7-4 programs the CW phase of channels 11 and 12.<br>When the ADD_OFFSET bit is set to 1, setting bits 7-4 programs<br>the CW phase of only channel 12. |
| 3-0   | CW_MIX_PH_CH[9/10]  | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets<br>the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N = 0$ to 15;<br>see Table 83 for further details.<br>The functionality of these bits depends upon the value of the<br>ADD_OFFSET bit. When the ADD_OFFSET bit is set to 0, setting<br>bits 3-0 programs the CW phase of channels 9 and 10.<br>When the ADD_OFFSET bit is set to 1, setting bits 3-0 programs<br>the CW phase of only channel 10.  |

# Table 85. Register 200 Field Descriptions

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015

TEXAS INSTRUMENTS

www.ti.com.cn

# 13.1.3.1.7 Register 201 (address = C9h)

| Table 86. Register 201 |                    |        |                    |        |                  |                  |           |  |  |  |
|------------------------|--------------------|--------|--------------------|--------|------------------|------------------|-----------|--|--|--|
| 15                     | 14                 | 13     | 12                 | 11     | 10               | 9                | 8         |  |  |  |
| LNA_GAIN               | LNA_GAIN_CH[15/16] |        | LNA_GAIN_CH[13/14] |        | _CH[11/12]       | LNA_GAIN_CH[9/10 |           |  |  |  |
| R/\                    | R/W-0h             |        | R/W-0h             |        | R/W-0h           |                  | V-0h      |  |  |  |
| 7                      | 6                  | 5      | 4                  | 3      | 2                | 1                | 0         |  |  |  |
| LNA_GA                 | LNA_GAIN_CH[7/8]   |        | LNA_GAIN_CH[5/6]   |        | LNA_GAIN_CH[3/4] |                  | N_CH[1/2] |  |  |  |
| R/W-0h                 |                    | R/W-0h |                    | R/W-0h |                  | R/W-0h           |           |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit   | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                 |
|-------|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-14 | LNA_GAIN_CH[15/16] | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 15 and 16 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>16 is programmed. |
| 13-12 | LNA_GAIN_CH[13/14] | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 13 and 14 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>14 is programmed. |
| 11-10 | LNA_GAIN_CH[11/12] | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 11 and 12 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>12 is programmed. |
| 9-8   | LNA_GAIN_CH[9/10]  | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 9 and 10 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>10 is programmed.  |

# Table 87. Register 201 Field Descriptions



|     | Table 87. Register 201 Field Descriptions (continued) |      |       |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-----|-------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Field                                                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 7-6 | LNA_GAIN_CH[7/8]                                      | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 7 and 8 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>8 is programmed. |  |  |  |  |
| 5-4 | LNA_GAIN_CH[5/6]                                      | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 5 and 6 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>6 is programmed. |  |  |  |  |
| 3-2 | LNA_GAIN_CH[3/4]                                      | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 3 and 4 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>4 is programmed. |  |  |  |  |
| 1-0 | LNA_GAIN_CH[1/2]                                      | R/W  | Oh    | To enable this bit, ensure that LNA_GAIN_IND_EN (register<br>196, bit 15) is 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>The functionality of this bit depends on the ADD_OFFSET bit.<br>When ADD_OFFSET is 0, the gain of channels 1 and 2 are<br>programmed; when ADD_OFFSET is 1, only the gain of channel<br>2 is programmed. |  |  |  |  |

# Table 87. Register 201 Field Descriptions (continued)

TEXAS INSTRUMENTS

www.ti.com.cn

## 13.1.3.1.8 Register 203 (address = CBh)

| Table 88. Register 203 |                     |        |        |        |        |        |        |
|------------------------|---------------------|--------|--------|--------|--------|--------|--------|
| 15                     | 14                  | 13     | 12     | 11     | 10     | 9      | 8      |
| 0                      | 0                   | 0      | 0      | 0      | 0      | 0      | 0      |
| R/W-0h                 | R/W-0h              | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7                      | 6                   | 5      | 4      | 3      | 2      | 1      | 0      |
| EN_DIG_TGC             | DIG_TGC_ATTENUATION |        |        | LNA_HP | F_PROG | 0      | 0      |
| R/W-0h                 |                     | R/W-0h |        | R/V    | V-0h   | R/W-0h | R/W-0h |

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit  | Field               | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                         |
|------|---------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | 0                   | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                        |
| 7    | EN_DIG_TGC          | R/W  | 0h    | 0 = Disable digital TGC attenuator<br>1 = Enable digital TGC attenuator                                                                                                                                                                                                                                                                             |
| 6-4  | DIG_TGC_ATTENUATION | R/W  | Oh    | When EN_DIG_TGC (register 203, bit 7) is set to 1, then the<br>digital attenuation in the TGC path is programmed as follows:<br>000 = 0-dB attenuation<br>001 = 6-dB attenuation<br>010 = 12-dB attenuation<br>011 = 18-dB attenuation<br>100 = 24-dB attenuation.<br>101 = 30-dB attenuation<br>110 = 36-dB attenuation<br>111 = 42-dB attenuation |
| 3-2  | LNA_HPF_PROG        | R/W  | Oh    | 00 = 100 kHz<br>01 = 50 kHz<br>10 = 200 kHz<br>11 = 150 kHz with 0.015 μF on INMx                                                                                                                                                                                                                                                                   |
| 1-0  | 0                   | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                        |

# Table 89. Register 203 Field Descriptions

### 13.1.3.1.9 Register 205 (address = CDh)

| 15                 | 14                               | 13        | 12     | 11     | 10     | 9      | 8                  |
|--------------------|----------------------------------|-----------|--------|--------|--------|--------|--------------------|
| PGA_CLAMP_<br>HALF | SUPRESS_<br>HIGHER_<br>HARMONICS | V2I_CLAMP | 0      | 0      | 0      | 0      | RED_LNA_<br>HPF_3X |
| R/W-0h             | R/W-0h                           | R/W-0h    | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h             |
| 7                  | 6                                | 5         | 4      | 3      | 2      | 1      | 0                  |
| 0                  | 0                                | 0         | 0      | 0      | 0      | 0      | 0                  |
| R/W-0h             | R/W-0h                           | R/W-0h    | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h             |

# Table 90. Register 205

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Table 91. | Register | 205 | Field | Descriptions |
|-----------|----------|-----|-------|--------------|
|-----------|----------|-----|-------|--------------|

| Bit  | Field                    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|--------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | PGA_CLAMP_HALF           | R/W  | Oh    | 0 = Disables -6-dB PGA clamp<br>1 = Enables a -6-dB PGA clamp setting (that is, the PGA output<br>HD3 worsens by 3 dB at a -6-dBFS ADC input). The actual<br>PGA output is reduced to approximately 1.5 $V_{PP}$ . As a result, the<br>device low-pass filter (LPF) is not saturated and can suppress<br>harmonic signals better at the PGA output. Resulting from the<br>reduction of the PGA output, the ADC output dynamic range is<br>affected. |
| 14   | SUPRESS_HIGHER_HARMONICS | R/W  | 0h    | 0 = Disables a 1st-order, 5-MHz LPF filter<br>1 = Enables a 1st-order, 5-MHz LPF filter to suppress signals ><br>5 MHz or high-order harmonics                                                                                                                                                                                                                                                                                                      |
| 13   | V2I_CLAMP                | R/W  | 0h    | 0 = Disables V2I clamp in the PGA<br>1 = Enables V2I clamp in the PGA                                                                                                                                                                                                                                                                                                                                                                               |
| 12-9 | 0                        | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8    | RED_LNA_HPF_3X           | R/W  | Oh    | 0 = The LNA HPF corner frequency is given as per the<br>LNA_HPF_PROG bit description<br>1 = The LNA HPF corner frequency reduces by 3x as per the<br>LNA_HPF_PROG bit description.<br>For example, if LNA_HPF_PROG = 01 and RED_LNA_HPF_3X<br>= 1, then the LNA HPF corner is given by the equation 50 kHz /<br>3 = 16.6 kHz.                                                                                                                       |
| 7-0  | 0                        | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                                                                                        |

TEXAS INSTRUMENTS

www.ti.com.cn

# 13.1.3.1.10 Register 213 (address = D5h)

|                   |                    |                   |                       | 0      |          |                 |        |
|-------------------|--------------------|-------------------|-----------------------|--------|----------|-----------------|--------|
| 15                | 14                 | 13                | 12                    | 11     | 10       | 9               | 8      |
| GBL_PDWN_<br>DIE2 | FAST_PDWN_<br>DIE2 | PDWN_LNA_<br>DIE2 | PDWN_VCA_<br>PGA_DIE2 | POW_MO | DES_DIE2 | LOW_NF_<br>DIE2 | 0      |
| R/W-0h            | R/W-0h             | R/W-0h            | R/W-0h                | R/W    | V-0h     | R/W-0h          | R/W-0h |
| 7                 | 6                  | 5                 | 4                     | 3      | 2        | 1               | 0      |
| PDCH15            | PDCH13             | PDCH11            | PDCH9                 | PDCH7  | PDCH5    | PDCH3           | PDCH1  |
| R/W-0h            | R/W-0h             | R/W-0h            | R/W-0h                | R/W-0h | R/W-0h   | R/W-0h          | R/W-0h |

# Table 92. Register 213

LEGEND: R/W = Read/Write; W = Write only; -n = value

#### Table 93. Register 213 Field Descriptions

| Bit   | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | GBL_PDWN_DIE2     | R/W  | Oh    | 0 = Normal operation<br>1 = When ADD_OFFSET is set to 1, the LNA, VCAT, and PGA<br>are completely powered down (slow wake response) for only<br>VCA die 2.<br>Note that enabling this bit does not power-down the ADC. This<br>bit only powers down VCA dies.                                                                                                                              |
| 14    | FAST_PDWN_DIE2    | R/W  | 0h    | 0 = Normal operation<br>1 = When ADD_OFFSET set to 1, the LNA, VCAT, and PGA<br>partially powered down (fast wake response) for only VCA die 2.<br>Note that enabling this bit does not power-down the ADC. This<br>bit only powers down VCA dies.                                                                                                                                         |
| 13    | PDWN_LNA_DIE2     | R/W  | 0h    | 0 = Normal operation<br>1 = When ADD_OFFSET is set to 1, only the LNA is powered<br>down for VCA die 2.                                                                                                                                                                                                                                                                                    |
| 12    | PDWN_VCA_PGA_DIE2 | R/W  | 0h    | 0 = Normal operation<br>1 = When ADD_OFFSET set to 1, the VCAT and PGA are<br>powered down for only VCA die 2.                                                                                                                                                                                                                                                                             |
| 11-10 | POW_MODES_DIE2    | R/W  | Oh    | <ul> <li>00 = Low-noise mode</li> <li>01 = Set to low-power mode. At 30-dB PGA, the total chain gain may slightly change.</li> <li>10 = Set to medium-power mode. At 30-dB PGA, the total chain gain may slightly change.</li> <li>11 = Reserved</li> <li>When ADD_OFFSET set to 1, the device performs an operation as described in this POW_MODES_DIE2 section only on die 2.</li> </ul> |
| 9     | LOW_NF_DIE2       | R/W  | Oh    | This mode can be used to improve the noise figure for high-<br>impedance probes. To write to this register, set POW<br>MODES_DIE2 (register 213, bits 11-10) = 00.<br>0 = Disable the low-noise figure mode<br>1 = When ADD_OFFSET set to 1, the low-noise figure mode is<br>enabled on only on VCA die 2.                                                                                 |
| 8     | 0                 | R/W  | 0h    | Must write 0                                                                                                                                                                                                                                                                                                                                                                               |
| 7     | PDNCH15           | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 15 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel.                                                                                                                                                                                       |
| 6     | PDNCH13           | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 13 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel.                                                                                                                                                                                       |
| 5     | PDNCH11           | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 11 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel.                                                                                                                                                                                       |
| 4     | PDNCH9            | R/W  | 0h    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 9 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel.                                                                                                                                                                                        |



### AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

#### www.ti.com.cn

| Bit | Field  | Туре | Reset | Description                                                                                                                                                                                         |
|-----|--------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | PDNCH7 | R/W  | 0h    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 7 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel. |
| 2   | PDNCH5 | R/W  | 0h    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 5 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel. |
| 1   | PDNCH3 | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 3 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel. |
| 0   | PDNCH1 | R/W  | Oh    | 0 = Default<br>1 = When ADD_OFFSET is 1, channel 1 is powered down<br>This bit powers down the channel of the VCA die only (that is,<br>LNA + VCA + PGA). This bit does not affect the ADC channel. |

## 13.1.3.1.11 Register 215 (address = D7h)

|    | Table 94. Register 215 |         |    |               |    |   |   |  |  |  |  |
|----|------------------------|---------|----|---------------|----|---|---|--|--|--|--|
| 15 | 14                     | 13      | 12 | 11            | 10 | 9 | 8 |  |  |  |  |
|    | CW_MIX                 | _PH_CH7 |    | CW_MIX_PH_CH5 |    |   |   |  |  |  |  |
|    | R/V                    | V-0h    |    | R/W-0h        |    |   |   |  |  |  |  |
| 7  | 6                      | 5       | 4  | 3             | 2  | 1 | 0 |  |  |  |  |
|    | CW_MIX                 | _PH_CH3 |    | CW_MIX_PH_CH1 |    |   |   |  |  |  |  |
|    | R/V                    | V-0h    |    | R/W-0h        |    |   |   |  |  |  |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit   | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                             |
|-------|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | CW_MIX_PH_CH[7] | R/W  | 0h    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ .<br>Where, $N = 0$ to 15; see Table 83 for further details.<br>When the ADD_OFFSET bit is set to 1, setting bits 15-12<br>programs the CW phase of channel 7. |
| 11-8  | CW_MIX_PH_CH[5] | R/W  | 0h    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ .<br>Where, $N = 0$ to 15; see Table 83 for further details.<br>When the ADD_OFFSET bit is set to 1, setting bits 11-8<br>programs the CW phase of channel 5.  |
| 7-4   | CW_MIX_PH_CH[3] | R/W  | 0h    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ .<br>Where, $N = 0$ to 15; see Table 83 for further details.<br>When the ADD_OFFSET bit is set to 1, setting bits 7-4<br>programs the CW phase of channel 3.   |
| 3-0   | CW_MIX_PH_CH[1] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits<br>sets the corresponding channel phase to $N \times 22.5^{\circ}$ .<br>Where, $N = 0$ to 15; see Table 83 for further details.<br>When the ADD_OFFSET bit is set to 1, setting bits 3-0<br>programs the CW phase of channel 1.   |

## Table 95. Register 215 Field Descriptions



### 13.1.3.1.12 Register 216 (address = D8h)

| 15 | 14      | 13      | 12 | 11             | 10  | 9    | 8 |  |  |  |  |  |
|----|---------|---------|----|----------------|-----|------|---|--|--|--|--|--|
|    | CW_MIX_ | PH_CH15 |    | CW_MIX_PH_CH13 |     |      |   |  |  |  |  |  |
|    | R/W     | V-0h    |    | R/W-0h         |     |      |   |  |  |  |  |  |
| 7  | 6       | 5       | 4  | 3              | 2   | 1    | 0 |  |  |  |  |  |
|    | CW_MIX_ | PH_CH11 |    | CW_MIX_PH_CH9  |     |      |   |  |  |  |  |  |
|    | R/W     | V-0h    |    |                | R/W | /-0h |   |  |  |  |  |  |

Table 96. Register 216

LEGEND: R/W = Read/Write; W = Write only; -n = value

| Bit   | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                     |
|-------|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | CW_MIX_PH_CH[15] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N = 0$ to 15; see Table 83 for further details. When the ADD_OFFSET bit is set to 1, setting bits 15-12 programs the CW phase of channel 15.    |
| 11-8  | CW_MIX_PH_CH[13] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N = 0$ to 15; see Table 83 for further details. When the ADD_OFFSET bit is set to 1, setting bits 11-8 programs the CW phase of channel 13.     |
| 7-4   | CW_MIX_PH_CH[11] | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets the corresponding channel phase to $N \times 22.5^{\circ}$ . Where, $N = 0$ to 15; see Table 83 for further details. When the ADD_OFFSET bit is set to 1, setting bits 7-4 programs the CW phase of channel 11.      |
| 3-0   | CW_MIX_PH_CH[9]  | R/W  | Oh    | These bits control the CW mixer phase. Writing <i>N</i> to these bits sets the corresponding channel phase to $N \times 22.5^{\circ}$ .<br>Where, $N = 0$ to 15; see Table 83 for further details.<br>When the ADD_OFFSET bit is set to 1, setting bits 3-0 programs the CW phase of channel 9. |

# Table 97. Register 216 Field Descriptions

#### 13.1.3.1.13 Register 217 (address = D9h)

#### Table 98. Register 217

| 15     | 14            | 13 | 12      | 11     | 10      | 9            | 8 |  |
|--------|---------------|----|---------|--------|---------|--------------|---|--|
| LNA_GA | LNA_GAIN_CH15 |    | IN_CH13 | LNA_GA | IN_CH11 | LNA_GAIN_CH9 |   |  |
| R/V    | R/W-0h        |    | V-0h    | R/W    | V-0h    | R/W-0h       |   |  |
| 7      | 6             | 5  | 4       | 3      | 2       | 1            | 0 |  |
| LNA_GA | LNA_GAIN_CH7  |    | AIN_CH5 | LNA_GA | AIN_CH3 | LNA_GAIN_CH1 |   |  |
| R/V    | R/W-0h        |    | V-0h    | R/W    | V-0h    | R/W-0h       |   |  |

LEGEND: R/W = Read/Write; W = Write only; -n = value

AFE5818 ZHCSDE6B – FEBRUARY 2015 – REVISED AUGUST 2015

www.ti.com.cn

STRUMENTS

ÈXAS

| Bit   | Field           |     | Reset | Description                                                                                                                                                                                             |
|-------|-----------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-14 | LNA_GAIN_CH[15] | 51  | Oh    | To enable this bit, set LNA GAIN IND EN (register 196, bit                                                                                                                                              |
|       |                 |     |       | D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 15 is<br>programmed.                                                               |
| 13-12 | LNA_GAIN_CH[13] | R/W | 0h    | To enable this bit, set LNA_GAIN_IND_EN (register 196, bit<br>D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 13 is<br>programmed. |
| 11-10 | LNA_GAIN_CH[11] | R/W | 0h    | To enable this bit, set LNA_GAIN_IND_EN (register 196, bit<br>D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 11 is<br>programmed. |
| 9-8   | LNA_GAIN_CH[9]  | R/W | Oh    | To enable this bit, set LNA_GAIN_IND_EN (register 196, bit<br>D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 9 is programmed.     |
| 7-6   | LNA_GAIN_CH[7]  | R/W | Oh    | To enable this bit, set LNA_GAIN_IND_EN (register 196, bit<br>D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 7 is programmed.     |
| 5-4   | LNA_GAIN_CH[5]  | R/W | Oh    | To enable this bit, set LNA_GAIN_IND_EN (register 196, bit<br>D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 5 is programmed.     |
| 3-2   | LNA_GAIN_CH[3]  | R/W | Oh    | To enable this bit, set LNA_GAIN_IND_EN (register 196, bit<br>D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 3 is programmed.     |
| 1-0   | LNA_GAIN_CH[1]  | R/W | Oh    | To enable this bit, set LNA_GAIN_IND_EN (register 196, bit<br>D15) to 1.<br>00 = 18 dB<br>01 = 24 dB<br>10 = 12 dB<br>11 = Do not use<br>When ADD_OFFSET is 1, the gain of channel 1 is programmed.     |

## Table 99. Register 217 Field Descriptions



14 器件和文档支持

- 14.1 文档支持
- 14.1.1 相关文档
- 《AFE5816 数据表》,SBAS688

《MicroStar BGA 封装参考指南》, SSYZ015

《高速时钟数据转换器》,SLYT075

- 《宽带差分互阻抗 DAC 输出设计》, SBAA150
- TI 有源滤波器设计工具, WEBENCH® Filter Designer
- 《CDCM7005 数据表》, SCAS793
- 《CDCE72010 数据表》, SCAS858
- 《TLV5626 数据表》, SLAS236
- 《DAC7821 数据表》, SBAS365
- 《THS413x 数据表》, SLOS318
- 《OPA1632 数据表》, SBOS286
- 《LMK048x 数据表》, SNAS489
- 《OPA2211 数据表》, SBOS377
- 《ADS8413 数据表》, SLAS490
- 《ADS8472 数据表》, SLAS514
- 《ADS8881 数据表》, SBAS547
- 《SN74AUP1T04 数据表》, SCES800
- 《UCC28250 数据表》, SLUSA29
- 《ISO7240 数据表》, SLLS868

## 14.2 商标

All trademarks are the property of their respective owners.

#### 14.3 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 14.4 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

## 14.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

ZHCSDE6B-FEBRUARY 2015-REVISED AUGUST 2015



www.ti.com.cn

# 15 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏



# 15.1 托盘信息



图 169. 托盘图,第1节



# 托盘信息 (接下页)



图 170. 托盘图,第2节



10-Dec-2020

# PACKAGING INFORMATION

| Orde | erable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------|---------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| AF   | E5818ZBV      | ACTIVE        | NFBGA        | ZBV                | 289  | 126            | RoHS & Green    | SNAGCU                        | Level-3-260C-168 HR  | -40 to 85    | AFE5818                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# Texas Instruments

www.ti.com

## TRAY



**PACKAGE MATERIALS INFORMATION** 



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device     | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| AFE5818ZBV | ZBV             | NFBGA           | 289  | 126 | 7 X 18               | 150                        | 315    | 135.9     | 7620       | 17.2       | 11.3       | 16.35      |

ZBV (S-PBGA-N289)

PLASTIC BALL GRID ARRAY



- A. All linear almensions are in millimeters.
   B. This drawing is subject to change without notice.
  - C. This is a Pb-free solder ball design.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司