CD54HC4024, CD74HC4024 CD54HCT4024, CD74HCT4024 ZHCSQ72D - NOVEMBER 1997 - REVISED MARCH 2022 # CDx4HC4024、CDx4HCT4024 高速 CMOS 逻辑 7 级二进制纹波计数器 ## 1 特性 - 全静态运行 - 缓冲输入 - 通用复位 - 负边沿时钟 - 扇出(在温度范围内) - 标准输出:10 个 LSTTL 负载 - 总线驱动器输出:15 个 LSTTL 负载 - 宽工作温度范围:-55℃至 125℃ - 平衡的传播延迟及转换时间 - 与 LSTTL 逻辑 IC 相比,功耗显著降低 - HC 类型 - 工作电压为 2 V 至 6 V - 高抗噪性: 当 V<sub>CC</sub> = 5 V 时, N<sub>IL</sub> = 30%, N<sub>IH</sub> = V<sub>CC</sub>的 30% - HCT 类型 - 工作电压为 4.5 V 至 5.5 V - 直接 LSTTL 输入逻辑兼容性, V<sub>IL</sub> = 0.8V(最大值), V<sub>IH</sub> = 2V(最小值) - CMOS 输入兼容性, 当电压为 V<sub>OL</sub>、V<sub>OH</sub> 时, I<sub>L</sub> ≤ 1µA ## 2 说明 HC4024 和 HCT4024 是 7 级纹波进位二进制计数器。 所有计数器级均为触发器。输入脉冲每出现一次负转 换,级的状态计数加一;MR线上出现高电压电平会将 所有计数器重置为零状态。所有输入和输出均采用缓冲 机制。 #### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |--------------|-------------------|------------------| | CD74HC4024M | SOIC (14) | 8.65mm × 3.90mm | | CD74HCT4024M | SOIC (14) | 8.65mm × 3.90mm | | CD74HC4024E | PDIP (14) | 19.31mm × 6.35mm | | CD74HCT4024E | PDIP (14) | 19.31mm × 6.35mm | | CD74HC4024PW | TSSOP (14) | 5.00mm × 4.40mm | | CD54HC4024F | CDIP (14) | 19.55mm × 6.71mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 功能方框图 # **Table of Contents** | 1 特性1 | 7.2 Functional Block Diagram | 9 | |------------------------------------------------|-----------------------------------------|----------------| | 2 说明 | 7.3 Device Functional Modes | <mark>9</mark> | | 3 Revision History2 | 8 Power Supply Recommendations | 10 | | 4 Pin Configuration and Functions3 | 9 Layout | 10 | | 5 Specifications4 | 9.1 Layout Guidelines | 10 | | 5.1 Absolute Maximum Ratings <sup>(1)</sup> 4 | 10 Device and Documentation Support | 11 | | 5.2 Recommended Operating Conditions4 | | <b>1</b> 1 | | 5.3 Thermal Information4 | 10.2 支持资源 | 11 | | 5.4 Electrical Characteristics5 | | | | 5.5 Prerequisite for Switching Specifications6 | 10.4 Electrostatic Discharge Caution | <u>1</u> 1 | | 5.6 Switching Characteristics7 | <u> </u> | | | 6 Parameter Measurement Information8 | 11 Mechanical, Packaging, and Orderable | | | 7 Detailed Description9 | Information | 11 | | 7.1 Overview9 | | | # **3 Revision History** 注:以前版本的页码可能与当前版本的页码不同 #### # **4 Pin Configuration and Functions** J, N, D or PW Package 14-Pin CDIP, PDIP, SOIC, or TSSOP Top View ## **5 Specifications** ## 5.1 Absolute Maximum Ratings<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-------------------------------------------------------------------------|-------|--------------|------------------------| | V <sub>CC</sub> | Supply voltage | | - 0.5 | 7 | V | | I <sub>IK</sub> | Input diode current | For V <sub>I</sub> < -0.5 V or V <sub>I</sub> > V <sub>CC</sub> + 0.5 V | | ±20 | mA | | I <sub>OK</sub> | Output diode current | For $V_O < -0.5 \text{ V}$ or $V_O > V_{CC} + 0.5 \text{ V}$ | | ±20 | mA | | Io | Output source or sink current per output pin | $ForV_O > -0.5 V or V_O < V_{CC} + 0.5 V$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | TJ | Junction temperature | | | 150 | $^{\circ}\!\mathbb{C}$ | | T <sub>stg</sub> | Storage temperature range | - 65 | 150 | $^{\circ}$ C | | | | Lead temperature (soldering 10s) (SOIC - lead ti | ps only) | | 300 | $^{\circ}$ C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## **5.2 Recommended Operating Conditions** | | | | MIN | MAX | UNIT | |---------------------------------|----------------------------|-----------|------|-----------------|------------| | V | Supply voltage range | HC Types | 2 | 6 | V | | V <sub>CC</sub> | Supply voltage range | HCT Types | 4.5 | 5.5 | V | | V <sub>I</sub> , V <sub>O</sub> | DC input or output voltage | | 0 | V <sub>CC</sub> | V | | t <sub>t</sub> | | 2 V | | 1000 | | | | Input rise and fall time | 4.5 V | | 500 | ns | | | | 6 V | | 400 | | | T <sub>A</sub> | Temperature range | | - 55 | 125 | $^{\circ}$ | #### 5.3 Thermal Information | | | D (SOIC) | N (PDIP) | PW (TSSOP) | | |--------------------------------------|-------------------------------------------------------|----------|----------|------------|------| | THERMAL MET | RIC | 14 PINS | 14 PINS | 14 PINS | UNIT | | R <sub> <math>\theta</math> JA</sub> | Junction-to-ambient thermal resistance <sup>(1)</sup> | 86 | 80 | 113 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. ## **5.4 Electrical Characteristics** | | PARAMETER | TEST | Vcc | | <b>25℃</b> | | -40°C to | 85℃ | - 55℃ to | <b>125℃</b> | UNIT | |--------------------------|-----------------------------------------|---------------------------------------------|---------------|------|------------|------|----------|------|----------|-------------|------| | | FARAIVIETER | CONDITIONS <sup>(2)</sup> | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNI | | HC TY | PES | | | | | , | | | | • | | | | | | 2 | 1.5 | | | 1.5 | | 1.5 | | | | $V_{IH}$ | High level input voltage | | 4.5 | 3.15 | | | 3.15 | | 3.15 | | V | | | | | 6 | 4.2 | | | 4.2 | | 4.2 | | | | | | | 2 | | | 0.5 | | 0.5 | | 0.5 | | | $V_{IL}$ | Low level input voltage | | 4.5 | | | 1.35 | | 1.35 | | 1.35 | V | | | | | 6 | | | 1.8 | | 1.8 | | 1.8 | | | | High level output | I <sub>OH</sub> = - 20 μA | 2 | 1.9 | | | 1.9 | | 1.9 | | | | | voltage | I <sub>OH</sub> = - 20 μA | 4.5 | 4.4 | | | 4.4 | | 4.4 | | | | V <sub>OH</sub> | CMOS loads | I <sub>OH</sub> = - 20 μA | 6 | 5.9 | | | 5.9 | | 5.9 | | V | | VOH | High level output | I <sub>OH</sub> = - 4 mA | 4.5 | 3.98 | | | 3.84 | | 3.7 | | · | | | voltage<br>TTL loads | I <sub>OH</sub> = - 5.2 mA | 6 | 5.48 | | | 5.34 | | 5.2 | | | | | Low level output | I <sub>OL</sub> = 20 μA | 2 | | | 0.1 | | 0.1 | | 0.1 | | | | voltage | I <sub>OL</sub> = 20 μA | 4.5 | | | 0.1 | | 0.1 | | 0.1 | | | . , | CMOS loads | I <sub>OL</sub> = 20 μA | 6 | | | 0.1 | | 0.1 | | 0.1 | | | V <sub>OL</sub> | Low level output | I <sub>OL</sub> = 4 mA | 4.5 | | | 0.26 | | 0.33 | | 0.4 | V | | | voltage<br>TTL loads | I <sub>OL</sub> = 5.2 mA | 6 | | | 0.26 | | 0.33 | | 0.4 | | | 1 | Input leakage current | V <sub>CC</sub> or GND | 6 | | | ±0.1 | | ±1 | | ±1 | μ, | | I <sub>cc</sub> | Quiescent device current | V <sub>CC</sub> or GND | 6 | | | 8 | | 80 | | 160 | μ / | | нст т | YPES | | | | | | | | | | | | V <sub>IH</sub> | High level input voltage | | 4.5 to<br>5.5 | 2 | | | 2 | | 2 | | V | | V <sub>IL</sub> | Low level input voltage | | 4.5 to<br>5.5 | | | 0.8 | | 8.0 | | 0.8 | V | | | High level output voltage CMOS loads | I <sub>OH</sub> = - 20 μA | 4.5 | 4.4 | | | 4.4 | | 4.4 | | V | | √он | High level output voltage TTL loads | I <sub>OH</sub> = - 4 mA | 4.5 | 3.98 | | | 3.84 | | 3.7 | | V | | , | Low level output voltage | I <sub>OL</sub> = 20 μA | 4.5 | | | 0.1 | | 0.1 | | 0.1 | \/ | | Low level output voltage | 1 | I <sub>OL</sub> = 4 mA | 4.5 | | | 0.26 | | 0.33 | | 0.4 | V | | ı | Input leakage current | V <sub>CC</sub> and GND | 5.5 | | | ±0.1 | | ±1 | | ±1 | μ / | | CC | Supply current | V <sub>CC</sub> or GND | 5.5 | | | 8 | | 80 | | 160 | μ / | | Δ I <sub>CC</sub> | Additional supply current per input pin | CP, MR inputs held at V <sub>CC</sub> - 2.1 | 4.5 to<br>5.5 | | 100 | 180 | | 225 | | 245 | μ, | <sup>(1)</sup> For dual-supply systems theoretical worst case ( $V_I$ = 2.4 V, $V_{CC}$ = 5.5 V) specification is 1.8 mA. (2) $V_I$ = $V_{IH}$ or $V_{IL}$ , unless otherwise noted. ## 5.5 Prerequisite for Switching Specifications | | DADAMETED | V 00 | <b>25</b> ℃ | | -40℃ to 8 | <b>5</b> ℃ | -55℃ to 12 | 5℃ | LINUT | |------------------|-------------------------------|---------------------|-------------|----------|-----------|------------|------------|-----|-------| | | PARAMETER | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | нс т | YPES | | | | | | | | | | | | 2 | 6 | | 5 | | 4 | | MHz | | $f_{MAX}$ | Maximum input pulse frequency | 4.5 | 30 | | 24 | | 20 | | MHz | | | | 6 | 35 | | 29 | | 24 | | MHz | | | | 2 | 80 | | 100 | | 120 | | ns | | $t_{W}$ | Input pulse width | 4.5 | 16 | | 20 | | 24 | | ns | | | | 6 | 14 | | 17 | | 20 | | ns | | | | 2 | 50 | | 65 | | 75 | | ns | | $t_{REM}$ | Reset removal time | 4.5 | 10 | | 13 | | 15 | | ns | | | | 6 | 9 | | 11 | | 13 | | ns | | | | 2 | 80 | | 100 | | 120 | | ns | | $t_{\text{W}}$ | Reset pulse width | 4.5 | 16 | | 20 | | 24 | | ns | | | | 6 | 14 | | 17 | | 20 | | ns | | нст | TYPES | | | <u>'</u> | | ' | | | | | $f_{MAX}$ | Maximum input pulse frequency | 4.5 | 25 | | 20 | | 16 | | MHz | | t <sub>W</sub> | Input pulse width | 4.5 | 20 | | 25 | | 30 | | ns | | t <sub>REC</sub> | Reset recovery time | 4.5 | 10 | | 13 | | 15 | | ns | | t <sub>W</sub> | Reset pulse width | 4.5 | 20 | | 25 | | 30 | | ns | ## 5.6 Switching Characteristics t<sub>r</sub>, t<sub>f</sub> = 6 ns. See (Parameter Measurement Information) | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> (V) | | <b>25℃</b> | | -40℃<br>85 | | -55℃ to 125℃ | UNIT | |-------------------------------------|--------------------------------------------------|------------------------|---------------------|-----|------------|-----|------------|-----|--------------|----------| | | | CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN MAX | | | HC TYPE | S | | | | | | | | | | | | | 0 - 50 - 5 | 2 | | | 140 | | 175 | 210 | ns | | | Propagation delay time | $C_L = 50 pF$ | 4.5 | | | 28 | | 35 | 42 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | CP to Q1' output | C <sub>L</sub> = 15 pF | 5 | | 11 | | | | | ns | | | | C <sub>L</sub> = 50 pF | 6 | | | 24 | | 30 | 36 | ns | | | | C <sub>L</sub> = 50 pF | 2 | | | 75 | | 95 | 110 | ns | | | Propagation delay time, | C <sub>L</sub> = 50 pr | 4.5 | | | 15 | | 19 | 22 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | $Q_n$ to $Q_n + 1$ | C <sub>L</sub> = 15 pF | 5 | | 6 | | | | | ns | | | | C <sub>L</sub> = 50 pF | 6 | | | 13 | | 13 | 19 | ns | | | | | 2 | | | 170 | | 215 | 255 | ns | | | Propagation delay time, | C <sub>L</sub> = 50 pF | 4.5 | | | 34 | | 43 | 51 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | MR to Q <sub>n</sub> | C <sub>L</sub> = 50 pr | 5 | | 14 | | | | | ns | | | | | 6 | | | 29 | | 27 | 43 | ns | | | | | 2 | | | 75 | | 95 | 110 | ns | | $t_{TLH}$ , $t_{THL}$ | Output transition time | C <sub>L</sub> = 50 pF | 4.5 | | | 15 | | 19 | 22 | ns | | | | | 6 | | | 13 | | 16 | 19 | ns | | C <sub>IN</sub> | Input capacitance | C <sub>L</sub> = 50 pF | | | | 10 | | 10 | 10 | pF | | C <sub>PD</sub> | Power dissipation capacitance <sup>(1)</sup> (2) | C <sub>L</sub> = 15 pF | 5 | | 30 | | | | | pF | | HCT TYPI | ES | | | | | | | | | | | | | C <sub>L</sub> = 50 pF | 4.5 | | | 40 | | 50 | 60 | ns | | t t | Propagation delay time | CL = 50 pr | 4.5 | | | 40 | | 50 | 00 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | CP to Q1' output | C <sub>L</sub> = 15 pF | 5 | | 17 | | | | | ns<br>ns | | | Propagation delay time, | C <sub>L</sub> = 50 pF | 4.5 | | | 15 | | 19 | 22 | ns | | $t_{PLH},t_{PHL}$ | $Q_n$ to $Q_n + 1$ | C <sub>L</sub> = 15 pF | 5 | | 6 | | | | | ns | | | Propagation delay time, | C <sub>L</sub> = 50 pF | 4.5 | | | 40 | | 50 | 60 | | | $t_{PLH}$ , $t_{PHL}$ | MR to Q <sub>n</sub> | C <sub>L</sub> = 15 pF | 5 | | 17 | - | | | | | | t <sub>TLH</sub> , t <sub>THL</sub> | Output transition time | C <sub>L</sub> = 50 pF | 4.5 | | | 15 | | 19 | 22 | ns | | C <sub>IN</sub> | Input capacitance | C <sub>L</sub> = 15 pF | | | | 10 | | 10 | 10 | pF | | C <sub>PD</sub> | Power dissipation capacitance <sup>(1)</sup> (2) | C <sub>L</sub> = 15 pF | 5 | | 30 | | | | | pF | $C_{PD}$ is used to determine the dynamic power consumption, per buffer. $P_D = V_{CC}^{\ 2} f_i + \Sigma (C_L V_{CC}^{\ 2} f_i / M)$ where: $M = 2^1, 2^2, 2^3, 2^4, 2^5, 2^6, 2^7 f_i = input frequency, <math>C_L = output load$ capacitance, $V_{CC} = supply$ voltage. #### **6 Parameter Measurement Information** Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_t$ < 6 ns. For clock inputs, $f_{max}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. (1) C<sub>L</sub> includes probe and test-fixture capacitance. 图 6-1. Load Circuit for Push-Pull Outputs (1) The greater between $t_{PLH}$ and $t_{PHL}$ is the same as $t_{pd}$ . Input $\frac{10\%}{10\%}$ $\frac{10\%}{10\%}$ $\frac{10\%}{10\%}$ 0 V Output $\frac{10\%}{10\%}$ $\frac{10\%}{10\%}$ $\frac{10\%}{10\%}$ $\frac{10\%}{10\%}$ Vol. (1) The greater between $t_{\text{r}}$ and $t_{\text{f}}$ is the same as $t_{\text{t}}.$ 图 6-3. Voltage Waveforms, Input and Output Transition Times for Standard CMOS Inputs (1) The greater between t<sub>PLH</sub> and t<sub>PHL</sub> is the same as t<sub>pd</sub>. 图 6-4. Voltage Waveforms, Propagation Delays for TTL-Compatible Inputs ## 7 Detailed Description ## 7.1 Overview The 'HC4024 and 'HCT4024 are 7-stage ripple-carry binary counters. All counter stages are flip-flops. The state of the stage advances one count on the negative transition of each input pulse; a high voltage level on the MR line resets all counters to their zero state. All inputs and outputs are buffered. ## 7.2 Functional Block Diagram ## 7.3 Device Functional Modes 表 7-1. Truth Table(1) | | 7. II II u | tii iubio | |----------|------------|-----------------------| | CP COUNT | MR | OUTPUT STATE | | 1 | L | No change | | <b>↓</b> | L | Advance to next state | | X | Н | All outputs are low | (1) H = high voltage level, L = low voltage level, X = don' t care, ↑ = transition from low to high level, ↓ = transition from high to low. ## 8 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 9 Layout ### 9.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. ## 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 10.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 10.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 10.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 10.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 14-Oct-2022 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------| | CD54HC4024F | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC4024F | Samples | | CD54HCT4024F3A | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HCT4024F3A | Samples | | CD74HC4024E | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC4024E | Samples | | CD74HC4024M | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4024M | Samples | | CD74HC4024M96 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HC4024M | Samples | | CD74HC4024MT | ACTIVE | SOIC | D | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4024M | Samples | | CD74HC4024PW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4024 | Samples | | CD74HC4024PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4024 | Samples | | CD74HCT4024E | ACTIVE | PDIP | N | 14 | 25 | RoHS &<br>Non-Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT4024E | Samples | | CD74HCT4024EE4 | ACTIVE | PDIP | N | 14 | 25 | RoHS &<br>Non-Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT4024E | Samples | | CD74HCT4024M | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4024M | Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ## PACKAGE OPTION ADDENDUM www.ti.com 14-Oct-2022 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC4024, CD54HCT4024, CD74HC4024, CD74HCT4024: Catalog: CD74HC4024, CD74HCT4024 Military: CD54HC4024, CD54HCT4024 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Nov-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC4024M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4024M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4024MT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4024PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4024PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 28-Nov-2022 #### \*All dimensions are nominal | 7 III dilitorio di o Horimidi | | | | | | | | | | | | | |-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | | | | | CD74HC4024M96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | | | | | | CD74HC4024M96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | | | | | | CD74HC4024MT | SOIC | D | 14 | 250 | 210.0 | 185.0 | 35.0 | | | | | | | CD74HC4024PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | | | | | | CD74HC4024PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | | | | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Nov-2022 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HC4024E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4024E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4024M | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | CD74HC4024PW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | CD74HCT4024E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4024E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4024EE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4024EE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4024M | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司