

## DS90C402 Dual Low Voltage Differential Signaling (LVDS) Receiver

Check for Samples: DS90C402

## **FEATURES**

- **Ultra Low Power Dissipation** •
- **Operates above 155.5 Mbps**
- Standard TIA/EIA-644

**Connection Diagram** 

- 8 Lead SOIC Package saves PCB space
- $V_{CM} \pm 1V$  center around 1.2V
- ±100 mV Receiver Sensitivity

## DESCRIPTION

The DS90C402 is a dual receiver device optimized for high data rate and low power applications. This device along with the DS90C401 provides a pair chip solution for a dual high speed point-to-point interface. The device is in a PCB space saving 8 lead small outline package. The receiver offers ±100 mV threshold sensitivity, in addition to common-mode noise protection.



#### See Package Number D (SOIC)

### **Functional Diagram**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                    | -0.3V to +6V                      |                       |  |  |
|------------------------------------------------------|-----------------------------------|-----------------------|--|--|
| Input Voltage (R <sub>IN+</sub> , R <sub>IN</sub> -) | -0.3V to (V <sub>CC</sub> + 0.3V) |                       |  |  |
| Output Voltage (R <sub>OUT</sub> )                   | -0.3V to (V <sub>CC</sub> + 0.3V) |                       |  |  |
| Mauimum Dealiana Dawar Disaination @ 105%C           | D Package                         | 1025 mW               |  |  |
| Maximum Package Power Dissipation @ +25°C            | Derate D Package                  | 8.2 mW/°C above +25°C |  |  |
| Storage Temperature Range                            |                                   | -65°C to +150°C       |  |  |
| Lead Temperature Range<br>Soldering (4 sec.)         |                                   | +260°C                |  |  |
| Maximum Junction Temperature                         |                                   | +150°C                |  |  |
| ESD Rating <sup>(3)</sup>                            | (HBM, 1.5 kΩ, 100 pF)             | ≥ 3,500V              |  |  |
|                                                      | (EIAJ, 0 Ω, 200 pF)               | ≥ 250V                |  |  |

(1) "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. Electrical Characteristics specifies conditions of device operation.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) ESD Rating: HBM (1.5 kΩ, 100 pF) ≥ 3,500V EIAJ (0Ω, 200 pF) ≥ 250V

#### **Recommended Operating Conditions**

|                                                  | Min  | Тур  | Max  | Units |
|--------------------------------------------------|------|------|------|-------|
| Supply Voltage (V <sub>CC</sub> )                | +4.5 | +5.0 | +5.5 | V     |
| Receiver Input Voltage                           | GND  |      | 2.4  | V     |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40  | +25  | +85  | °C    |

### **Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified.<sup>(1)(2)</sup>

| Symbol          | Parameter                         | Conditions                                           | Pin                | Min  | Тур  | Max  | Units |
|-----------------|-----------------------------------|------------------------------------------------------|--------------------|------|------|------|-------|
| $V_{\text{TH}}$ | Differential Input High Threshold | V <sub>CM</sub> = + 1.2V                             | R <sub>IN+</sub> , |      |      | +100 | mV    |
| $V_{TL}$        | Differential Input Low Threshold  |                                                      | R <sub>IN</sub> -  | -100 |      |      | mV    |
| I <sub>IN</sub> | Input Current                     | V <sub>IN</sub> = +2.4V V <sub>CC</sub> = 5.5V       |                    | -10  | ±1   | +10  | μA    |
|                 |                                   | $V_{IN} = 0V$                                        |                    | -10  | ± 1  | +10  | μA    |
| V <sub>OH</sub> | Output High Voltage               | $I_{OH} = -0.4 \text{ mA}, V_{ID} = +200 \text{ mV}$ | R <sub>OUT</sub>   | 3.8  | 4.9  |      | V     |
|                 |                                   | $I_{OH} = -0.4$ mA, Inputs terminated                |                    | 3.8  | 4.9  |      | V     |
|                 |                                   | I <sub>OH</sub> = −0.4mA, Inputs Open                |                    | 3.8  | 4.9  |      | V     |
|                 |                                   | I <sub>OH</sub> = −0.4mA, Inputs Shorted             |                    |      | 4.9  |      | V     |
| V <sub>OL</sub> | Output Low Voltage                | $I_{OL} = 2 \text{ mA}, V_{ID} = -200 \text{ mV}$    |                    |      | 0.07 | 0.3  | V     |
| I <sub>OS</sub> | Output Short Circuit Current      | $V_{OUT} = 0V^{(3)}$                                 |                    | -15  | -60  | -100 | mA    |
| I <sub>CC</sub> | No Load Supply Current            | Inputs Open                                          | V <sub>CC</sub>    |      | 3.5  | 10   | mA    |

(1) Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground unless otherwise specified.

(2) All typicals are given for:  $V_{CC} = +5.0V$ ,  $T_A = +25^{\circ}C$ .

(3) Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not exceed maximum junction temperature specification.



SNLS001C -JUNE 1998-REVISED APRIL 2013

www.ti.com

### **Switching Characteristics**

 $V_{CC} = +5.0V \pm 10\%$ ,  $T_{A} = -40^{\circ}C$  to  $+85^{\circ}C^{(1)(2)(3)(4)(5)}$ 

| Symbol            | Parameter                                                | Conditions                                          | Min | Тур  | Max | Units |
|-------------------|----------------------------------------------------------|-----------------------------------------------------|-----|------|-----|-------|
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low               | C <sub>L</sub> = 5 pF,                              | 1.0 | 3.40 | 6.0 | ns    |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High               | V <sub>ID</sub> = 200 mV<br>(Figure 1 and Figure 2) | 1.0 | 3.48 | 6.0 | ns    |
| t <sub>SKD</sub>  | Differential Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub> |                                                     | 0   | 0.08 | 1.2 | ns    |
| t <sub>SK1</sub>  | Channel-to-Channel Skew <sup>(3)</sup>                   |                                                     | 0   | 0.6  | 1.5 | ns    |
| t <sub>SK2</sub>  | Chip to Chip Skew <sup>(4)</sup>                         |                                                     |     |      | 5.0 | ns    |
| t <sub>TLH</sub>  | Rise Time                                                |                                                     |     | 0.5  | 2.5 | ns    |
| t <sub>THL</sub>  | Fall Time                                                |                                                     |     | 0.5  | 2.5 | ns    |

(1)

All typicals are given for:  $V_{CC}$  = +5.0V,  $T_A$  = +25°C. Generator waveform for all tests unless otherwise specified: f = 1 MHz, ZO = 50 $\Omega$ , t<sub>r</sub> and t<sub>f</sub> (0%-100%) ≤ 1 ns for R<sub>IN</sub>. (2)

(3) Channel-to-Channel Skew is defined as the difference between the propagation delay of one channel and that of the others on the same chip with an event on the inputs.

Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays. (4)

(5) C<sub>L</sub> includes probe and jig capacitance.

#### **Parameter Measurement Information**



### Figure 1. Receiver Propagation Delay and Transition Time Test Circuit



Figure 2. Receiver Propagation Delay and Transition Time Waveforms

SNLS001C – JUNE 1998–REVISED APRIL 2013

www.ti.com

### **TYPICAL APPLICATION**



Figure 3. Point-to-Point Application

### **Applications Information**

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in Figure 3. This configuration provides a clean signaling environment for the quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically the characteristic impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be selected to match the media, and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS90C402 differential line receiver is capable of detecting signals as low as 100 mV, over a  $\pm$ 1V commonmode range centered around +1.2V. This is related to the driver offset voltage which is typically +1.2V. The driven signal is centered around this voltage and may shift  $\pm$ 1V around this center point. The  $\pm$ 1V shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. Both receiver input pins should honor their specified operating input voltage range of 0V to +2.4V (measured from each pin to ground), exceeding these limits may turn on the ESD protection circuitry which will clamp the bus voltages.

#### Fail-Safe Feature:

The LVDS receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to CMOS logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal fail-safe circuitry is designed to source/sink a small amount of current, providing fail-safe protection (a stable known state HIGH output voltage) for floating, terminated or shorted receiver inputs.

- 1. **Open Input Pins.** The DS90C402 is a dual receiver device, and if an application requires only one receiver, the unused channel(s) inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down resistors to set the output to a HIGH state. This internal circuitry will ensure a HIGH, stable output state for open inputs.
- 2. Terminated Input. If the driver is disconnected (cable unplugged), or if the driver is in a power-off condition, the receiver output will again be in a HIGH state, even with the end of cable 100Ω termination resistor across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any noise is seen as common-mode and not differential, a balanced interconnect should be used. Twisted pair cable will offer better balance than flat ribbon cable
- 3. **Shorted Inputs.** If a fault condition occurs that shorts the receiver inputs together, thus resulting in a 0V differential input voltage, the receiver output will remain in a HIGH state. Shorted input fail-safe is not supported across the common-mode range of the device (GND to 2.4V). It is only supported with inputs shorted and no external common-mode voltage applied.



## DS90C402

SNLS001C-JUNE 1998-REVISED APRIL 2013

www.ti.com

#### **PIN DESCRIPTIONS**

| Pin No. | Name              | Description                          |
|---------|-------------------|--------------------------------------|
| 2, 6    | R <sub>OUT</sub>  | Receiver output pin                  |
| 3, 7    | R <sub>IN</sub> + | Positive receiver input pin          |
| 4, 8    | R <sub>IN</sub> - | Negative receiver input pin          |
| 5       | GND               | Ground pin                           |
| 1       | V <sub>CC</sub>   | Positive power supply pin, +5V ± 10% |

### SNLS001C - JUNE 1998-REVISED APRIL 2013



## **Typical Performance Characteristics**

6

60

60

85

85



**Typical Performance Characteristics (continued)** 

Figure 14.

60

85

7

SNLS001C-JUNE 1998-REVISED APRIL 2013

## **REVISION HISTORY**

| С | hanges from Revision B (April 2013) to Revision C  | Page |
|---|----------------------------------------------------|------|
| • | Changed layout of National Data Sheet to TI format | 7    |

Page

www.ti.com



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan            | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|---------------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                 | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |                     | (6)           |                    |              |                |         |
| DS90C402M        | NRND   | SOIC         | D       | 8    | 95      | Non-RoHS<br>& Green | Call TI       | Level-1-235C-UNLIM | -40 to 85    | DS90C<br>402M  |         |
| DS90C402M/NOPB   | ACTIVE | SOIC         | D       | 8    | 95      | RoHS & Green        | SN            | Level-1-260C-UNLIM | -40 to 85    | DS90C<br>402M  | Samples |
| DS90C402MX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500    | RoHS & Green        | SN            | Level-1-260C-UNLIM | -40 to 85    | DS90C<br>402M  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS90C402MX/NOPB             | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90C402MX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS90C402M      | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| DS90C402M      | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| DS90C402M/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |

# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated