

🕳 Order

Now





ZHCS303E - NOVEMBER 2011 - REVISED APRIL 2018

# ADS5294 8 通道 14 位 80MSPS 高 SNR 和低功耗 ADC

Technical

Documents

#### 特性 1

- 最大采样速率: 80MSPS/14 位
- 高信噪比
  - 5MHz/80MSPS 时 SNR 为 75.5dBFS
  - 5MHz/80MSPS 时 SNR 为 78.2dBFS, 并且抽 取滤波器被启用
  - 5MHz/80MSPS 时无杂散动态范围 (SFDR) 为 84dBc
- 低功耗
  - 50MSPS 时为每通道 58mW
  - 80MSPS 时为每通道 77mW (每通道 2 条低压 差分信令 (LVDS) 电缆)
- 数位处理区块
  - 可编程有限脉冲响应 (FIR) 抽取滤波器和过采样 以最大限度地减少谐波干扰
  - 可编程无限脉冲响应 (IIR) 高通滤波器以最大限 度地减少直流偏移
  - 可编程数字增益: 0dB 至 12dB
  - 平均2通道或4通道
- 灵活的串行 LVDS 输出:
  - 每个通道有一条或两条 LVDS 输出线路电缆 (具体取决于 ADC 采样速率)
  - ADC 输入通道与 LVDS 输出引脚间的可编程映 射-简化了电路板设计
  - 多种测试模式以验证现场可编程栅极阵列 (FPGA) /接收器的数据捕捉
- 内部和外部基准
- 针对低功耗的 1.8V 运行
- 低频噪声抑制
- 在1个时钟周期内从 6dB 过载内恢复
- 封装: 12mm x 12mm 80 引脚四方扁平式封装 (QFP)

## 2 应用

- 超声波和声纳成像
- 通信 应用
- 多通道数据采集

## 3 说明

🥭 Tools &

Software

ADS5294 是一款低功耗 80MSPS 8 通道 ADC, 此 ADC 使用 CMOS 工艺技术和创新的电路技术。低功 耗、高 SNR、低 SFDR 以及一贯的过载恢复能力使得 用户可以设计出高性能的系统。

Support &

Community

22

ADS5294 的数字处理块集成了几个常用的数字功能来 提升系统性能。此器件包括一个配备内置抽取滤波器的 数字滤波器模块(具有低通、高通和带通特性)。此抽 取率也是可编程的(2倍、4倍或8倍)。此抽取率对 窄带应用 非常有用在窄带应用中,滤波器可以提高信 噪比、消除谐波,同时也可以降低输出数据速率。此器 件包括一个平均模式,在此模式中,可将两个通道(甚 至四个通道)平均来提高信噪比。

器件信息(1)

| 器件型号    | 封装         | 封装尺寸 (标称值)        |
|---------|------------|-------------------|
| ADS5294 | HTQFP (80) | 12.00mm x 12.00mm |
|         |            |                   |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。





ZHCS303E - NOVEMBER 2011 - REVISED APRIL 2018

# 目录

| 1 | 特性    |                                                                                                         |
|---|-------|---------------------------------------------------------------------------------------------------------|
| 2 | 应用    |                                                                                                         |
| 3 | 说明    |                                                                                                         |
| 4 | 修订    | 历史记录                                                                                                    |
| 5 | 说明    | (续)5                                                                                                    |
| 6 | 器件    | 比较表6                                                                                                    |
| 7 | Pin ( | Configuration and Functions7                                                                            |
| 8 | Spee  | cifications                                                                                             |
|   | 8.1   | Absolute Maximum Ratings 9                                                                              |
|   | 8.2   | ESD Ratings 9                                                                                           |
|   | 8.3   | Recommended Operating Conditions 10                                                                     |
|   | 8.4   | Thermal Information 10                                                                                  |
|   | 8.5   | Electrical Characteristics Dynamic Performance 11                                                       |
|   | 8.6   | Digital Characteristics 12                                                                              |
|   | 8.7   | Timing Requirements 13                                                                                  |
|   | 8.8   | LVDS Timing at Different Sampling Frequencies —<br>2-Wire Interface, 7x-Serialization, Digital Filter   |
|   |       | Disabled                                                                                                |
|   | 8.9   | LVDS Timing at Different Sampling Frequencies —<br>1-Wire Interface, 14x-Serialization, Digital Filter  |
|   | 0 10  | Disabled                                                                                                |
|   | 0.10  | Senar menace riming Requirements                                                                        |
|   | 0.11  | LVDS Timing at Different Sempling Frequencies                                                           |
|   | 0.12  | 1-Wire Interface, 14x-Serialization, Decimation by 2<br>Filter Enabled                                  |
|   | 8.13  | LVDS Timing at Different Sampling Frequencies —<br>1-Wire Interface, 14x-Serialization, Decimation by 4 |

|    | I    | Filter Enabled                                                                                          | 16 |
|----|------|---------------------------------------------------------------------------------------------------------|----|
|    | 8.14 | LVDS Timing at Different Sampling Frequencies –<br>1-Wire Interface, 14x-Serialization, Decimation by 8 | -  |
|    |      | Filter Enabled                                                                                          | 16 |
| _  | 8.15 | Typical Characteristics                                                                                 | 22 |
| 9  | Deta | iled Description                                                                                        | 28 |
|    | 9.1  | Overview                                                                                                | 28 |
|    | 9.2  | Functional Block Diagram                                                                                | 29 |
|    | 9.3  | Feature Description                                                                                     | 30 |
|    | 9.4  | Device Functional Modes                                                                                 | 37 |
|    | 9.5  | Programming                                                                                             | 37 |
|    | 9.6  | Register Maps                                                                                           | 40 |
| 10 | App  | lication and Implementation                                                                             | 64 |
|    | 10.1 | Application Information                                                                                 | 64 |
|    | 10.2 | Typical Application                                                                                     | 65 |
| 11 | Pow  | er Supply Recommendations                                                                               | 69 |
| 12 | Lavo | out                                                                                                     | 69 |
|    | 12.1 | Layout Guidelines                                                                                       | 69 |
|    | 12.2 | Layout Example                                                                                          | 70 |
| 13 | 器件   | 和文档支持                                                                                                   | 71 |
|    | 13.1 | 器件支持                                                                                                    | 71 |
|    | 13.2 | 文档支持                                                                                                    | 73 |
|    | 13.3 | 社区资源                                                                                                    | 73 |
|    | 13.4 | 商标                                                                                                      | 73 |
|    | 13.5 | 静电放电警告                                                                                                  | 73 |
|    | 13.6 | 术语表                                                                                                     | 73 |
| 14 | 机械   | 、封装和可订购信息                                                                                               | 73 |
|    |      |                                                                                                         |    |

# 4 修订历史记录

-

注: 之前版本的页码可能与当前版本有所不同。

## Changes from Revision D (September 2015) to Revision E

| • | Added The maximum limit used for the LVDD current at -40°C is 132 mA table note                                         | . 12 |
|---|-------------------------------------------------------------------------------------------------------------------------|------|
| • | 已添加 bypass decimation values to the DATA_RATE, FILTERn_RATE, and FILTERn_COEFF_SET columns                              | . 33 |
| • | 已更改 D15 value of ADDR. (HEX) 28 to X                                                                                    | . 41 |
| • | 已更改 this to the byte-wise for clarification                                                                             | . 41 |
| • | 已更改 this to the word-wise for clarification                                                                             | . 41 |
| • | 已更改 D15 value to 1 in Bit-Byte-Word Wise Output table                                                                   | . 48 |
| • | 已添加 DATA_RATE>, FILTERn_RATE, and FILTERn_COEFF_SET values to the bypass decimation row in the<br>Digital Filters table | . 55 |
|   |                                                                                                                         |      |

## Changes from Revision C (September 2013) to Revision D

| • | 已添加引脚配置和功能部分, ESD 额定值表, 特性 说明 部分、器件功能模式、应用和实施 部分、电源建议 部分、布局 部分、器件和文档支持 部分以及机械、封装和可订购信息 部分 | 1    |
|---|-------------------------------------------------------------------------------------------|------|
| • | 在应用中添加了"声呐成像"                                                                             | 1    |
| • | Updated Pinout                                                                            | 7    |
| • | Added text note 2 to 🛽 1                                                                  | . 17 |
| • | Added a text note to 🛽 44.                                                                | . 30 |
| • | Corrected typo in 表 1                                                                     | . 33 |
| • | Added note to EN_2WIRE bit                                                                | . 44 |

### TEXAS INSTRUMENTS

www.ti.com.cn

Page

Page



Page

## Changes from Revision B (July 2012) to Revision C

| • | Added cross-reference link for VCM pin                                                                                                                                                                               | 7  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Added note for REFB pin under INT/EXT reference modes.                                                                                                                                                               | 8  |
| • | Added note for REFT pin under INT/EXT reference modes.                                                                                                                                                               | 8  |
| • | Changed the maximum rating of digital input pins RESET, SCLK, SDATA, SYNC, PD, CSZ to 3.6V                                                                                                                           | 9  |
| • | Added test condition "Digital Filter Disabled" and changed "LVDS output rate" to "ADC CLK Frequency" in LVDS Timing at Different Sampling Frequencies — 2-Wire Interface, 7x-Serialization, Digital Filter Disabled  | 14 |
| • | Added test condition "Digital Filter Disabled" and changed "LVDS output rate" to "ADC CLK Frequency" in LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Digital Filter Disabled | 14 |
| • | Added note after LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Digital Filter Disabled : The above LVDS timing spec is only valid when digital filters are disabled           | 14 |
| • | Added LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Decimation by 2 Filter Enabled                                                                                            | 16 |
| • | Added LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Decimation by 4 Filter Enabled                                                                                            | 16 |
| • | Added LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Decimation by 8 Filter Enabled                                                                                            | 16 |
| • | Added a note related to EN_CUSTOM_FILT and changed formats in Table 9.                                                                                                                                               | 33 |
| • | 已添加 PLL Operation Versus LVDS Timing before APPLICATION INFORMATION section                                                                                                                                          | 35 |
| • | Added a note link to Reg.0x38                                                                                                                                                                                        | 44 |
| • | Changed 0xF[15] to 0xF0[15] in the description of Reg.0x42.                                                                                                                                                          | 44 |
| • | 已更改 the Reg.0x46[11:8] formatting                                                                                                                                                                                    | 44 |
| • | Corrected the EN_RAMP address from 0x24 to 0x25 in the section of LVDS test patterns                                                                                                                                 | 47 |
| • | 已更改 "Note that these bits are functional only when the GLOBAL_EN_FILTER gets set to 1" to " Note that these bits are functional only when the GLOBAL_EN_FILTER gets set to 1 and USE_FILTERn bit is set to 1" in the |    |
|   | section of Decimation Filter,                                                                                                                                                                                        | 54 |
| • | 已添加 a note related to EN_CUSTOM_FILT and changed formats in表 17                                                                                                                                                      | 55 |
| • | 已更改 Equation (5)                                                                                                                                                                                                     | 59 |
| • | Added register address in 表 23                                                                                                                                                                                       | 59 |
| • | Revised 🛽 63 and moved the 2pF cap to the left hand side of the resistors.                                                                                                                                           | 66 |
| • | Added a note regarding the location of LVDS Rterm in the section of Input clock.                                                                                                                                     | 67 |

#### Changes from Revision A (November 2011) to Revision B

Page

| • | <br>己更改 the location of OUT A and OUT B in 图 5 and 图 6                    | . 20 |
|---|---------------------------------------------------------------------------|------|
| • | Added 图 45                                                                | . 31 |
| • | Replaced Table 9 (Decimation Filter Modes) with new 表 1 - Digital Filters | . 33 |
| • | Deleted section: Synchronization Pulse                                    | . 35 |
| • | Added EN_HIGH_ADDRS to Table 3                                            | . 40 |
| • | Moved EN_EXT_REF From: 0x0F To: 0xF0 in Table 3                           | . 45 |
| • | 己添加 the section BIT-BYTE-WORD WISE OUTPUT. Added 图 53 and 图 54.           | . 48 |
| • | 己添加 section DIGITAL PROCESSING BLOCKS                                     | . 49 |
| • | Replaced Table 5 and Table 6 with new 表 17 - Digital Filters              | . 55 |
| • | Changed the SYNCHRONIZATION PULSE section                                 | . 58 |
| • | Added the External Reference Mode of Operation section                    | . 59 |

#### Changes from Original (November 2011) to Revision A

• 将器件状态从:产品预览改为:生产......1

4

| Texas<br>Instrumen |
|--------------------|
|--------------------|

Page

www.ti.com.cn

i age



## 5 说明 (续)

串行 LVDS 输出减少了接口线路的数量并实现最高系统集成。每条通道 ADC 的数字数据根据 ADC 采样速率在一条或两条 LVDS 输出线路的电缆上输出。这个两线制接口保持一个低串行数据速率,从而即使在高采样速率时也可使用基于低成本 FPGA 的接收器。ADC 分辨率通过寄存器编程为 12 位或 14 位。一个独特的特性是可以实现输入通道和 LVDS 输出引脚间灵活映射的可编程映射模块。这个模块极大地降低了 LVDS 输出走线的复杂度,并且通过减少印刷电路板 (PCB) 的层数来有可能获得更廉价的系统电路板。

此器件集成了一个已调整的且可与其它器件精确匹配的内部基准。内部基准模式实现了最佳性能。外部基准也可驱动此器件。

此器件采用 12mm x 12mm 80 引脚 QFP 封装。此器件的额定运行温度范围为 -40℃ 至 85℃。ADS5294 与 ADS5292 完全引脚到引脚和寄存器兼容。



# 6 器件比较表

| 器件       | 说明                                                                                  | 封装          | 封装尺寸(标称值)         |
|----------|-------------------------------------------------------------------------------------|-------------|-------------------|
| ADS5294  | 8 通道、14 位、80MSPS ADC、75dBFS SNR、77 mW/通道                                            | HTQFP (80)  | 14.00mm x 14.00mm |
| ADS5292  | 8 通道、12 位、80MSPS ADC、70dBFS SNR、66mW/通道                                             | HTQFP (80)  | 14.00mm x 14.00mm |
| ADS5295  | 8 通道、12 位、100MSPS ADC、70.6dBFS SNR、80mW/通道                                          | HTQFP (80)  | 14.00mm x 14.00mm |
| ADS5296A | 10 位、200MSPS、4 通道、61dBFS SNR、150mW/通道 和 12 位、80MSPS、<br>8 通道、70dBFS SNR、65mW/通道 ADC | VQFN (64)   | 9.00mm x 9.00mm   |
| AFE5801  | 8 通道可变增益放大器 (VGA),具有 8 通道高速 ADC、5.5 nV/√Hz、<br>12 位、65MSPS、65mW/通道                  | VQFN (64)   | 9.00mm x 9.00mm   |
| AFE5803  | 8 通道 AFE、0.75 nV/√Hz、14 和 12 位、65MSPS、158mW/通道                                      | NFBGA (135) | 15.00mm x 9.00mm  |
| AFE5804  | 8 通道 AFE、1.23 nV/√Hz、12 位、50MSPS、101mW/通道                                           | NFBGA (135) | 15.00mm x 9.00mm  |
| AFE5805  | 8 通道 AFE、0.85nV/√Hz、12 位、50MSPS、122mW/通道                                            | NFBGA (135) | 15.00mm x 9.00mm  |
| AFE5807  | 8 通道 AFE,具有无源 CW 混频器、1.05nV/\Hz,12 位,80MSPS,117mW/通道                                | NFBGA (135) | 15.00mm x 9.00mm  |
| AFE5808A | 8 通道 AFE,具有无源 CW 混频器、0.75nV/\Hz,14 和 12 位,<br>65MSPS,158mW/通道                       | NFBGA (135) | 15.00mm x 9.00mm  |
| AFE5809  | 8 通道 AFE,具有无源 CW 混频器、数字 I/Q 解调器,<br>0.75nV/\Hz,14 和 12 位,65MSPS,158mW/通道            | NFBGA (135) | 15.00mm x 9.00mm  |
| AFE5812  | 完全集成式、具有无源 CW 混频器的 8 通道 AFE,数字 I/Q 解调器,0.75nV/√Hz,14 和 12 位,65MSPS,180mW/通道         | NFBGA (135) | 15.00mm x 9.00mm  |
| AFE5818  | 16 通道 AFE,功耗为 124mW/通道,噪声为 0.75nV/√Hz,具有 14 位 65MSPS 或 12 位 80MSPS ADC 以及 CW 无源混频器  | NFBGA (289) | 15.00mm x 15.00mm |
| AFE5816  | 16 通道 AFE,功耗为 90mW/通道,噪声为 1nV/\/Hz,具有 14 位 65MSPS 或 12 位 80MSPS ADC 以及 CW 无源混频器     | NFBGA (289) | 15.00mm x 15.00mm |
| AFE5851  | 具有高速 ADC 的 16 通道 VGA, 5.5 nV/√Hz, 12 位, 32.5MSPS, 39mW/通道                           | VQFN (64)   | 9.00mm x 9.00mm   |
| VCA8500  | 8 通道、超低功耗 VGA,具备低噪声前置放大器,0.8nV/√Hz,65mW/通道                                          | VQFN (64)   | 9.00mm x 9.00mm   |
| VCA5807  | 8 通道压控放大器,具有无源 CW 混频器、<br>0.75nV/\Hz,99mW/通道                                        | HTQFP (80)  | 14.00mm x 14.00mm |
| PGA5807A | 集成的 8 通道 AFE,具有 LNA、PGA 和 LPF, 2.1nV/\/Hz,60mW/通道                                   | VQFN (64)   | 9.00mm x 9.00mm   |



## 7 Pin Configuration and Functions



**Pin Functions** 

| PIN          |                      | DESCRIPTION                                                                                                                                                                                   |  |
|--------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME         | NO.                  | DESCRIPTION                                                                                                                                                                                   |  |
| AVDD         | 9, 52, 66, 71, 74    | Analog power supply, 1.8 V                                                                                                                                                                    |  |
| AGND         | 3, 6, 55, 58, 61, 80 | Analog ground                                                                                                                                                                                 |  |
| VCM          | 68                   | Common-mode output pin, 0.95-V output. This pin can be configured as the external reference voltage (1.5 V) input pin as well. See Reg 0x42 and <i>External Reference Mode of Operation</i> . |  |
| CLKN         | 73                   | Negative differential clock –Tie CLKN to GND for single-ended clock                                                                                                                           |  |
| CLKP         | 72                   | Positive differential clock                                                                                                                                                                   |  |
| IN1P, IN1N   | 78, 79               | Differential input signal, Channel 1                                                                                                                                                          |  |
| IN2P, IN2N   | 1, 2                 | Differential input signal, Channel 2                                                                                                                                                          |  |
| IN3P, IN3N   | 4, 5                 | Differential input signal, Channel 3                                                                                                                                                          |  |
| IN4P, IN4N   | 7, 8                 | Differential input signal, Channel 4                                                                                                                                                          |  |
| IN5P, IN5N   | 53, 54               | Differential input signal, Channel 5                                                                                                                                                          |  |
| IN6P, IN6N   | 56, 57               | Differential input signal, Channel 6                                                                                                                                                          |  |
| IN7P, IN7N   | 59, 60               | Differential input signal, Channel 7                                                                                                                                                          |  |
| IN8P, IN8N   | 62, 63               | Differential input signal, Channel 8                                                                                                                                                          |  |
| LCLKP, LCLKN | 31, 32               | Differential LVDS bit clock (7X)                                                                                                                                                              |  |
| ACLKP, ACLKN | 29, 30               | Differential LVDS frame clock (1X)                                                                                                                                                            |  |

Copyright © 2011–2018, Texas Instruments Incorporated

ADS5294 ZHCS303E – NOVEMBER 2011– REVISED APRIL 2018

www.ti.com.cn

NSTRUMENTS

Texas

## Pin Functions (continued)

| PIN              |        | DECODUCTION                                                                                                                                                                                                                                                                                                                            |  |
|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | NO.    | DESCRIPTION                                                                                                                                                                                                                                                                                                                            |  |
| OUT1A_P, OUT1A_N | 13, 14 | Differential LVDS data output, wire 1, channel 1                                                                                                                                                                                                                                                                                       |  |
| OUT1B_P, OUT1B_N | 15, 16 | Differential LVDS data output, wire 2, channel 1                                                                                                                                                                                                                                                                                       |  |
| OUT2A_P, OUT2A_N | 17, 18 | Differential LVDS data output, wire 1, channel 2                                                                                                                                                                                                                                                                                       |  |
| OUT2B_P, OUT2B_N | 19, 20 | Differential LVDS data output, wire 2, channel 2                                                                                                                                                                                                                                                                                       |  |
| OUT3A_P, OUT3A_N | 21, 22 | Differential LVDS data output, wire 1, channel 3                                                                                                                                                                                                                                                                                       |  |
| OUT3B_P, OUT3B_N | 23, 24 | Differential LVDS data output, wire 2, channel 3                                                                                                                                                                                                                                                                                       |  |
| OUT4A_P, OUT4A_N | 25, 26 | Differential LVDS data output, wire 1, channel 4                                                                                                                                                                                                                                                                                       |  |
| OUT4B_P, OUT4B_N | 27, 28 | Differential LVDS data output, wire 2, channel 4                                                                                                                                                                                                                                                                                       |  |
| OUT5A_P, OUT5A_N | 35, 36 | Differential LVDS data output, wire 1, channel 5                                                                                                                                                                                                                                                                                       |  |
| OUT5B_P, OUT5B_N | 33, 34 | Differential LVDS data output, wire 2, channel 5                                                                                                                                                                                                                                                                                       |  |
| OUT6A_P, OUT6A_N | 39, 40 | Differential LVDS data output, wire 1, channel 6                                                                                                                                                                                                                                                                                       |  |
| OUT6B_P, OUT6B_N | 37, 38 | Differential LVDS data output, wire 2, channel 6                                                                                                                                                                                                                                                                                       |  |
| OUT7A_P, OUT7A_N | 43, 44 | Differential LVDS data output, wire 1, channel 7                                                                                                                                                                                                                                                                                       |  |
| OUT7B_P, OUT7B_N | 41, 42 | Differential LVDS data output, wire 2, channel 7                                                                                                                                                                                                                                                                                       |  |
| OUT8A_P, OUT8A_N | 47, 48 | Differential LVDS data output, wire 1, channel 8                                                                                                                                                                                                                                                                                       |  |
| OUT8B_P, OUT8B_N | 45, 46 | Differential LVDS data output, wire 2, channel 8                                                                                                                                                                                                                                                                                       |  |
| PD               | 10     | Power-down control input. Active High. The pin has an internal 220-k $\Omega$ pulldown resistor.                                                                                                                                                                                                                                       |  |
| REFB             | 69     | Negative reference input and output. Internal reference mode: Reference bottom voltage (0.45 V) is output on this pin. A decoupling capacitor is not required on this pin. External reference mode: Reference bottom voltage (0.45 V) must be externally applied to this pin. Please see <i>External Reference Mode of Operation</i> . |  |
| REFT             | 70     | Positive reference input and output. Internal reference mode: Reference top voltage (1.45 V) is output on this pin. A decoupling capacitor is not required on this pin. External reference mode: Reference top voltage (1.45 V) must be externally applied to this pin. Please see <i>External Reference Mode of Operation</i> .       |  |
| RESET            | 51     | Active HIGH RESET input. The pin has an internal 220-k $\Omega$ pulldown resistor.                                                                                                                                                                                                                                                     |  |
| SCLK             | 77     | Serial clock input. The pin has an internal 220-k $\Omega$ pulldown resistor.                                                                                                                                                                                                                                                          |  |
| SDATA            | 76     | Serial data input. The pin has an internal 220-k $\Omega$ pulldown resistor.                                                                                                                                                                                                                                                           |  |
| SDOUT            | 64     | Serial data readout. This pin is in the high-impedance state after reset. When the <readout> bit is set, the SDOUT pin becomes active. SDOUT is a CMOS digital output running from the AVDD supply.</readout>                                                                                                                          |  |
| CSZ              | 75     | Serial enable chip select – active-low digital input                                                                                                                                                                                                                                                                                   |  |
| SYNC             | 65     | Input signal to synchronize channels and chips when used with reduced output data rates. If it is not used, add a $\leq$ 10-K $\Omega$ pulldown resistor.                                                                                                                                                                              |  |
| LVDD             | 11, 49 | Digital and I/O power supply, 1.8 V                                                                                                                                                                                                                                                                                                    |  |
| LGND             | 12, 50 | Digital ground                                                                                                                                                                                                                                                                                                                         |  |
| NC               | 67     | No Connection. Must leave floated                                                                                                                                                                                                                                                                                                      |  |



## 8 Specifications

## 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                               |                                                      | MIN  | MAX                   | UNIT |
|---------------------------------------------------------------|------------------------------------------------------|------|-----------------------|------|
| Supply voltogo                                                | AVDD                                                 | -0.3 | 2.2                   | V    |
| Supply voltage                                                | LVDD                                                 | -0.3 | 2.2                   | V    |
|                                                               | Between AGND and LGND                                | -0.3 | 0.3                   | V    |
|                                                               | At analog inputs                                     | -0.3 | min[2.2,<br>AVDD+0.3] | V    |
| Voltage                                                       | At digital inputs, RESET, SCLK, SDATA, SYNC, PD, CSZ | -0.3 | 3.6                   | V    |
| Voltage                                                       | At CLKN, CLKP <sup>(2)</sup> ,                       | -0.3 | min[2.2,<br>AVDD+0.3] | V    |
|                                                               | At digital outputs                                   | -0.3 | min[2.2,<br>LVDD+0.3] | V    |
| Maximum junction temperature (T <sub>J</sub> ), any condition |                                                      |      | 105                   | °C   |
| Operating temperature                                         |                                                      | -40  | 85                    | °C   |
| Storage temperature, T <sub>stg</sub>                         |                                                      | -55  | 150                   | °C   |

(1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute maximum rated conditions for extended periods may degrade device reliability.

(2) When AVDD is turned off, TI recommends to switch off the input clock (or ensure the voltage on CLKP, CLKN is < |0.3V|). This prevents the ESD protection diodes at the clock input pins from turning on.</p>

#### 8.2 ESD Ratings

|        |               |                                                                                | VALUE | UNIT |
|--------|---------------|--------------------------------------------------------------------------------|-------|------|
| V      | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | M    |
| V(ESD) | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

ISTRUMENTS

EXAS

## 8.3 Recommended Operating Conditions

|                   |                                              |                             | MIN | NOM             | MAX                     | UNIT            |
|-------------------|----------------------------------------------|-----------------------------|-----|-----------------|-------------------------|-----------------|
| SUPPL             | IES                                          |                             |     |                 |                         |                 |
| AVDD              | Analog supply voltage                        |                             | 1.7 | 1.8             | 1.9                     | V               |
| LVDD              | Digital supply voltage                       |                             | 1.7 | 1.8             | 1.9                     | V               |
| ANALC             | OG INPUTS/OUTPUTS                            |                             |     |                 |                         |                 |
|                   | Differential input voltage range             |                             |     | 2               |                         | V <sub>PP</sub> |
|                   | Input common-mode voltage                    |                             |     | $0.95 \pm 0.05$ |                         | V               |
| $REF_T$           | External reference mode                      |                             |     | 1.45            |                         | V               |
| $REF_B$           | External reference mode                      |                             |     | 0.45            |                         | V               |
| VCM               | Common-mode voltage output                   |                             |     | 0.95            |                         | V               |
| VCIVI             | External Reference mode Input                |                             |     | 1.5             |                         | V               |
|                   | Maximum Input Frequency (1)                  | 2 V <sub>PP</sub> amplitude |     | 80              |                         | MHz             |
| CLOC              | (INPUTS                                      |                             |     |                 |                         |                 |
|                   | ADC Clock input sample rate                  |                             | 10  |                 | 80                      | MSPS            |
|                   |                                              | Sine wave, AC-coupled       | 0.2 | 1.5             |                         |                 |
|                   | Input Clock amplitude differential           | LVPECL, AC-coupled          | 0.2 | 1.6             |                         | V <sub>PP</sub> |
|                   |                                              | LVDS, AC-coupled            | 0.2 | 0.7             | 1.9<br>1.9<br>80<br>65% |                 |
| V <sub>IL</sub>   | Input Clock CMOS single anded (Varues)       |                             |     | <0.3            |                         | V               |
| VIH               |                                              |                             |     | >1.5            |                         | V               |
|                   | Input clock duty cycle                       |                             | 35% | 50%             | 65%                     |                 |
| DIGITA            | L OUTPUTS                                    |                             |     |                 |                         |                 |
|                   | ACLKP and ACLKN outputs (LVDS), 1-wire       | interface                   | 1   | x (sample rate) |                         | MSPS            |
|                   | LCLKP and LCLKN outputs (LVDS), 1-wire       | interface                   | 7.  | x (sample rate) |                         | MSPS            |
|                   | ACLKP and ACLKN outputs (LVDS), 2-wire       | interface                   | 0.5 | x (sample rate) |                         | MSPS            |
|                   | LCLKP and LCLKN outputs (LVDS), 2-wire       | interface                   | 3.5 | x (sample rate) |                         | MSPS            |
|                   | Maximum data rate, 2-wire interface          |                             |     | 560             |                         | Mbps            |
|                   | Maximum data rate, 1-wire interface          |                             |     | 700             |                         | Mbps            |
| C <sub>LOAD</sub> | Maximum external capacitance from each o     | utput pin to LGND           |     | 5               |                         | pF              |
| R <sub>LOAD</sub> | Differential load resistance between the LVE | DS output pairs             |     | 100             |                         | Ω               |
| T <sub>A</sub>    | Operating free-air temperature               |                             | -40 |                 | 85                      | °C              |

(1) See the Large and Small Signal Input Bandwidth section.

### 8.4 Thermal Information

|                       |                                              | ADS5294     |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PFP (HTQFP) | UNIT |
|                       |                                              | 80 PINS     |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 30.8        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 6.3         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.3         | °C/W |
| ΤLΨ                   | Junction-to-top characterization parameter   | 0.2         | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 8.2         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.3         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



### 8.5 Electrical Characteristics Dynamic Performance

Typical values are at 25°C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, Sample rate = 80 MSPS, ADC is configured in internal reference mode (unless otherwise noted). MIN and MAX values are across the full temperature range  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = 85^{\circ}$ C, AVDD = 1.8 V, LVDD = 1.8 V.

|                 | PARAMETERS                                          | TEST CONDITIONS                                              |                 | MIN   | TYP  | MAX                                                                                                                                                                                                                                                                         | UNIT            |
|-----------------|-----------------------------------------------------|--------------------------------------------------------------|-----------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| AC PERF         | ORMANCE                                             |                                                              |                 |       |      |                                                                                                                                                                                                                                                                             |                 |
|                 |                                                     | f <sub>in</sub> = 10 MHz, 65 MSPS                            |                 |       | 75.6 |                                                                                                                                                                                                                                                                             | dBFS            |
|                 |                                                     | f <sub>in</sub> = 5 MHz, T <sub>A</sub> = 25°C               |                 | 72.8  | 75.5 |                                                                                                                                                                                                                                                                             | dBFS            |
|                 |                                                     | f <sub>in</sub> = 5 MHz, Across temperatures                 |                 | 71.8  |      |                                                                                                                                                                                                                                                                             | dBFS            |
| SNR             | Signal-to-noise ratio                               | f <sub>in</sub> = 5 MHz, -60 dBFS Input signal amplitud      | de              |       | 77.3 | .3       .2       .7       1.2       .7       1.8       3.4       70       2.2       .5       1.7       2.2       5.5       84       81       74       82       80       3.5       93       88       85       84       81       74       91       83       76       1     ( | dBFS            |
|                 |                                                     | $f_{in} = 5$ MHz, Decimation by two enabled                  |                 |       | 78.2 |                                                                                                                                                                                                                                                                             | dBFS            |
|                 |                                                     | f <sub>in</sub> = 30 MHz                                     |                 |       | 74.2 |                                                                                                                                                                                                                                                                             | dBFS            |
|                 |                                                     | f <sub>in</sub> = 65 MHz                                     |                 |       | 71.7 |                                                                                                                                                                                                                                                                             | dBFS            |
|                 |                                                     | f <sub>in</sub> = 5 MHz                                      |                 |       | 74.8 |                                                                                                                                                                                                                                                                             | dBFS            |
| SINAD           | Signal-to-noise and distortion ratio                | f <sub>in</sub> = 30 MHz                                     |                 |       | 73.4 |                                                                                                                                                                                                                                                                             | dBFS            |
|                 |                                                     | f <sub>in</sub> = 65 MHz                                     |                 |       | 70   |                                                                                                                                                                                                                                                                             | dBFS            |
| ENOB            | Effective number of bits                            | f <sub>in</sub> = 5 MHz                                      |                 |       | 12.2 |                                                                                                                                                                                                                                                                             | Bits            |
| DNL             | Differential nonlinearity                           | f <sub>in</sub> = 5 MHz                                      |                 | -0.96 | ±0.5 | 1.7                                                                                                                                                                                                                                                                         | LSB             |
| INL             | Integral nonlinearity                               | f <sub>in</sub> = 5 MHz                                      |                 |       | 2.2  | 5.5                                                                                                                                                                                                                                                                         | LSB             |
|                 |                                                     | f <sub>in</sub> = 5 MHz                                      |                 | 72    | 84   |                                                                                                                                                                                                                                                                             | dBc             |
| SFDR            | Spurious-free dynamic range                         | f <sub>in</sub> = 30 MHz                                     |                 |       | 81   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 65 MHz                                     |                 |       | 74   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 5 MHz                                      |                 | 70.5  | 82   |                                                                                                                                                                                                                                                                             | dBc             |
| THD             | Total harmonic distortion                           | f <sub>in</sub> = 30 MHz                                     |                 |       | 80   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 65 MHz                                     |                 |       | 73.5 |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 5 MHz                                      |                 | 73    | 93   |                                                                                                                                                                                                                                                                             | dBc             |
| HD2             | Second-harmonic distortion                          | f <sub>in</sub> = 30 MHz                                     |                 |       | 88   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 65 MHz                                     |                 |       | 85   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 5 MHz                                      |                 | 72    | 84   |                                                                                                                                                                                                                                                                             | dBc             |
| HD3             | Third-harmonic distortion                           | f <sub>in</sub> = 30 MHz                                     |                 |       | 81   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 65 MHz                                     |                 |       | 74   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 5 MHz                                      |                 |       | 91   |                                                                                                                                                                                                                                                                             | dBc             |
|                 | Worse spur excluding HD2, HD3                       | f <sub>in</sub> = 30 MHz                                     |                 |       | 83   |                                                                                                                                                                                                                                                                             | dBc             |
|                 |                                                     | f <sub>in</sub> = 65 MHz                                     |                 |       | 76   |                                                                                                                                                                                                                                                                             | dBc             |
| IMD3            | Intermodualtion distortion                          | $f_{in}$ = 8 MHz at –7 dBFS, $f_2$ = 10 MHz at –7            | dBFS            |       | 84.5 |                                                                                                                                                                                                                                                                             | dBc             |
|                 | Overload recovery                                   | Recovery to within 1% of full-scale for 6-dE sine wave input | 3 overload with |       | 1    |                                                                                                                                                                                                                                                                             | Clock Cycle     |
|                 | 0                                                   | $f_{in}$ = 10 MHz, -1-dBFS signal applied on                 | far channel     |       | 90   |                                                                                                                                                                                                                                                                             | dBc             |
| XTALK           | Cross-talk                                          | aggressor channel no signal applied on victim channel        | near channel    |       | 85   |                                                                                                                                                                                                                                                                             | dBc             |
|                 | Phase noise                                         | 5 MHz, 1-kHz off carrier                                     |                 |       | -138 |                                                                                                                                                                                                                                                                             | dBc/Hz          |
| ANALOG          | INPUT / OUTPUT                                      | Г                                                            |                 | 1     |      |                                                                                                                                                                                                                                                                             | [               |
|                 | Differential input voltage range<br>(0-dB gain)     |                                                              |                 |       | 2    |                                                                                                                                                                                                                                                                             | V <sub>PP</sub> |
| R <sub>IN</sub> | Differential Input Resistance                       | At DC                                                        |                 |       | 2    |                                                                                                                                                                                                                                                                             | kΩ              |
| CIN             | Differential Input Capacitance                      | At DC                                                        |                 |       | 3.2  |                                                                                                                                                                                                                                                                             | pF              |
|                 | Analog input bandwidth                              | With a 50- $\Omega$ source impedance                         |                 |       | 550  |                                                                                                                                                                                                                                                                             | MHz             |
|                 | Analog input common-mode current<br>(per input pin) |                                                              |                 |       | 1.6  |                                                                                                                                                                                                                                                                             | µA/MSPS         |
|                 | VCM common-mode output voltage                      |                                                              |                 |       | 0.95 |                                                                                                                                                                                                                                                                             | V               |
|                 | VCM output current capability                       |                                                              |                 |       | 5    |                                                                                                                                                                                                                                                                             | mA              |



## **Electrical Characteristics Dynamic Performance (continued)**

Typical values are at 25°C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, -1 dBFS differential analog input, Sample rate = 80 MSPS, ADC is configured in internal reference mode (unless otherwise noted). MIN and MAX values are across the full temperature range  $T_{MIN} = -40^{\circ}$ C to  $T_{MAX} = 85^{\circ}$ C, AVDD = 1.8 V, LVDD = 1.8 V.

|                      | PARAMETERS                                               | TEST CONDITIONS                                                                  | MIN | TYP    | MAX | UNIT    |
|----------------------|----------------------------------------------------------|----------------------------------------------------------------------------------|-----|--------|-----|---------|
| DC ACCU              | JRACY                                                    |                                                                                  |     |        |     |         |
|                      | Offset error                                             | Across devices and across channels within a device                               | -15 |        | 15  | mV      |
|                      | Temperature coefficient of offset error                  |                                                                                  |     | < 0.01 |     | mV/ °C  |
| E <sub>(GREF)</sub>  | Gain error due to internal reference<br>inaccuracy alone | Across devices                                                                   | -2  |        | 2   | %FS     |
| E <sub>(GCHAN)</sub> | Gain error of channel alone                              |                                                                                  |     | 0.5    |     | %FS     |
|                      | Temperature coefficient of E <sub>(GCHAN)</sub>          |                                                                                  |     | < 0.01 |     | %FS/ °C |
| POWER S              | SUPPLY                                                   |                                                                                  |     |        |     |         |
|                      |                                                          | 80 MSPS, 14 Bit, 2-wire LVDS                                                     |     | 77     |     | mW/CH   |
|                      |                                                          | 50 MSPS, 1 wire LVDS                                                             |     | 58     |     | mW/CH   |
|                      | Power consumption                                        | 40 MSPS, 14 Bit, 1-wire LVDS                                                     |     | 52     |     | mW/CH   |
|                      |                                                          | 10 MSPS, 14 Bit, 1-wire LVDS                                                     |     | 33     |     | mW/CH   |
|                      |                                                          | f <sub>in</sub> = 10 MHz, 80 MSPS, 14 Bit,<br>Decimation filter = 2, 1-wire LVDS |     | 100    |     | mW/CH   |
|                      |                                                          | 14 Bit, 80 MSPS                                                                  |     | 230    | 265 | mA      |
| AVDD                 |                                                          | 14 Bit, 65 MSPS                                                                  |     | 200    |     | mA      |
|                      |                                                          | 14 Bit, 40 MSPS                                                                  |     | 155    |     | mA      |
|                      |                                                          | 80 MSPS, 14 Bit, 2-wire LVDS <sup>(1)</sup>                                      |     | 111    | 122 | mA      |
|                      |                                                          | 50 MSPS, 14 Bit, 1-wire LVDS                                                     |     | 80     |     | mA      |
| LVDD                 |                                                          | 40 MSPS, 14 Bit, 1-wire LVDS                                                     |     | 73     |     | mA      |
|                      |                                                          | 80 MSPS, 1 Bit, Decimation filter = 2,<br>1-wire LVDS                            |     | 210    |     | mA      |
|                      |                                                          | Partial Power Down (80 MSPS, 2-wire)                                             |     | 175    |     | mW      |
|                      | Fower-down power consumption                             | Complete Power Down                                                              |     |        | 60  | mW      |
|                      | Power supply modulation ratio                            | Carrier = 5 MHz, f <sub>(PSRR)</sub> = 10 kHz, 50 mVpp on AVDD                   |     | 35     |     | dB      |
|                      | Power supply rejection ratio                             | AC power supply rejection ratio f = 10 kHz                                       |     | 55     |     | dB      |

(1) The maximum limit used for the LVDD current at -40°C is 132 mA.

## 8.6 Digital Characteristics

The DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1. AVDD = 1.8 V, LVDD = 1.8 V

|                  | PARAMETERS                             | TEST CONDITIONS                                               | MIN  | TYP       | MAX  | UNIT |
|------------------|----------------------------------------|---------------------------------------------------------------|------|-----------|------|------|
| DIGITA           | L INPUTS/OUTPUTS                       |                                                               |      |           |      |      |
| V <sub>IH</sub>  | Logic high input voltage               | All digital inputs support 1.8-V and 3.3-V CMOS logic levels. | 1.3  |           |      | V    |
| VIL              | Logic low input voltage                |                                                               |      |           | 0.4  | V    |
| I <sub>IH</sub>  | Logic high input current               | V <sub>HIGH</sub> = 1.8 V                                     |      | 6         |      | μA   |
| IIL              | Logic low input current                | $V_{LOW} = 0 V$                                               |      | < 0.1     |      | μA   |
| V <sub>OH</sub>  | Logic high output voltage              |                                                               | A    | VDD - 0.1 |      | V    |
| V <sub>OL</sub>  | Logic low output voltage               |                                                               |      | 0.2       |      | V    |
| LVDS C           | DUTPUTS (see 图 2)                      |                                                               |      |           |      |      |
| V <sub>ODH</sub> | High-level output differential voltage | 100- $\Omega$ external termination                            | 245  | 350       | 405  | mV   |
| V <sub>ODL</sub> | Low-level output differential voltage  | 100- $\Omega$ external termination                            | -245 | -350      | -405 | mV   |
| V <sub>OCM</sub> | Output common-mode voltage             |                                                               | 900  | 1100      | 1300 | mV   |



## 8.7 Timing Requirements

Typical values are at 25°C, AVDD = 1.8 V, LVDD = 1.8 V, sampling frequency = 80 MSPS, 14-bit, sine wave input clock = 1.5 Vpp clock amplitude,  $C_{LOAD}$  = 5 pF,  $R_{LOAD}$  = 100  $\Omega$ , unless otherwise noted. MIN and MAX values are across the full temperature range  $T_{MIN}$  = -40°C to  $T_{MAX}$  = 85°C, AVDD = 1.8 V, LVDD = 1.7 V to 1.9 V<sup>(1)(2)(3)</sup>

|                      |                                |                                                                                                                              | MIN                                                                                                       | TYP                                                                                                           | MAX                                                                       | UNIT            |
|----------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|
| t <sub>a</sub>       | Aperture delay                 | The delay in time between the rising edge of the input<br>sampling clock and the actual time at which the sampling<br>occurs |                                                                                                           | 4                                                                                                             |                                                                           | ns              |
|                      | Aperture delay variation       | Across channels within the same device                                                                                       |                                                                                                           | ±175                                                                                                          |                                                                           | ps              |
|                      |                                | Across devices at the same temperature and LVDD supply                                                                       |                                                                                                           | 2.5                                                                                                           |                                                                           | ns              |
| tj                   | Aperture jitter RMS            |                                                                                                                              |                                                                                                           | 320                                                                                                           |                                                                           | fs rms          |
|                      |                                | 1-wire LVDS output interface                                                                                                 |                                                                                                           | 11                                                                                                            |                                                                           | Clock<br>cycles |
| ۲d                   | Data latency                   | 2-wire LVDS output interface                                                                                                 |                                                                                                           | 15                                                                                                            |                                                                           | Clock<br>cycles |
| t <sub>SU</sub>      | Data set-up time               | 80 MSPS, 2-wire LVDS, 7x-serialization                                                                                       | 0.34                                                                                                      | 0.57                                                                                                          |                                                                           | ns              |
| t <sub>H</sub>       | Data hold time                 | 80 MSPS, 2-wire LVDS, 7x-serialization                                                                                       | 0.55                                                                                                      | 0.8                                                                                                           |                                                                           | ns              |
| t <sub>PROP</sub>    | Clock propagation delay        | Input clock rising edge (zero cross) to frame clock rising edge (zero cross)                                                 | See LVDS<br>Sampling Fr<br>Interface, 7x<br>Filter Disabled<br>Different Sam<br>1-Wire Interfa<br>Digital | Timing at Diffequencies —<br>-Serialization,<br>d and LVDS T<br>apling Frequence, 14x-Seria<br>Filter Disable | ferent<br>2-Wire<br>, Digital<br>Timing at<br>ncies —<br>alization,<br>ed |                 |
|                      | Variation of t <sub>PROP</sub> | Between two devices at same temperature and LVDD supply                                                                      |                                                                                                           | ±0.75                                                                                                         |                                                                           | ns              |
|                      | LVDS bit clock duty cycle      |                                                                                                                              |                                                                                                           | 48%                                                                                                           |                                                                           |                 |
| t <sub>RISE</sub>    | Data rise time                 | Rise time is from $-100 \text{ mV}$ to $+ 100 \text{ mV}$ , $10 \le \text{Fs} \le 80 \text{ MSPS}$                           |                                                                                                           | 0.24                                                                                                          |                                                                           | ns              |
| t <sub>FALL</sub>    | Data fall time                 | Fall time is from +100 mV to $-100$ mV, $10 \le Fs \le 80$ MSPS                                                              |                                                                                                           | 0.24                                                                                                          |                                                                           | ns              |
| t <sub>CLKRISE</sub> | Output clock rise time         | Rise time is from $-100 \text{ mV}$ to $+100 \text{ mV}$ , $10 \le \text{Fs} \le 80 \text{ MSPS}$                            |                                                                                                           | 0.20                                                                                                          |                                                                           | ns              |
| t <sub>CLKFALL</sub> | Output clock fall time         | Fall time is from +100 mV to $-100$ mV, $10 \le Fs \le 80$ MSPS                                                              |                                                                                                           | 0.20                                                                                                          |                                                                           | ns              |
| t <sub>WAKE</sub>    | Wake-up Time                   | Time to valid data after coming out of COMPLETE POWER-<br>DOWN mode                                                          |                                                                                                           | 100                                                                                                           |                                                                           | μs              |
|                      |                                | Time to valid data after coming out of PARTIAL POWER-<br>DOWN mode (with clock continuing to run during power-<br>down)      |                                                                                                           | 5                                                                                                             |                                                                           | μs              |

(1) Timing parameters are ensured by design and characterization and not tested in production.

(2) Measurements are done with a transmission line of 100-Ω characteristic impedance between the device and the load. Set-up and hold time specifications take into account the effect of jitter on the output data and clock.

(3) Data valid refers to logic HIGH of 100 mV and logic LOW of -100 mV.

# 8.8 LVDS Timing at Different Sampling Frequencies — 2-Wire Interface, 7x-Serialization, Digital Filter Disabled

| ADC CLK Frequency (MSPS) | Set-up                  | Time (t <sub>su</sub> ),             | , ns      | Hold <sup>-</sup>            | Time (t <sub>H</sub> ), r              | าร              | $t_{PROG} = (6 / 7) \times T + t_{delay}, ns^{(2)}$ |                                                 |                         |  |
|--------------------------|-------------------------|--------------------------------------|-----------|------------------------------|----------------------------------------|-----------------|-----------------------------------------------------|-------------------------------------------------|-------------------------|--|
| Fs = 1 / T               | Data V<br>Crossi<br>(bo | alid to Ze<br>ng of LCL<br>th edges) | ro-<br>KP | Zero-Cross<br>Data Be<br>(bo | sing of LCl<br>coming Inv<br>th edges) | LKP to<br>valid | t <sub>PROG</sub> = delay fro<br>rising edge to fra | om Input clock ze<br>me clock zero cro<br>edge) | ro-cross<br>oss (rising |  |
|                          | MIN                     | ТҮР                                  | MAX       | MIN                          | TYP                                    | MAX             | MIN                                                 | ТҮР                                             | MAX                     |  |
| 80                       | 0.34                    | 0.57                                 |           | 0.55                         | 0.8                                    |                 | 8                                                   | 9.5                                             | 11                      |  |
| 65                       | 0.35                    | 0.64                                 |           | 0.8                          | 1.1                                    |                 | 8                                                   | 9.5                                             | 11                      |  |
| 50                       | 0.7                     | 0.9                                  |           | 1.2                          | 1.5                                    |                 | 8                                                   | 9.5                                             | 11                      |  |
| 40                       | 1                       | 1.3                                  |           | 1.6                          | 1.85                                   |                 | 8                                                   | 9.5                                             | 11                      |  |
| 30                       | 1.7                     | 2                                    |           | 2                            | 2.3                                    |                 | 8                                                   | 9.5                                             | 11                      |  |
| 20                       | 2.9                     | 3.2                                  |           | 3.2                          | 3.5                                    |                 | 8                                                   | 9.5                                             | 11                      |  |
| 10                       | 6.5                     | 6.7                                  |           | 6.7                          | 7                                      |                 | 8                                                   | 9.5                                             | 11                      |  |

(1) Bit clock and Frame clock jitter has been included in the Set-up and hold timing.

(2) Values below correspond to tdelay, NOT tPROG

## 8.9 LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Digital Filter Disabled

See  $^{(1)}$ 

| ADC CLK Frequency (MSPS) | Set-up                  | Time (t <sub>su</sub>              | ), ns            | Hold                        | Time (t <sub>H</sub> ), n                 | s              | $t_{PROG} = (5 / 7) \times T + t_{delay}, ns^{(2)}$ |                                                 |                          |  |
|--------------------------|-------------------------|------------------------------------|------------------|-----------------------------|-------------------------------------------|----------------|-----------------------------------------------------|-------------------------------------------------|--------------------------|--|
| Fs = 1 / T               | Data V<br>Crossi<br>(bo | alid to Zo<br>ng of LC<br>th edges | ero-<br>LKP<br>) | Zero-Cros<br>Data Be<br>(bo | ssing of LCL<br>ecoming Inv<br>oth edges) | .KP to<br>alid | t <sub>PROG</sub> = delay fro<br>rising edge to fra | om Input clock ze<br>me clock zero cro<br>edge) | ero-cross<br>oss (rising |  |
|                          | MIN                     | TYP                                | MAX              | MIN                         | TYP                                       | MAX            | MIN                                                 | ТҮР                                             | MAX                      |  |
| 50                       | 0.28                    | 0.48                               |                  | 0.28                        | 0.6                                       |                | 7.5                                                 | 9                                               | 10.5                     |  |
| 40                       | 0.5                     | 0.68                               |                  | 0.54                        | 0.8                                       |                | 7.5                                                 | 9                                               | 10.5                     |  |
| 30                       | 0.62                    | 0.8                                |                  | 1                           | 1.25                                      |                | 7.5                                                 | 9                                               | 10.5                     |  |
| 20                       | 1.2                     | 1.4                                |                  | 1.6                         | 1.9                                       |                | 7.5                                                 | 9                                               | 10.5                     |  |
| 10                       | 3.1                     | 3.3                                |                  | 3.3                         | 3.5                                       |                | 7.5                                                 | 9                                               | 10.5                     |  |

(1) Bit clock and Frame clock jitter has been included in the Set-up and hold timing.

(2) Values below correspond to tdelay, NOT t<sub>PROG</sub>

#### NOTE

The LVDS timing specification is only valid when digital decimation filters are disabled. When digital filters are enabled, the set-up time decreases as the corresponding hold time increases as shown in *LVDS Timing at Different Sampling Frequencies* — 1-Wire Interface, 14x-Serialization, Decimation by 2 Filter Enabled to *LVDS Timing at Different Sampling Frequencies* — 1-Wire Interface, 14x-Serialization, Decimation by 8 Filter Enabled. The change on LVDS timing also depends on the internal PLL setting of the ADS5294. See *PLL Operation Versus LVDS Timing* for more information.

At the highest sampling frequency, 80-MSPS, and decimation of 2 (for example: effective data rate = 560 Mbps in 1-wire mode), the set-up time is reduced by 70 ps, (for example: set-up time, min = 0.43 ns; hold time, min = 0.54 ns). scenario assumes that the recommended PLL settings are configured as shown in *PLL Operation Versus LVDS Timing* 



## 8.10 Serial Interface Timing Requirements

The table shows typical values at 25°C. MIN and MAX values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = 1.8 V, LVDD = 1.8 V, unless otherwise noted.

|                     |                                           | MIN  | TYP | MAX | UNIT |
|---------------------|-------------------------------------------|------|-----|-----|------|
| f <sub>SCLK</sub>   | SCLK frequency (= 1 / t <sub>SCLK</sub> ) | > DC |     | 15  | MHz  |
| t <sub>SLOADS</sub> | CS to SCLK set-up time                    | 33   |     |     | ns   |
| t <sub>SLOADH</sub> | SCLK to $\overline{\text{CS}}$ hold time  | 33   |     |     | ns   |
| t <sub>DS</sub>     | SDATA set-up time                         | 33   |     |     | ns   |
| t <sub>DH</sub>     | SDATA hold time                           | 33   |     |     | ns   |

## 8.11 Reset Timing

The table shows typical values at 25°C. MIN and MAX values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C (unless otherwise noted). See 1

|                |                      |                                                            | MIN | TYP | MAX | UNIT |
|----------------|----------------------|------------------------------------------------------------|-----|-----|-----|------|
| t <sub>1</sub> | Power-on delay       | Delay from power up of AVDD and LVDD to RESET pulse active |     | 1   |     | ms   |
| t <sub>2</sub> | Reset pulse duration | Pulse duration of active RESET signal                      | 50  |     |     | ns   |
| t <sub>3</sub> | Register write delay | Delay from RESET disable to CSZ active                     |     | 100 |     | ns   |

# 8.12 LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Decimation by 2 Filter Enabled

| See (1)( | 2)(3) |
|----------|-------|
|----------|-------|

| ADC CLK Frequency (MSPS) | Set-up                                                   | Time (t <sub>su</sub> | ), ns                                                              | Hold | Time (t <sub>H</sub> ), n                                                                                       | s   | t <sub>PROG</sub> = (6 | 5 / 7) × T + t <sub>delay</sub> | , ns <sup>(4)</sup> |
|--------------------------|----------------------------------------------------------|-----------------------|--------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------|-----|------------------------|---------------------------------|---------------------|
| Fs = 1 / T               | Data Valid to Zero-<br>Crossing of LCLKP<br>(both edges) |                       | Zero-Crossing of LCLKP to<br>Data Becoming Invalid<br>(both edges) |      | t <sub>PROG</sub> = delay from input clock zero-cross<br>rising edge to frame clock zero cross (rising<br>edge) |     |                        |                                 |                     |
|                          | MIN                                                      | TYP                   | MAX                                                                | MIN  | TYP                                                                                                             | MAX | MIN                    | ТҮР                             | MAX                 |
| 80                       | 0.43                                                     |                       |                                                                    | 0.54 |                                                                                                                 |     | 7.5                    | 9                               | 10.5                |
| 60                       | 0.54                                                     |                       |                                                                    | 0.9  |                                                                                                                 |     | 7.5                    | 9                               | 10.5                |
| 40                       | 1.1                                                      |                       |                                                                    | 1.45 |                                                                                                                 |     | 7.5                    | 9                               | 10.5                |

(1) Bit clock and Frame clock jitter has been included in the Set-up and hold timing.

(2) The LVDS timing depends on the state of the internal PLL. Use 表 3 to configure the PLL when decimation by two is enabled..
(3) For any given ADC input clock frequency, TI recommends to use the highest PLL state to get the best set-up time. The timing numbers are specified under this condition. For example, for a 40-MSPS input clock frequency, use PLL state 3 to get set-up time ≥ 1.1 ns. PLL state 2 can also be used at 40 MSPS, however, the set-up time degrades by 100 to 200 ps (while the hold time improves by a similar amount).

(4) Values below correspond to  $t_{delay}$ , not  $t_{PROG}$ 

# 8.13 LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Decimation by 4 Filter Enabled

See (1)(2)(3)

| ADC CLK Frequency (MSPS) | Set-up                                                   | Time (t <sub>su</sub> | ), ns                                                              | Hold | Time (t <sub>H</sub> ), n                                                                                       | s   | t <sub>PROG</sub> = ( | 8 / 7) × T + t <sub>delay</sub> | , ns <sup>(4)</sup> |
|--------------------------|----------------------------------------------------------|-----------------------|--------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------|-----|-----------------------|---------------------------------|---------------------|
| Fs = 1 / T               | Data Valid to Zero-<br>Crossing of LCLKP<br>(both edges) |                       | Zero-Crossing of LCLKP to<br>Data Becoming Invalid<br>(both edges) |      | t <sub>PROG</sub> = delay from input clock zero-cross<br>rising edge to frame clock zero cross (rising<br>edge) |     |                       |                                 |                     |
|                          | MIN                                                      | TYP                   | MAX                                                                | MIN  | TYP                                                                                                             | MAX | MIN                   | ТҮР                             | MAX                 |
| 80                       | 1                                                        |                       |                                                                    | 1.5  |                                                                                                                 |     | 7.5                   | 9                               | 10.5                |
| 60                       | 1.7                                                      |                       |                                                                    | 1.7  |                                                                                                                 |     | 7.5                   | 9                               | 10.5                |

(1) Bit clock and Frame clock jitter has been included in the Set-up and hold timing.

(2) The LVDS timing depends on the state of the internal PLL. Use 表 4 to configure the PLL when decimation by 4 is enabled

(3) For any given ADC input clock frequency, TI recommends to use the highest PLL state to get best set-up time. The timing numbers are specified under this condition.

(4) Values below correspond to t<sub>delay</sub>, not t<sub>PROG</sub>

# 8.14 LVDS Timing at Different Sampling Frequencies — 1-Wire Interface, 14x-Serialization, Decimation by 8 Filter Enabled

See (1)(2)(3)

| ADC CLK Frequency (MSPS)                                                                                    | Set-up Time (t <sub>su</sub> ), ns |                  | Hold Time (t <sub>H</sub> ), ns                                    |     |                                                                                                                 | t <sub>PROG</sub> = (5 / 7) × T + t <sub>delay</sub> , ns <sup>(4)</sup> |     |     |      |
|-------------------------------------------------------------------------------------------------------------|------------------------------------|------------------|--------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|------|
| Data Valid to Zer           Fs = 1 / T         Crossing of LCLP           (both edges)         (both edges) |                                    | ero-<br>LKP<br>) | Zero-Crossing of LCLKP to<br>Data Becoming Invalid<br>(both edges) |     | t <sub>PROG</sub> = delay from Input clock zero-cross<br>rising edge to frame clock zero cross (rising<br>edge) |                                                                          |     |     |      |
|                                                                                                             | MIN                                | TYP              | MAX                                                                | MIN | TYP                                                                                                             | MAX                                                                      | MIN | ТҮР | MAX  |
| 80                                                                                                          | 2.9                                |                  |                                                                    | 3.2 |                                                                                                                 |                                                                          | 7.5 | 9   | 10.5 |

(1) Bit clock and Frame clock jitter has been included in the Set-up and hold timing.

(2) The LVDS timing depends on the state of the internal PLL. Use 表 5 to configure the PLL when decimation by 8 is enabled

(3) For any given ADC input clock frequency, TI recommends using the highest PLL state to get best set-up time. The timing numbers are specified under this condition.

(4) Values below correspond to  $t_{delay}$ , not  $t_{PROG}$ 





- A high-going pulse on RESET pin is required in serial interface mode in case of initialization through hardware reset. Tie RESET permanently HIGH for parallel interface operation.
- (2) SEN refers to the CSZ pin.





图 2. LVDS Output Voltage Levels



#### ADS5294 ZHCS303E – NOVEMBER 2011 – REVISED APRIL 2018

www.ti.com.cn







ADS5294 ZHCS303E – NOVEMBER 2011 – REVISED APRIL 2018



图 4. Enlarged 1-Wire LVDS Timing Diagram (14 bit)



### ADS5294

ZHCS303E - NOVEMBER 2011 - REVISED APRIL 2018









 $t_{\rm SU2}$ 

LCLK<sub>□</sub>

OUT<sub>N</sub>

OUT<sub>P</sub>

t<sub>H1</sub>

t<sub>SU1</sub>

t<sub>H2</sub>

图 7. Definition of Setup and Hold Times  $t_{SU} = min(t_{SU1}, t_{SU2})$ ;  $t_H = min(t_{H1}, t_{H2})$ 

Texas Instruments

www.ti.com.cn

ADS5294

ZHCS303E - NOVEMBER 2011 - REVISED APRIL 2018

## 8.15 Typical Characteristics





## Typical Characteristics (接下页)





## Typical Characteristics (接下页)





## Typical Characteristics (接下页)



## Typical Characteristics (接下页)





## Typical Characteristics (接下页)









图 39. FFT (39 MHz to 40 MHz) for 5-MHz Input Signal, Sample Rate = 80 MSPS with Low Frequency Noise Suppression Enabled





## 9 Detailed Description

### 9.1 Overview

The ADS5294 is an octal-channel, 14-bit, high-speed ADC with a sample rate of up to 80 MSPS that runs off a single 1.8-V supply. All eight channels of the ADS5294 simultaneously sample the respective analog inputs at the rising edge of the input clock. The sampled signal is sequentially converted by a series of small resolution stages, with the outputs combined in a digital correction logic block. At every clock, edge the sample propagates through the pipeline resulting in a data latency of 11 clock cycles.

The 14 data bits of each channel are serialized and sent out in either 1-wire mode (one pair of LVDS pins are used) or 2-wire mode (two pairs of LVDS pins are used), depending on the LVDS output rate. When the data is output in the 2-wire mode, it reduces the serial data rate of the outputs, especially at higher sampling rates. Low-cost FPGAs are used to capture 80 MSPS / 14-bit data. Alternately, at lower sample rates, the 14-bit data is output as a single data stream over one pair of LVDS pins (1-wire mode). The device outputs a bit clock at 7x and frame clock at 1x the sample frequency in the 14-bit mode.

This 14-bit ADC achieves approximately 76-dBFS SNR at 80 MSPS. Its output resolution can be configured as 12-bit and 10-bit, if necessary. When the output resolution of the ADS5294 is 12-bit and 10-bit, SNR of 72 dBFS and 61 dBFS (respectively) is achieved.



#### 9.2 Functional Block Diagram



ADS5294 ZHCS303E – NOVEMBER 2011 – REVISED APRIL 2018



www.ti.com.cn

#### 9.3 Feature Description

#### 9.3.1 Analog Input

The analog inputs consist of a switched-capacitor-based differential sample and hold architecture. This differential topology results in good AC performance even for high input frequencies at high sampling rates. The INP and INM pins are internally biased around a common-mode voltage of Vcm (0.95 V). For a full-scale differential input, each input pin (INP and INM) must swing symmetrically between Vcm + 0.5 V and Vcm – 0.5 V, resulting in a 2 V<sub>PP</sub> differential input swing. 🛐 44 shows the equivalent circuit of the input sampling circuit.



(1) SZ MOSFETs' open ends connect to common mode potential, while they don't impact the inputs' loading. Users may treat the open ends as high impedance nodes.

#### 图 44. Analog Input Circuit Model

#### 9.3.2 Input Clock



# Feature Description (接下页)



Ceq is approximately 1 to 3 pF, equivalent input capacitance of clock buffer.

图 45. Equivalent Circut of the Input Clock Circuit

### Feature Description (接下页)

#### 9.3.3 Digital Highpass IIR Filter

DC offset is often observed at ADC input signals. For example, in ultrasound applications, the DC offset from variable-gain amplifier (VGA) varies at different gains. Such a variable offset can introduce artifacts in ultrasound images especially in Doppler modes. Analog filter between ADC and VGA can be used with added noise and power. Digital filter achieves the same performance as analog filters and has more flexibility in fine tuning multiple characteristics.

ADS5294 includes optional first-order digital high-pass (HP) IIR filter. 🛛 46 shows the device block diagram and transfer function.

$$y(n) = \frac{2^{k}}{2^{k}+1} [x(n)-x(n-1)+y(n-1)]$$
(1)  

$$X \longrightarrow m \longrightarrow y$$

$$m = 2^{k}/(2^{k}+1)$$

图 46. HP Filter Block Diagram

8 47 shows the characteristics at k=2 to 10.



图 47. HP Filter Amplitude Response at K = 2 to 10



## Feature Description (接下页)

## 9.3.4 Decimation Filter

ADS5294 includes an option to decimate the ADC output data using filters. Once the decimation is enabled, the decimation rate, frequency band of the filter can be programmed. In addition, the user can select either the predefined or custom coefficients.

| DECIMATION           | TYPE OF FILTER                                                                           | DATA<br>_RATE | FILTERn<br>_RATE | FILTERn<br>_COEFF_SET | ODD_TAP | USE<br>_FILTER<br>_CHn | EN_CUSTOM<br>_FILT |
|----------------------|------------------------------------------------------------------------------------------|---------------|------------------|-----------------------|---------|------------------------|--------------------|
| Desimate by 2        | Built-in <b>low-pass odd-tap</b> filter (pass band = 0 to $f_S / 4$ )                    | 01            | 000              | 000                   | 1       | 1                      | 0                  |
| Decimate by 2        | Built-in <b>high-pass odd-tap</b> filter (pass band = $f_S / 4$ to $f_S / 2$ )           | 01            | 000              | 001                   | 1       | 1                      | 0                  |
|                      | Built-in <b>low-pass even-tap</b> filter (pass band = 0 to $f_S / 8$ )                   | 10            | 001              | 010                   | 0       | 1                      | 0                  |
| Decimate by 4        | Built-in first <b>band pass even tap</b> filter (pass band = $f_S / 8$ to $f_S / 4$ )    | 10            | 001              | 011                   | 0       | 1                      | 0                  |
|                      | Built-in second <b>band pass even tap</b> filter (pass band = $f_S / 4$ to 3 $f_S / 8$ ) | 10            | 001              | 100                   | 0       | 1                      | 0                  |
|                      | Built-in <b>high pass odd tap</b> filter (pass band = 3 $f_S / 8$ to $f_S / 2$ )         | 10            | 001              | 101                   | 1       | 1                      | 0                  |
| Decimate by 2        | Custom filter (user-programmable coefficients)                                           | 01            | 000              | 000                   | 0 and 1 | 1                      | 1                  |
| Decimate by 4        | Custom filter (user-programmable coefficients)                                           | 10            | 001              | 000                   | 0 and 1 | 1                      | 1                  |
| Decimate by 8        | Custom filter (user-programmable coefficients)                                           | 11            | 100              | 000                   | 0 and 1 | 1                      | 1                  |
| Bypass<br>decimation | Custom filter (user-programmable coefficients)                                           | 00            | 011              | 000                   | 0 and 1 | 1                      | 1                  |

| 表 1 | . Digital | Filters <sup>(1)</sup> |
|-----|-----------|------------------------|
|-----|-----------|------------------------|

(1) EN\_CUSTOM\_FILT is the D15 of register 5A (Hex) to B9 (Hex).

### 9.3.5 Decimation Filter Equation

In the default setting, the decimation filter is implemented as a 24-tap FIR filter with symmetrical coefficients (each coefficient is 12-bit signed). By setting the register bit **ODD\_TAPn** = 1, a 23-tap FIR is implemented

### 9.3.5.1 Pre-defined Coefficients

The built-in filters (lowpass, highpass, and bandpass) use pre-defined coefficients. The frequency responses of the build-in decimation filters with different decimation factors are shown in 图 48.

TEXAS INSTRUMENTS

www.ti.com.cn

ADS5294

ZHCS303E-NOVEMBER 2011-REVISED APRIL 2018





#### 9.3.5.2 Custom Filter Coefficients

The filter coefficients are also programmed, or customized, by the user. For custom coefficients, set the register bit **FILTER COEFF SELECT>** and load the coefficients ( $h_0$  to  $h_{11}$ ) in registers 0x5A to 0xB9, using the serial interface as:

Register content = real coefficient value x 211, 12-bit signed representation of real coefficient.

#### 9.3.6 PLL Operation Versus LVDS Timing

The ADS5294 uses a PLL that automatically changes configuration to one of four states depending on the sampling clock frequency. The clock frequency detection is automatic and each time the sampling frequency crosses a threshold, the PLL changes configuration to a new state. The PLL remains in the new state for a range of clock frequencies. To prevent unwanted toggling of PLL state around a threshold, the circuit has an built-in hysteresis. The ADS5294 has three thresholds over the sampling clock frequency range from 10 MHz to 80 MHz and can be in one of four states as shown by <sup>⊗</sup> 50.



图 50. PLL States Versus ADC Fs

Each threshold shifts by a small amount across temperature. On power up, depending on the clock frequency, the PLL settles in one of four states. Later, as the system warms up, the PLL changes state once due to the shift in the threshold across temperature.

#### 9.3.6.1 Effect on Output Timings

The PLL state change has an effect on the output LVDS timings. In some settings, the set-up time decreases by 100 ps typically with a corresponding increase in the hold time.

In applications where a timing calibration occurs at the system level once after power-up, this subsequent change of the PLL state is undesirable. The ADS5294 has register options to disable the automatic switch of the PLL state based on frequency detected. To prevent this variation in output timing, disable the PLL from switching states.

In addition to disabling the auto-switching, setting the PLL to the correct state is also required, depending on the sample clock frequency used in the system. The following sequence of register writes must be followed exactly:

- Step 1: Enable test-mode access by writing register data = 0x0010 in address 0x01 (for example: enable the access to registers with address higher than 0xF0).
- Step 2: Configure the PLL to the correct state depending on the clock frequency of operation and the decimation factor, as per the following tables.



#### 注

For certain sampling frequencies, there are two PLL states possible, both of which are stable. In such cases, the higher PLL state results in a better set-up time compared to a lower PLL state. For example, at 80 MSPS, with decimation by 2 enabled, the PLL may be in states 3 or 4. However, the set-up time value specified in *LVDS Timing at Different Sampling Frequencies* — 1-Wire Interface, 14x-Serialization, Decimation by 2 Filter Enabled (0.43 ns minimum) is in PLL state 4. In state 3, the set-up time is reduced further by 100 ps typically, with a corresponding increase in the hold time.

# 表 2. PLL Configuration When Decimation is Disabled

| ADC Fs (MSPS) | FUNCTION                                             | REGISTER ADDRESS | REGISTER DATA |
|---------------|------------------------------------------------------|------------------|---------------|
| Fs ≤ 12       | Disable PLL auto state switch and put PLL in state 1 | 0xD1             | 0x0040        |
| 9 ≤ Fs ≤ 24   | Disable PLL auto state switch and put PLL in state 2 | 0xD1             | 0x00C0        |
| 18 ≤ Fs ≤ 42  | Disable PLL auto state switch and put PLL in state 3 | 0xD1             | 0x0140        |
| Fs ≥ 28       | Disable PLL auto state switch and put PLL in state 4 | 0xD1             | 0x0240        |

| 表 3. | PLL | Configuration | When | Decimation | by 2 | is | Used |
|------|-----|---------------|------|------------|------|----|------|
|------|-----|---------------|------|------------|------|----|------|

| ADC Fs       | FUNCTION                                             | REGISTER ADDRESS | REGISTER DATA |
|--------------|------------------------------------------------------|------------------|---------------|
| Fs ≤ 24      | Disable PLL auto state switch and put PLL in state 1 | 0xD1             | 0x0040        |
| 18 ≤ Fs ≤ 48 | Disable PLL auto state switch and put PLL in state 2 | 0xD1             | 0x00C0        |
| 36 ≤ Fs ≤ 80 | Disable PLL auto state switch and put PLL in state 3 | 0xD1             | 0x0140        |
| Fs ≥ 56      | Disable PLL auto state switch and put PLL in state 4 | 0xD1             | 0x0240        |
|              | 2                                                    |                  | -             |
|--------------|------------------------------------------------------|------------------|---------------|
| ADC Fs       | FUNCTION                                             | REGISTER ADDRESS | REGISTER DATA |
| Fs ≤ 48      | Disable PLL auto state switch and put PLL in state 1 | 0xD1             | 0x0040        |
| 36 ≤ Fs ≤ 80 | Disable PLL auto state switch and put PLL in state 2 | 0xD1             | 0x00C0        |
| Fs ≥ 72      | Disable PLL auto state switch and put PLL in state 3 | 0xD1             | 0x0140        |

### 表 4. PLL Configuration When Decimation by 4 is Used

### 表 5. PLL Configuration When Decimation by 8 is Used

| ADC Fs       | FUNCTION                                             | REGISTER ADDRESS | REGISTER DATA |
|--------------|------------------------------------------------------|------------------|---------------|
| Fs ≤ 80      | Disable PLL auto state switch and put PLL in state 1 | 0xD1             | 0x0040        |
| 72 ≤ Fs ≤ 80 | Disable PLL auto state switch and put PLL in state 2 | 0xD1             | 0x00C0        |

### 9.4 Device Functional Modes

ADC Output Resolution and LVDS Serialization Rate Modes: The LVDS serialization rate can be programmed as 10, 12, 14, or 16 bits by the EN\_BIT\_SER register bit.

Output Data Rate Modes: The density of output data payload can be set to 1X or 2X mode by using the EN\_SDR register bit. The maximum data rate (in bits per sec) of the LVDS interface is limited. In addition, the LVDS data can be distributed by one pair LVDS data lane or two pairs of LVDS data lanes. Please see the description of Registers 0x50 to 0x55 in the *Programmable Mapping Between Input Channels and Output Pins* section. When the decimation feature is used, the LVDS output rate can be reduced to 1/2, 1/4, and 1/8 of ADC sampling rate as *Output Data Rate Control* shows. The flexible output data rate modes give users a wide selection of different speed FPGAs.

Power Modes: The device can be configured via SPI or pin settings to a complete power-down mode and via pin settings to a partial power-down (standby mode). During these two modes (complete and partial power-down), different internal functions stay powered up, resulting in different power consumption and wake-up times. In the partial power-down mode, all LVDS data lanes are powered down. The bit clock and frame clock lanes remain enabled to save time to sync again on the receiver side. However, in the complete power-down mode all lanes are powered down and thus this mode requires more time to wake-up because the bit clock and frame clock lanes must sync again with the receiver device.

LVDS Test Pattern Mode: The ADC data coming out of the LVDS outputs can be replaced by different kinds of test patterns. Note that the test patterns replace the data streaming out of the ADCs. The different test patterns are described in *LVDS Test Patterns*.

# 9.5 Programming

### 9.5.1 Serial Interface

ADS5294 has a set of internal registers that can be accessed by the serial interface formed by pins CSZ (Serial interface Enable – Active Low), SCLK (Serial Interface Clock), and SDATA (Serial Interface Data).

When CSZ is low,

- Serial shift of bits into the device is enabled
- Serial data (SDATA) is latched at every rising edge of SCLK
- SDATA is loaded into the register at every 24<sup>th</sup> SCLK rising edge.

If the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiples of 24-bit words within a single active CSZ pulse. The first eight bits form the register address and the remaining 16 bits form the register data. The interface works with SCLK frequencies from 15 MHz down to very low speeds (a few Hertz) and also with non-50% SCLK duty cycle.

ADS5294 ZHCS303E – NOVEMBER 2011 – REVISED APRIL 2018

### Programming (接下页)

### 9.5.1.1 Register Initialization

After power-up, initialize the internal registers to the respective default values. Initialization occurs in one of two ways:

- 1. Through a hardware reset, by applying a high pulse on the RESET pin.
- 2. Through a software reset: using the serial interface, set the RST bit high. Setting this bit initializes the internal registers to the respective default values and then self-resets the bit low. In this case, the RESET pin stays low (inactive).



### 图 51. Serial Interface Timing

Please refer to Serial Interface Timing Requirements for more details.

### 9.5.1.2 Serial Register Readout

The device includes a mode where the contents of the internal registers can be read back on the SDOUT pin. This mode is useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC.

By default, after power up and device reset, the SDOUT pin is in the high-impedance state. When the readout mode is enabled using the register bit <READOUT>, SDOUT outputs the contents of the selected register serially, described as follows.

• Set register bit <READOUT> = 1 to put the device in serial readout mode. This setting disables any further writes into the internal registers, EXCEPT the register at address 1.

- Note that the <READOUT> bit itself is also located in register 1.

The device can exit readout mode by writing <READOUT> to 0.

Only the contents of register at address 1 cannot be read in the register readout mode.

- Initiate a serial interface cycle specifying the address of the register (A7–A0) whose content is to be read.
- The device serially outputs the contents (D15–D0) of the selected register on the SDOUT pin.
- The external controller can latch the contents at the rising edge of SCLK.
- To exit the serial readout mode, reset register bit <READOUT> = 0, which enables writes into all registers of the device. At this point, the SDOUT pin enters the high-impedance state.



# Programming (接下页)



### 图 52. Serial Readout Timing

### 9.5.1.3 Default States After Reset

- Device is in normal operation mode with 14-bit ADC enabled for all channels
- Output interface is 1-wire, 14x-serialization with 7x-bit clock and 1x-frame clock frequency
- Serial readout is disabled
- PDN pin is configured as global power-down pin
- Digital gain is set to 0 dB
- Digital modes such as LFNS and digital filters are disabled



### 9.6 Register Maps

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME               | DESCRIPTION                                                                                                                                                                                                                                            |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | RST                | 1: Self-clearing software RESET; . After reset, this bit is set to 0<br>0: Normal operation.                                                                                                                                                           |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | EN_READOUT         | 1: READOUT of registers mode;0: Normal operation                                                                                                                                                                                                       |
| 01             |     |     |     |     |     |     |    |    |    |    |    | х  |    |    |    |    | EN_HIGH_ADDRS      | 0 – Disable access to register at address 0xF0<br>1 – Enable access to register at address 0xF0                                                                                                                                                        |
| 02             |     |     | х   |     |     |     |    |    |    |    |    |    |    |    |    |    | EN_SYNC            | 1:Enable SYNC feature to synchronize the test patterns;<br>0: Normal operation, SYNC feature is disabled for the test patterns.<br>Note: this bit needs to be set as 1 when software or hardware SYNC<br>feature is used. see Reg.0x25[8] and 0x25[15] |
| 0A             | Х   | х   | Х   | х   | Х   | Х   | х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | RAMP_PAT_RESET_VAL | Ramp pattern reset value                                                                                                                                                                                                                               |
|                |     |     |     |     |     |     |    |    | х  | х  | х  | х  | х  | х  | х  | х  | PDN_CH<8:1>        | 1:Channel-specific ADC power-down mode;<br>0: Normal operation                                                                                                                                                                                         |
| OF             |     |     |     |     |     |     |    | х  |    |    |    |    |    |    |    |    | PDN_PARTIAL        | 1:Partial power-down mode - fast recovery from power-down;<br>0: Normal operation                                                                                                                                                                      |
| 01             |     |     |     |     |     |     | х  |    |    |    |    |    |    |    |    |    | PDN_COMPLETE       | 1:Register mode for complete power-down - slower recovery;<br>0: Normal operation                                                                                                                                                                      |
|                |     |     |     |     |     | х   |    |    |    |    |    |    |    |    |    |    | PDN_PIN_CFG        | 1:Configures PD pin for partial power-down mode;<br>0:Configures PD pin for complete power-down mode                                                                                                                                                   |
| 14             |     |     |     |     |     |     |    |    | х  | х  | х  | х  | х  | х  | х  | х  | LFNS_CH<8:1>       | 1: Channel-specific low-frequency noise suppression mode enable;<br>0: LFNS disabled                                                                                                                                                                   |
| 1C             |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | EN_FRAME_PAT       | <ol> <li>Enables output frame clock to be programmed through a pattern;</li> <li>Normal operation on frame clock</li> </ol>                                                                                                                            |
|                |     |     | Х   | х   | х   | х   | Х  | Х  | Х  | Х  | Х  | Х  | х  | Х  | Х  | Х  | ADCLKOUT<13:0>     | 14-bit pattern for frame clock on ADCLKP and ADCLKN pins                                                                                                                                                                                               |
| 23             | Х   | х   | Х   | х   | х   | х   | х  | Х  | Х  | х  | Х  | Х  | х  | х  | Х  | Х  | PRBS_SEED<15:0>    | PRBS pattern starting seed value lower 16 bits                                                                                                                                                                                                         |
| 24             |     |     |     |     |     |     |    |    | х  | х  | х  | х  | х  | х  | х  | х  | INVERT_CH<8:1>     | <ol> <li>Swaps the polarity of the analog input pins electrically;</li> <li>Normal configuration</li> </ol>                                                                                                                                            |
|                | х   | х   | х   | х   | х   | х   | х  |    |    |    |    |    |    |    |    |    | PRBS_SEED<22:16>   | PRBS seed starting value upper 7 bits                                                                                                                                                                                                                  |

表 6. Summary of Functions Supported by Serial Interface <sup>(1)(2)(3)(4)</sup>

(1) The unused bits in each register (identified as blank table cells) must be programmed as '0'.

(2) X = Register bit referenced by the corresponding name and description

(3) Bits marked as '0' should be forced to 0, and bits marked as '1' should be forced to 1 when the particular register is programmed.

(4) Multiple functions in a register can be programmed in a single write operation.

# Register Maps (接下页)

Texas Instruments

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                   | DESCRIPTION                                                                                                                                                                                                                                                                                        |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |     |     |     |     |     |     |    |    |    | х  | 0  | 0  |    |    |    |    | EN_RAMP                | 1: Enables a repeating full-scale ramp pattern on the outputs;<br>0: Normal operation                                                                                                                                                                                                              |
|                |     |     |     |     |     |     |    |    |    | 0  | х  | 0  |    |    |    |    | DUALCUSTOM_PAT         | 1:Enables mode wherein output toggles between two defined codes;<br>0: Normal operation                                                                                                                                                                                                            |
|                |     |     |     |     |     |     |    |    |    | 0  | 0  | х  |    |    |    |    | SINGLE_CUSTOM_PAT      | 1: Enables mode wherein output is a constant specified code;<br>0: Normal operation                                                                                                                                                                                                                |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    | х  | х  | BITS_CUSTOM1<13:12>    | 2 MSBs for single custom pattern (and for the first code of the dual custom patterns)                                                                                                                                                                                                              |
|                |     |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  |    |    | BITS_CUSTOM2<13:12>    | 2 MSBs for second code of the dual custom patterns                                                                                                                                                                                                                                                 |
| 25             |     |     |     |     |     |     |    | x  |    |    |    |    |    |    |    |    | TP_SOFT_SYNC           | <ol> <li>Software sync bit for test patterns on all 8 CHs;</li> <li>No sync. Note: in order to synchronize the digital filters using the<br/>SYNC pin, this bit must be set as 0.</li> </ol>                                                                                                       |
|                |     |     |     | х   |     |     |    |    |    |    |    |    |    |    |    |    | PRBS_TP_EN             | 1: PRBS test pattern enable bit;<br>0: PRBS test pattern disabled                                                                                                                                                                                                                                  |
|                |     |     | Х   |     |     |     |    |    |    |    |    |    |    |    |    |    | PRBS_MODE_2            | PRBS 9 bit LFSR (23bit LFSR is default)                                                                                                                                                                                                                                                            |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | PRBS_SEED_FROM_REG     | 1: Enable PRBS seed to be chosen from register 0x23 and 0x24;<br>0: Disabled                                                                                                                                                                                                                       |
|                | х   |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    | TP_HARD_SYNC           | 1: Enable the external SYNC feature for syncing test patterns.<br>0: Inactive. Note: in order to synchronize the digital filters using the<br>SYNC pin, this bit must be set as 0.                                                                                                                 |
| 26             | х   | х   | х   | х   | х   | х   | х  | х  | х  | х  | х  | х  |    |    |    |    | BITS_CUSTOM1<11:0>     | 12 lower bits for single custom pattern (and for the first code of the dual custom pattern).                                                                                                                                                                                                       |
| 27             | х   | х   | Х   | х   | Х   | Х   | Х  | х  | Х  | х  | х  | Х  |    |    |    |    | BITS_CUSTOM2<11:0>     | 12 lower bits for second code of the dual custom pattern                                                                                                                                                                                                                                           |
|                | х   |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    | EN_BITORDER            | Enables the bit order output.<br>0 = byte-wise, 1 = word-wise or bit-wise                                                                                                                                                                                                                          |
| 28             | x   |     |     |     |     |     |    | x  |    |    |    |    |    |    |    |    | BIT_WISE               | Selects between byte-wise and bit-wise<br>1: bit-wise, odd bits come out on one wire and even bits come out on<br>other wire. D15 must be set to '1' for the bit-wise mode.<br>0: byte-wise, upper bits on one wire and lower bits on other wire<br>D15 must be set to '0' for the byte-wise mode. |
|                | 1   |     |     |     |     |     |    |    | x  | x  | x  | x  | x  | x  | x  | x  | EN_WORDWISE_BY_CH<7:0> | Output format is one sample on one LVDS wire and next sample<br>on other LVDS wire.     O: Data comes out in 2-wire mode with upper set of bits on one<br>channel and lower set of bits on the other.     Note: D15 must set to '1' for the word-wise mode.                                        |
| 20             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | х  |    | GLOBAL_EN_FILTER       | 1: Enables filter blocks - global control;<br>0: Inactive                                                                                                                                                                                                                                          |
| 29             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | x  | EN_CHANNEL_AVG         | 1: Enables channel averaging mode;<br>0: Inactive                                                                                                                                                                                                                                                  |
|                |     |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | GAIN_CH1<3:0>          | Programmable gain - Channel 1                                                                                                                                                                                                                                                                      |
| 24             |     |     |     |     |     |     |    |    | х  | Х  | х  | х  |    |    |    |    | GAIN_CH2<3:0>          | Programmable gain - Channel 2                                                                                                                                                                                                                                                                      |
| ZA             |     |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | GAIN_CH3<3:0>          | Programmable gain - Channel 3                                                                                                                                                                                                                                                                      |
|                | Х   | Х   | Х   | Х   |     |     |    |    |    |    |    |    |    |    |    |    | GAIN_CH4<3:0>          | Programmable gain - Channel 4                                                                                                                                                                                                                                                                      |



# Register Maps (接下页)

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                   | DESCRIPTION                                              |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|------------------------|----------------------------------------------------------|
|                | Х   | Х   | Х   | Х   |     |     |    |    |    |    |    |    |    |    |    |    | GAIN_CH5<3:0>          | Programmable gain - Channel 5                            |
| 0.0            |     |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | GAIN_CH6<3:0>          | Programmable gain - Channel 6                            |
| 28             |     |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | GAIN_CH7<3:0>          | Programmable gain - Channel 7                            |
|                |     |     |     |     |     |     |    |    |    |    |    |    | х  | Х  | Х  | Х  | GAIN_CH8<3:0>          | Programmable gain - Channel 8                            |
|                |     |     |     |     |     | Х   | Х  |    |    |    |    |    |    |    |    |    | AVG_CTRL4<1:0>         | Averaging control for what comes out on LVDS output OUT4 |
| 20             |     |     |     |     |     |     |    |    | Х  | Х  |    |    |    |    |    |    | AVG_CTRL3<1:0>         | Averaging control for what comes out on LVDS output OUT3 |
| 20             |     |     |     |     |     |     |    |    |    |    |    | Х  | Х  |    |    |    | AVG_CTRL2<1:0>         | Averaging control for what comes out on LVDS output OUT2 |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  | Х  | AVG_CTRL1<1:0>         | Averaging control for what comes out on LVDS output OUT1 |
|                |     |     |     |     |     | Х   | Х  |    |    |    |    |    |    |    |    |    | AVG_CTRL8<1:0>         | Averaging control for what comes out on LVDS output OUT8 |
| 05             |     |     |     |     |     |     |    |    | Х  | Х  |    |    |    |    |    |    | AVG_CTRL7<1:0>         | Averaging control for what comes out on LVDS output OUT7 |
| 20             |     |     |     |     |     |     |    |    |    |    |    | Х  | х  |    |    |    | AVG_CTRL6<1:0>         | Averaging control for what comes out on LVDS output OUT6 |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  | Х  | AVG_CTRL5<1:0>         | Averaging control for what comes out on LVDS output OUT5 |
|                |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER1_COEFF_SET<2:0> | Select stored coefficient set for filter 1               |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER1_RATE<2:0>      | Set decimation factor for filter 1                       |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP1               | Use odd tap filter 1                                     |
| 2E             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER1            | 1: Enables filter for channel 1;<br>0: Disables          |
|                |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER _CH1        | HPF corner in values k from 2 to 10                      |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH1             | 1: HPF filter enable for the channel;<br>0: Disables     |
|                |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER2_COEFF_SET<2:0> | Select stored coefficient set for filter 2               |
|                |     |     |     |     |     |     |    |    |    | х  | х  | Х  |    |    |    |    | FILTER2_RATE<2:0>      | Set decimation factor for filter 2                       |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP2               | Use odd tap filter 2                                     |
| 2F             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER2            | 1: Enables filter for channel 2;<br>0: Disables          |
|                |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER _CH2        | HPF corner in values k from 2 to 10                      |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH2             | 1: HPF filter enabled for the channel;<br>0: Disabled    |
|                |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER3_COEFF_SET<2:0> | Select stored coefficient set for filter 3               |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER3_RATE<2:0>      | Set decimation factor for filter 3                       |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP3               | Use odd tap filter 3                                     |
| 30             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER3            | 1: Enables filter for channel 3;<br>0: Disables          |
|                |     |     | х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER _CH3        | HPF corner in values k from 2 to 10                      |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH3             | 1: HPF filter enabled for the channel;<br>0: Disabled    |

### Texas Instruments

#### www.ti.com.cn

# Register Maps (接下页)

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                   | DESCRIPTION                                           |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|------------------------|-------------------------------------------------------|
|                |     |     |     |     |     |     | х  | Х  | Х  |    |    |    |    |    |    |    | FILTER4_COEFF_SET<2:0> | Select stored coefficient set for filter 4            |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER4_RATE<2:0>      | Set decimation factor for filter 4                    |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP4               | Use odd tap filter 4                                  |
| 31             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER4            | 1: Enables filter for channel 4;<br>0: Disables       |
|                |     |     | Х   | х   | Х   | х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER _CH4        | HPF corner in values k from 2 to 10                   |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH4             | 1: HPF filter enabled for the channel;<br>0: Disabled |
|                |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER5_COEFF_SET<2:0> | Select stored coefficient set for filter 5            |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER5_RATE<2:0>      | Set decimation factor for filter 5                    |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP5               | Use odd tap filter 5                                  |
| 32             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER5            | 1: Enables filter for channel 5;<br>0: Disables       |
|                |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER _CH5        | HPF corner in values k from 2 to 10                   |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH5             | 1: HPF filter enabled for the channel;<br>0: Disabled |
|                |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER_TYPE6<2:0>      | Select stored coefficient set for filter 6            |
|                |     |     |     |     |     |     |    |    |    | Х  |    |    |    |    |    |    | DECBY8_6               | Enables decimate by 8 filter 6                        |
|                |     |     |     |     |     |     |    |    |    |    | Х  | х  |    |    |    |    | FILTER_MODE6<1:0>      | Set decimation factor for filter 6                    |
| 33             |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP6               | Use odd tap filter 6                                  |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER6            | Enables filter for channel 6                          |
|                |     |     | Х   | х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER _CH6        | HPF corner in values k from 2 to 10                   |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH6             | HPF filter enable for the channel                     |
|                |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER_TYPE7<2:0>      | Select stored coefficient set for filter 7            |
|                |     |     |     |     |     |     |    |    |    | Х  |    |    |    |    |    |    | DECBY8_7               | Enables decimate by 8 filter 7                        |
|                |     |     |     |     |     |     |    |    |    |    | Х  | Х  |    |    |    |    | FILTER_MODE7<1:0>      | Set decimation factor for filter 7                    |
| 34             |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP7               | Use odd tap filter 7                                  |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER7            | Enables filter for channel 7                          |
|                |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER _CH7        | HPF corner in values k from 2 to 10                   |
|                |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH7             | HPF filter enable for the channel                     |
|                |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER_TYPE8<2:0>      | Select stored coefficient set for filter 8            |
|                |     |     |     |     |     |     |    |    |    | Х  |    |    |    |    |    |    | DECBY8_8               | Enables decimate by 8 filter 8                        |
|                |     |     |     |     |     |     |    |    |    |    | Х  | Х  |    |    |    |    | FILTER_MODE8<1:0>      | Set decimation factor for filter 8                    |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP8               | Use odd tap filter 8                                  |
| 35             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | х  | USE_FILTER8            | 1: Enables filter for channel 8;<br>0: Disables       |
|                |     |     | х   | х   | х   | х   |    |    |    |    |    |    |    |    |    |    | HPF_CORNER_CH8         | HPF corner in values k from 2 to 10                   |
|                |     | х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH8             | 1: HPF filter enable for the channel;<br>0: Disables  |



# Register Maps (接下页)

| 表 6. Summary of F | Functions Supported by Serial Interface <sup>(</sup> | <sup>1)(2)(3)(4)</sup> (接下页) |
|-------------------|------------------------------------------------------|------------------------------|
|-------------------|------------------------------------------------------|------------------------------|

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                | DESCRIPTION                                                                                                                                                                                |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  | Х  | DATA_RATE<1:0>      | Select output frame clock rate. Please see Output Data Rate Control.                                                                                                                       |
| 42             | x   |     |     |     |     |     |    |    |    |    |    |    | x  |    |    |    | EXT_REF_VCM         | Drive external reference mode through:<br>D15 = D3 = 1: the VCM pin;<br>D15 = D3 = 0: REFT and REFB pins.<br>Note: 0xF0[15] should be set as '1' to enable the external reference<br>mode. |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  |    |    |    |    |    | PHASE_DDR<1:0>      | Controls phase of LCLK output relative to data                                                                                                                                             |
| 45             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | 0  | х  | PAT_DESKEW          | 1: Enable deskew pattern mode;<br>0: Inactive                                                                                                                                              |
| 43             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | х  | 0  | PAT_SYNC            | 1: Enable sync pattern mode;<br>0: Inactive                                                                                                                                                |
|                | 1   |     |     |     |     |     |    |    |    |    |    |    |    |    |    | x  | EN_2WIRE            | 1: 2-wire LVDS output;<br>0: 1-wire LVDS output.<br>Note: ~250us PLL settling time is required after programming the<br>EN_2WIRE bit from <i>Default States After Reset</i> .              |
|                | 1   |     |     |     |     |     |    |    |    |    |    |    |    | х  |    |    | BTC_MODE            | 1: 2s complement; (ADC data output format)<br>0: Binary Offset (ADC data output format)                                                                                                    |
|                | 1   |     |     |     |     |     |    |    |    |    |    |    | х  |    |    |    | MSB_FIRST           | 1: MSB First;<br>0: LSB First                                                                                                                                                              |
| 46             | 1   |     |     |     |     |     |    |    |    |    |    | х  |    |    |    |    | EN_SDR              | 1:SDR Bit Clock;<br>0: DDR Bit Clock                                                                                                                                                       |
|                | 1   |     |     |     | x   | x   | x  | x  |    |    |    |    |    |    |    |    | EN_BIT_SER          | Output serialization mode.<br>0001: 10 bit (EN_10BIT)<br>0010: 12 bit (EN_12BIT)<br>0100: 14 bit (EN_14BIT)<br>1000: 16 bit (EN_16BIT)                                                     |
|                | 1   |     | x   |     |     |     |    |    |    |    |    |    |    |    |    |    | FALL_SDR            | 1: Controls LCLK rising or falling edge comes in the middle of data<br>window when operating in SDR output mode; 0: At the edge of data<br>window.                                         |
| 50             | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_Ch1234_to_OUT1A | OUT1A Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_Ch1234_to_OUT1B | OUT1B Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_Ch1234_to_OUT2A | OUT2A Pin pair to channel data mapping selection                                                                                                                                           |
| 51             | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_Ch1234_to_OUT2B | OUT2B Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_Ch1234_to_OUT3A | OUT3A Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_Ch1234_to_OUT3B | OUT3B Pin pair to channel data mapping selection                                                                                                                                           |
| 50             | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_Ch1234_to_OUT4A | OUT4A Pin pair to channel data mapping selection                                                                                                                                           |
| 52             | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | х  |    |    |    |    | MAP_Ch1234_to_OUT4B | OUT4B Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_Ch5678_to_OUT5B | OUT5B Pin pair to channel data mapping selection                                                                                                                                           |
| 53             | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_Ch5678_to_OUT5A | OUT5A Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_Ch5678_to_OUT6B | OUT6B Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_Ch5678_to_OUT6A | OUT6A Pin pair to channel data mapping selection                                                                                                                                           |
| 54             | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_Ch5678_to_OUT7B | OUT7B Pin pair to channel data mapping selection                                                                                                                                           |
|                | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_Ch5678_to_OUT7A | OUT7A Pin pair to channel data mapping selection                                                                                                                                           |



# Register Maps (接下页)

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                | DESCRIPTION                                                                                                                                                 |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EE             | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_Ch5678_to_OUT8B | OUT8B Pin pair to channel data mapping selection                                                                                                            |
| 55             | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_Ch5678_to_OUT8A | OUT8A Pin pair to channel data mapping selection                                                                                                            |
| F0             | х   |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    | EN_EXT_REF          | 1: Enable external reference mode. the voltage reference can be<br>applied on either REFP and REFB pins or VCM pin.<br>0: Default: internal reference mode. |

TEXAS INSTRUMENTS

www.ti.com.cn

### 9.6.1 Description Of Serial Registers

### 9.6.1.1 Power-Down Modes

|                |     |     |     |     |     | -   | •  |    | -  | -  |    | 5  |    |    |    |    |              |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--------------|
| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME         |
| 0F             |     |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | PDN_CH<8:1>  |
|                |     |     |     |     |     |     |    | Х  |    |    |    |    |    |    |    |    | PDN_PARTIAL  |
|                |     |     |     |     |     |     | Х  |    |    |    |    |    |    |    |    |    | PDN_COMPLETE |
|                |     |     |     |     |     | х   |    |    |    |    |    |    |    |    |    |    | PDN_PIN_CFG  |

表 7. Power-Down Mode Register

Each of the eight channels can be individually powered down. PDN\_CH<N> controls the power-down mode for ADC channel <N>. In addition to channel-specific power-down, the ADS5294 also has two global power-down modes:

- 1. The partial power-down mode partially powers down the chip. Recovery time from the partial power-down mode is about 10 µs provided that the clock has been running for at least 50 µs before exiting this mode.
- 2. The complete power-down mode completely powers down the chip This mode involves a much longer recovery time 100 µs.

In addition to programming the chip in either of these two power-down modes (through either the PDN\_PARTIAL or PDN\_COMPLETE bits), the PD pin itself can be configured as either a partial power-down pin or a complete power-down pin control. For example, if PDN\_PIN\_CFG=0 (default), when the PD pin is high, the device enters complete power-down mode. However, if PDN\_PIN\_CFG=1, when the PD pin is high, the device enters partial power-down mode.

### 9.6.1.2 Low Frequency Noise Suppression Mode

### 表 8. Low Frequency Noise Suppression Mode Register

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME         |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--------------|
| 14             |     |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | LFNS_CH<8:1> |

The low-frequency noise suppression mode is useful in applications where good noise performance is desired in the frequency band of 0 to 1 MHz (around DC). Setting this mode shifts the low-frequency noise of the ADS5294 to approximately Fs / 2, thereby, moving the noise floor around DC to a much lower value. LFNS\_CH<8:1> enables this mode individually for each channel. See  $\[mathbf{S}\]$  38 and  $\[mathbf{S}\]$  39.

### 9.6.1.3 Analog Input Invert

### 表 9. Analog Input Invert Register

|                |     |     |     |     |     |     |    | -  |    |    |    | •  |    |    |    |    |                |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----------------|
| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME           |
| 24             |     |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | INVERT_CH<8:1> |



Generally,  $IN_P$  pin represents the positive analog input pin, and INN represents the complementary negative input. Setting the bits marked INVERT\_CH<8:1> (individual control for each channel) causes the inputs to be swapped.  $IN_N$  now represents the positive input, and  $IN_P$  the negative input.

### 9.6.1.4 LVDS Test Patterns

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------|
| 23             | Х   | Х   | Х   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | PRBS_SEED<15:0>     |
| 24             | Х   | Х   | Х   | Х   | Х   | Х   | Х  |    |    |    |    |    |    |    |    |    | PRBS_SEED<22:16>    |
|                |     |     |     |     |     |     |    |    |    | Х  | 0  | 0  |    |    |    |    | EN_RAMP             |
|                |     |     |     |     |     |     |    |    |    | 0  | Х  | 0  |    |    |    |    | DUALCUSTOM_PAT      |
|                |     |     |     |     |     |     |    |    |    | 0  | 0  | Х  |    |    |    |    | SINGLE_CUSTOM_PAT   |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  | Х  | BITS_CUSTOM1<13:12> |
| 25             |     |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  |    |    | BITS_CUSTOM2<13:12> |
| 20             |     |     |     |     |     |     |    | Х  |    |    |    |    |    |    |    |    | TP_SOFT_SYNC        |
|                |     |     |     | Х   |     |     |    |    |    |    |    |    |    |    |    |    | PRBS_TP_EN          |
|                |     |     | Х   |     |     |     |    |    |    |    |    |    |    |    |    |    | PRBS_MODE_2         |
|                |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | PRBS_SEED_FROM_REG  |
|                | Х   |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    | TP_HARD_SYNC        |
| 26             | Х   | Х   | Х   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  |    |    |    |    | BITS_CUSTOM1<11:0>  |
| 27             | Х   | Х   | Х   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  |    |    |    |    | BITS_CUSTOM2<11:0>  |
| 45             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | 0  | Х  | PAT_DESKEW          |
| 40             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  | 0  | PAT_SYNC            |

### 表 10. LVDS Test Patterns

The ADS5294 can output a variety of test patterns on the LVDS outputs. These test patterns replace the normal ADC data output. All these patterns can be synchronized across devices by the sync function either through the hardware SYNC pin or the software sync bit TP\_SOFT\_SYNC bit in register 0x25. When set, the TP\_HARD\_SYNC bit enables the test patterns to be synchronized by the hardware SYNC Pin. When the software sync bit TP\_SOFT\_SYNC is set, special timing is needed.

- Setting EN\_RAMP to '1' causes all the channels to output a repeating full-scale ramp pattern. The ramp increments from zero code to full-scale code in steps of 1 LSB every clock cycle. After hitting the full-scale code, it returns back to zero code and ramps again.
- The device can also be programmed to output a constant code by setting SINGLE\_CUSTOM\_PAT to '1', and programming the desired code in BITS\_CUSTOM1<13:0>. In this mode, BITS\_CUSTOM1<13:0> take the place of the 14-bit ADC data at the output, and are controlled by LSB-first and MSB-first modes the same way as normal ADC data are controlled.
- The device can also toggle between two consecutive codes, by programming DUAL\_CUSTOM\_PAT to '1'. The two codes are represented by the contents of BITS\_CUSTOM1<13:0> and BITS\_CUSTOM2<13:0>.
- In addition to custom patterns, the device may also be made to output two preset patterns:
  - **Deskew patten** Set using PAT\_DESKEW, this mode replaces the 14-bit ADC output D<13:0> with the 010101010101010101 word.
  - Sync pattern Set using PAT\_SYNC, the normal ADC word is replaced by a fixed 11111110000000 word.
  - PRBS patterns The device can give 9-bit or 23-bit LFSR Pseudo random pattern on the channel outputs that are controlled by the register 0x25. To enable the PRBS pattern PRBS\_TP\_EN bit in the register 0x25 needs to be set. The default is the 23-bit LFSR. To select the 9-bit LFSR, set the PRBS\_MODE\_2 bit. The seed value for the PRBS patterns can be chosen by enabling the PRBS\_SEED\_FROM\_REG bit to 1 and the value written to the PRBS\_SEED registers in 0x24 and 0x23.

### 注

Only one of these patterns should be active at any given instant.

### 9.6.1.5 Bit-Byte-Word Wise Output

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                      |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------------|
|                | х   |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    | EN_BITORDER               |
| 28             | 1   |     |     |     |     |     |    | х  |    |    |    |    |    |    |    |    | BIT_WISE                  |
|                | 1   |     |     |     |     |     |    |    | х  | х  | Х  | х  | Х  | Х  | Х  | х  | EN_WORDWISE_BY_CH<7<br>:> |

### 表 11. Bit-Byte-Word Wise Output

Register 0x28 selects the LVDS ADC output as bit-wise, byte-wise, or word-wise in the 2-wire mode. 图 53 and 图 54 show the details.



图 53. 12-Bit Word Wise





图 54. 14-Bit Word Wise

### 9.6.1.6 Digital Processing Blocks

The ADS5294 integrates a set of commonly-used digital functions to ease system design. These functions are shown in the digital block diagram of  $\mathbb{E}$  55 and described in the following sections.

### TEXAS INSTRUMENTS

www.ti.com.cn

### ADS5294

ZHCS303E - NOVEMBER 2011 - REVISED APRIL 2018



图 55. Digital Processing Block Diagram



### 9.6.1.7 Programmable Digital Gain

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME          |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------|
| 2A             |     |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | GAIN_CH1<3:0> |
|                |     |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | GAIN_CH2<3:0> |
|                |     |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | GAIN_CH3<3:0> |
|                | Х   | Х   | Х   | Х   |     |     |    |    |    |    |    |    |    |    |    |    | GAIN_CH4<3:0> |
| 2B             | Х   | Х   | Х   | Х   |     |     |    |    |    |    |    |    |    |    |    |    | GAIN_CH5<3:0> |
|                |     |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | GAIN_CH6<3:0> |
|                |     |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | GAIN_CH7<3:0> |
|                |     |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | GAIN_CH8<3:0> |

### 表 12. Programmable Digital Gain

In applications where the full-scale swing of the analog input signal is much less than the 2 V<sub>PP</sub> range supported by the ADS5294, a programmable gain is set to achieve the full-scale output code even with a lower analog input swing. The programmable gain for each channel is set individually using a set of four bits, indicated as GAIN\_CHN<3:0> for Channel N. The gain setting is coded in binary from 0 to 12 dB as shown in  $\frac{1}{5}$  13.

| GAIN_CHN<3> | GAIN_CHN<2> | GAIN_CHN<1> | GAIN_CHN<0> | CHANNEL N GAIN SETTING |
|-------------|-------------|-------------|-------------|------------------------|
| 0           | 0           | 0           | 0           | 0 dB                   |
| 0           | 0           | 0           | 1           | 1 dB                   |
| 0           | 0           | 1           | 0           | 2 dB                   |
| 0           | 0           | 1           | 1           | 3 dB                   |
| 0           | 1           | 0           | 0           | 4 dB                   |
| 0           | 1           | 0           | 1           | 5 dB                   |
| 0           | 1           | 1           | 0           | 6 dB                   |
| 0           | 1           | 1           | 1           | 7 dB                   |
| 1           | 0           | 0           | 0           | 8 dB                   |
| 1           | 0           | 0           | 1           | 9 dB                   |
| 1           | 0           | 1           | 0           | 10 dB                  |
| 1           | 0           | 1           | 1           | 11 dB                  |
| 1           | 1           | 0           | 0           | 12 dB                  |
| 1           | 1           | 0           | 1           | Do not use             |
| 1           | 1           | 1           | 0           | Do not use             |
| 1           | 1           | 1           | 1           | Do not use             |

### 表 13. Gain Setting for Channel N

### 9.6.1.8 Channel Averaging

表 14. Channel Averaging

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME           |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----------------|
| 29             |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | EN_CHANNEL_AVG |
| 2C             |     |     |     |     |     | Х   | Х  |    |    |    |    |    |    |    |    |    | AVG_CTRL4<1:0> |
|                |     |     |     |     |     |     |    |    | Х  | Х  |    |    |    |    |    |    | AVG_CTRL3<1:0> |
|                |     |     |     |     |     |     |    |    |    |    |    | Х  | Х  |    |    |    | AVG_CTRL2<1:0> |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  | Х  | AVG_CTRL1<1:0> |
| 2D             |     |     |     |     |     | Х   | Х  |    |    |    |    |    |    |    |    |    | AVG_CTRL8<1:0> |
|                |     |     |     |     |     |     |    |    | Х  | Х  |    |    |    |    |    |    | AVG_CTRL7<1:0> |
|                |     |     |     |     |     |     |    |    |    |    |    | Х  | Х  |    |    |    | AVG_CTRL6<1:0> |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  | Х  | AVG_CTRL5<1:0> |

In the default mode of operation, the LVDS outputs <8..1> contain the data of the ADC Channels <8..1>. By setting the EN\_CHANNEL\_AVG bit to '1', the outputs from multiple channels can be averaged. The resulting outputs from the Channel averaging block (which is bypassed in the default mode) are referred to as Bins. The contents of the Bins <8..1> come out on the LVDS outputs <8..1>. The contents of each of the eight Bins are determined by the register bits marked AVG\_CTRL*n*<1:0> where *n* stands for the Bin number. The different settings are shown in the following table:

| AVG_CTRL1<1>                                                                                                                                                                                                       | AVG_CTRL1<0>                                                                                                                                                                                                                                                                                                                                                                                                                                            | Contents of Bin 1                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Zero                                                                                                                                                                                                                                                                                                                                                       |
| 0                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC Channel 1                                                                                                                                                                                                                                                                                                                                              |
| 1                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Average of ADC Channel 1, 2                                                                                                                                                                                                                                                                                                                                |
| 1                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Average of ADC Channel 1, 2, 3, 4                                                                                                                                                                                                                                                                                                                          |
| AVG_CTRL2<1>                                                                                                                                                                                                       | AVG_CTRL2<0>                                                                                                                                                                                                                                                                                                                                                                                                                                            | Contents of Bin 2                                                                                                                                                                                                                                                                                                                                          |
| 0                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Zero                                                                                                                                                                                                                                                                                                                                                       |
| 0                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC Channel 2                                                                                                                                                                                                                                                                                                                                              |
| 1                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC Channel 3                                                                                                                                                                                                                                                                                                                                              |
| 1                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Average of ADC Channel 3, 4                                                                                                                                                                                                                                                                                                                                |
| AVG_CTRL3<1>                                                                                                                                                                                                       | AVG_CTRL3<0>                                                                                                                                                                                                                                                                                                                                                                                                                                            | Contents of Bin 3                                                                                                                                                                                                                                                                                                                                          |
| 0                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Zero                                                                                                                                                                                                                                                                                                                                                       |
| 0                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC Channel 3                                                                                                                                                                                                                                                                                                                                              |
| 1                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC Channel 2                                                                                                                                                                                                                                                                                                                                              |
| 1                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Average of ADC Channel 1, 2                                                                                                                                                                                                                                                                                                                                |
| AVG_CTRL4<1>                                                                                                                                                                                                       | AVG_CTRL4<0>                                                                                                                                                                                                                                                                                                                                                                                                                                            | Contents of Bin 4                                                                                                                                                                                                                                                                                                                                          |
| 0                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Zero                                                                                                                                                                                                                                                                                                                                                       |
| 0                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC Channel 4                                                                                                                                                                                                                                                                                                                                              |
| 1                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Average of ADC Channel 3, 4                                                                                                                                                                                                                                                                                                                                |
| 1                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Average of ADC Channel 1, 2, 3, 4                                                                                                                                                                                                                                                                                                                          |
| AVG_CTRL5<1>                                                                                                                                                                                                       | AVG_CTRL5<0>                                                                                                                                                                                                                                                                                                                                                                                                                                            | Contents of Bin 5                                                                                                                                                                                                                                                                                                                                          |
| 0                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Zero                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                            |
| 0                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADC Channel 5                                                                                                                                                                                                                                                                                                                                              |
| 0                                                                                                                                                                                                                  | 1<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ADC Channel 5<br>Average of ADC Channel 5, 6                                                                                                                                                                                                                                                                                                               |
| 0<br>1<br>1                                                                                                                                                                                                        | 1<br>0<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                             | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8                                                                                                                                                                                                                                                                          |
| 0<br>1<br>1<br>AVG_CTRL6<1>                                                                                                                                                                                        | 1<br>0<br>1<br>AVG_CTRL6<0>                                                                                                                                                                                                                                                                                                                                                                                                                             | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6                                                                                                                                                                                                                                                     |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0                                                                                                                                                                                   | 1<br>0<br>1<br>AVG_CTRL6<0><br>0                                                                                                                                                                                                                                                                                                                                                                                                                        | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero                                                                                                                                                                                                                                             |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0                                                                                                                                                                              | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1                                                                                                                                                                                                                                                                                                                                                                                                                   | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6                                                                                                                                                                                                                            |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1                                                                                                                                                                         | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0                                                                                                                                                                                                                                                                                                                                                                                                              | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7                                                                                                                                                                                                           |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>1                                                                                                                                                               | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>1<br>0<br>1                                                                                                                                                                                                                                                                                                                                                                                                    | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8                                                                                                                                                                            |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1>                                                                                                                                                    | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>0<br>1<br>AVG_CTRL7<0>                                                                                                                                                                                                                                                                                                                                                                               | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7                                                                                                                                                       |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0                                                                                                                                               | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0                                                                                                                                                                                                                                                                                                                                                                          | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero                                                                                                                                               |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0<br>0<br>0<br>0                                                                                                                                | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0<br>1                                                                                                                                                                                                                                                                                                                                                                     | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero<br>ADC Channel 7                                                                                                                              |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1                                                                         | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0<br>1<br>0<br>1<br>0<br>0                                                                                                                                                                                                                                                                                                                                                           | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero<br>ADC Channel 7<br>ADC Channel 7<br>ADC Channel 6                                                                                            |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1                                                                    | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0<br>1<br>1<br>0<br>1<br>1<br>0<br>1                                                                                                                                                                                                                                                                                                                                                 | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero<br>ADC Channel 7<br>ADC Channel 7<br>ADC Channel 6<br>AVerage of ADC Channel 6, 5                                                             |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0<br>0<br>1<br>1<br>AVG_CTRL8<1>                                                                                                                | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>0                                                                                                                                                                                                                                                                                                                             | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero<br>ADC Channel 7<br>ADC Channel 7<br>ADC Channel 6<br>AVerage of ADC Channel 6, 5<br>Contents of Bin 8                                        |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0<br>0<br>1<br>1<br>AVG_CTRL8<1><br>0                                                                                                           | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0<br>1<br>1<br>0<br>1<br>1<br>0<br>1<br>4VG_CTRL8<0><br>0                                                                                                                                                                                                                                                                                                                            | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero<br>ADC Channel 7<br>ADC Channel 7<br>ADC Channel 6<br>ADC Channel 6<br>Average of ADC Channel 6, 5<br>Contents of Bin 8<br>Zero               |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0<br>0<br>1<br>1<br>AVG_CTRL8<1><br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                      | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0<br>1<br>0<br>1<br>0<br>1<br>AVG_CTRL8<0><br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                            | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero<br>ADC Channel 7<br>ADC Channel 6<br>Average of ADC Channel 6, 5<br>Contents of Bin 8<br>Zero<br>ADC Channel 8                                |
| 0<br>1<br>1<br>AVG_CTRL6<1><br>0<br>0<br>1<br>1<br>AVG_CTRL7<1><br>0<br>0<br>1<br>1<br>AVG_CTRL8<1><br>0<br>0<br>1<br>1<br>1<br>AVG_CTRL8<1><br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>0<br>1<br>AVG_CTRL6<0><br>0<br>1<br>0<br>1<br>AVG_CTRL7<0><br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>AVG_CTRL8<0><br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>1<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | ADC Channel 5<br>Average of ADC Channel 5, 6<br>Average of ADC Channel 5, 6, 7, 8<br>Contents of Bin 6<br>Zero<br>ADC Channel 6<br>ADC Channel 7<br>Average of ADC Channel 7, 8<br>Contents of Bin 7<br>Zero<br>ADC Channel 7<br>ADC Channel 6<br>Average of ADC Channel 6, 5<br>Contents of Bin 8<br>Zero<br>ADC Channel 8<br>Average of ADC Channel 7, 8 |

### 表 15. Channel Averaging



When the contents of a particular Bin is set to zero, then the LVDS buffer corresponding to that Bin gets automatically powered down.

### 9.6.1.9 Decimation Filter

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                   |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|------------------------|
| 29             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | Х  |    | GLOBAL_EN_FILTER       |
| 2E             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER1_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER1_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP1               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER1            |
| 2F             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER2_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER2_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP2               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER2            |
| 30             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER3_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER3_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP3               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER3            |
| 31             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER4_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER4_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP4               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER4            |
| 32             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER5_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER5_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP5               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER5            |
| 33             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER6_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER6_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP6               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER6            |
| 34             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER7_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER7_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP7               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER7            |
| 35             |     |     |     |     |     |     | Х  | Х  | Х  |    |    |    |    |    |    |    | FILTER8_COEFF_SET<2:0> |
|                |     |     |     |     |     |     |    |    |    | Х  | Х  | Х  |    |    |    |    | FILTER8_RATE<2:0>      |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | ODD_TAP8               |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | Х  | USE_FILTER8            |
|                |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |                        |

### 表 16. Decimation Filter

The decimation filter is implemented as 24-tap FIR with symmetrical coefficients (each coefficient is 12-bit signed). The filter equation is:

$$y(n) = \left(\frac{1}{2^{11}}\right) \times \left[(h_0 \times x(n) + h_1 \times x(n-1) + h_2 \times x(n-2) + \dots + h_{11} \times x(n-11) + h_{11} \times x(n-12) \dots + h_1 \times x(n-22) + h_0 \times x(n-23)\right]$$
(2)

By setting the register bit <ODD\_TAPn> = 1, a 23-tap FIR is implemented:

$$y(n) = \left(\frac{1}{2^{11}}\right) \times \left[(h_0 \times x(n) + h_1 \times x(n-1) + h_2 \times x(n-2) + ... + h_{10} \times x(n-10) + h_{11} \times x(n-11) + h_{10} \times x(n-12) ... + h_1 \times x(n-21) + h_0 \times x(n-22)\right]$$
(3)

In  $\Delta \pm 3$ , *h*0, *h*1 ...*h*<sub>11</sub> are 12-bit signed representation of the coefficients, *x*(*n*) is the input data sequence to the filter and *y*(*n*) is the filter output sequence.

#### ADS5294 ZHCS303E – NOVEMBER 2011 – REVISED APRIL 2018



www.ti.com.cn

A decimation filter can be introduced at the output of each channel. To enable this feature, the GLOBAL\_EN\_FILTER should be set to '1'. Setting this bit to '1' increases the overall latency of each channel to 20 clock cycles irrespective of whether the filter for that particular channel has been chosen or not (using the USE\_FILTER bit). The bits marked FILTER*n*\_COEFF\_SET<2:0>, FILTER*n*\_RATE<2:0>, ODD\_TAP*n* and USE\_FILTER*n* represent the controls for the filter for Channel *n*. Note that these bits are functional only when the GLOBAL\_EN\_FILTER gets set to '1' and USE\_FILTERn bit is set to '1'. For illustration, the controls for channel 1 are listed in  $\frac{1}{5}$  17:

The USE\_FILTER1 bit determines whether the filter for Channel 1 is used or not. When this bit is set to '1', the filter for channel 1 is enabled. When this bit is set to '0', the filter for channel 1 is disabled but the channel data passes through a dummy delay so that the overall latency of channel 1 is 20 clock cycles. With the USE\_FILTER1 bit set to '1', the characteristics of the filter can be set by using the other sets of bits.

The ADS5294 has six sets of filter coefficients stored in memory. Each of these sets define a unique pass band in the frequency domain and contain 12 coefficients (each coefficient is 12-bit long). These 12 coefficients are used to implement either a symmetric 24-tap (even-tap) filter, or a symmetric 23-tap (odd-tap) filter. Setting the register bit ODD\_TAP1 to '1' enables the odd-tap configuration (the default is even tap with this bit set to '0') for Channel 1. The bits FILTER1\_COEFF\_SET<2:0> are used to choose the required set of coefficients for Channel 1.

The passbands corresponding to of each of these filter coefficient sets is shown in 图 56



Coefficient Sets 1 and 2 are the most appropriate when decimation by a factor of 2 is required, whereas Coefficient Sets 3, 4, 5, and 6 are appropriate when decimation by a factor of 4 is desired. The computation rate of the filter output is set independently using the bits FILTERn\_RATE<2:0>. The settings are shown in  $\frac{1}{5}$  17.



# 表 17. Digital Filters

| DECIMATION        | TYPE OF FILTER                                                                     | DATA_RAT<br>E> | FILTERn_RA<br>TE | FILTERn_CO<br>EFF_SET | ODD_TAP | USE_FILTE<br>R_CHn | EN_CUSTOM_<br>FILT |
|-------------------|------------------------------------------------------------------------------------|----------------|------------------|-----------------------|---------|--------------------|--------------------|
| Desimate by 2     | Built-in <b>low-pass odd-tap</b> filter (pass band = 0 to $f_S/4$ )                | 01             | 000              | 000                   | 1       | 1                  | 0                  |
| Decimate by 2     | Built-in highpass odd-tap filter (pass band = $f_S/4$ to $f_S/2$ )                 | 01             | 000              | 001                   | 1       | 1                  | 0                  |
|                   | Built-in <b>lowpass even-tap</b> filter (pass band = 0 to $f_S/8$ )                | 10             | 001              | 010                   | 0       | 1                  | 0                  |
|                   | Built-in first <b>bandpass even tap</b> filter(pass band = $f_S/8$ to $f_S/4$ )    | 10             | 001              | 011                   | 0       | 1                  | 0                  |
| Decimate by 4     | Built-in second <b>bandpass even tap</b> filter(pass band = $f_S/4$ to 3 $f_S/8$ ) | 10             | 001              | 100                   | 0       | 1                  | 0                  |
|                   | Built-in highpass odd tap filter (pass band = $3 f_S/8$ to $f_S/2$ )               | 10             | 001              | 101                   | 1       | 1                  | 0                  |
| Decimate by 2     | Custom filter (user-programmable coefficients)                                     | 01             | 000              | 000                   | 0 and 1 | 1                  | 1                  |
| Decimate by 4     | Custom filter (user-programmable coefficients)                                     | 10             | 001              | 000                   | 0 and 1 | 1                  | 1                  |
| Decimate by 8     | Custom filter (user-programmable coefficients)                                     | 11             | 100              | 000                   | 0 and 1 | 1                  | 1                  |
| Bypass decimation | Custom filter (user-programmable coefficients)                                     | 00             | 011              | 000                   | 0 and 1 | 1                  | 1                  |
| Note: EN_CUSTOM_  | FILT is the D15 of register 5A (Hex) to B9 (Hex).                                  |                |                  |                       |         |                    |                    |

The choice of the odd or even tap setting, filter coefficient set, and the filter rate uniquely determines the filter to be used. In addition to the preset filter coefficients, the coefficients for each of the eight filter channels can be programmed by the user. Each of the eight channels has 12 programmable coefficients, each 12-bit long. The 96 registers with addresses from 5A (Hex) to B9 (Hex) are used to program these eight sets of 12 programmable coefficients. Registers 5A to 65 are used to program the first filter, with the first coefficient occupying the bits D11..D0 of register 5A, the second coefficient occupying the bits D11..D0 of register 5B, and so on. Similarly registers 66 (Hex) to 71 (Hex) are used to program the second filter, and so on.

When programming the filter coefficients, the D15 bit, EN\_CUSTOM\_FILT, of each of the 12 registers corresponding to that filter should be set to '1'. If the D15 bit of these 12 registers is set to '0', then the preset coefficient (as programmed by FILTERn\_COEFF\_SET<2:0>) is used even if the bits D11..D0 get programmed. By setting or not setting the D15 bits of individual filter channels to '1', some filters can be made to operate with preset coefficient sets, and some others can be made to simultaneously operate with programmed coefficient sets.

表 18. Highpass Filter

|                |     |     |     |     |     |     | -  |    |    | •  |    |    |    |    |    |    |                |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----------------|
| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME           |
| 2E             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH1 |
| 2E             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH1     |
| 2F             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH2 |
| 2F             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH2     |
| 30             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH3 |
| 30             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH3     |
| 31             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH4 |
| 31             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH4     |
| 32             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH5 |
| 32             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH5     |
| 33             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH6 |
| 33             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH6     |
| 34             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH7 |
| 34             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH7     |
| 35             |     |     | Х   | Х   | Х   | Х   |    |    |    |    |    |    |    |    |    |    | HPF_corner_CH8 |
| 35             |     | Х   |     |     |     |     |    |    |    |    |    |    |    |    |    |    | HPF_EN_CH8     |

### 9.6.1.10 Highpass Filter

This group of registers controls the characteristics of a digital highpass transfer function applied to the output data, using  $\Delta \pm 4$ :

$$y(n) = \frac{2^{k}}{2^{k}+1}[x(n)-x(n-1)+y(n-1)]$$

where

ÈXAS **NSTRUMENTS** 

www.ti.com.cn

(4)

k is set as described by the HPF\_corner registers (one for each channel).

The HPF\_EN bit in each register must be set to enable the HPF feature for each channel.

### 9.6.1.11 Bit-Clock Programmability

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME           |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----------------|
| 42             |     |     |     |     |     |     |    |    |    | Х  | Х  |    |    |    |    |    | PHASE_DDR<1:0> |
| 46             | 1   |     |     |     |     |     |    |    |    |    |    | Х  |    |    |    |    | EN_SDR         |
| 46             | 1   |     | Х   |     |     |     |    |    |    |    |    |    |    |    |    |    | FALL_SDR       |

表 19. Bit-Clock Programmability

The output interface of the ADS5294 is normally a DDR interface, with the LCLK rising edge and falling edge transitions in the middle of alternate data windows. This default phase is shown in 🛽 57.



图 57. Default Phase of LCLK

The phase of LCLK is programmed relative to the output frame clock and data using bits PHASE\_DDR<1:0>. The LCLK phase modes are shown in **8** 58.



图 58. Phase Programmability Modes for LCLK



In addition to programming the phase of the LCLK in the DDR mode, the device also operates in SDR mode by setting bit EN\_SDR to 1. In SDR mode, the bit clock (LCLK) is output at 14-times the input clock, or twice the rate as in DDR mode. Depending on the state of FALL\_SDR, the LCLK may be output in either of the two manners shown in 🕅 59. As can be seen in 🕅 59, only the LCLK rising (or falling edge) is used to capture the output data in SDR mode. The SDR mode does not work well beyond 40 MSPS because the LCLK frequency will become very high.



### 9.6.1.12 Output Data Rate Control

表 20. Output Data Rate Control

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1           | D0           |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|--------------|--------------|
| 38             |     |     |     |     |     |     |    |    |    |    |    |    |    |    | DATA_RATE<1> | DATA_RATE<0> |

In the default mode of operation, the data rate at the output of the ADS5294 is at the sampling rate of the ADC which is true even when the custom pattern generator is enabled. In addition, both output data rate and sampling rate can be configured to a sub-multiple of the input clock rate.

With the DATA\_RATE<1:0> control, the output data rate is programmed to be a sub-multiple of the ADC sampling rate. This feature is used to lower the output data rate, for example, when the decimation filter is used. Without enabling the decimation filter, the sub-multiple ADC sampling rate feature is used.

The different settings are listed in 表 21.

| 表 | 21. | Output | Data | Rates |
|---|-----|--------|------|-------|
|---|-----|--------|------|-------|

| DATA_RATE<1> | DATA_RATE<0> | OUTPUT DATA RATE           |
|--------------|--------------|----------------------------|
| 0            | 0            | Same as ADC sampling rate  |
| 0            | 1            | 1 / 2 of ADC sampling rate |
| 1            | 0            | 1 / 4 of ADC sampling rate |

TEXAS INSTRUMENTS

#### www.ti.com.cn

### 表 21. Output Data Rates (接下页)

| DATA_RATE<1> | DATA_RATE<0> | OUTPUT DATA RATE           |
|--------------|--------------|----------------------------|
| 1            | 1            | 1 / 8 of ADC sampling rate |

### 9.6.1.13 Synchronization Pulse

| 表 | 22. | Synch | nroniza | ation | Pulse |
|---|-----|-------|---------|-------|-------|
|---|-----|-------|---------|-------|-------|

| ADDR.<br>(HEX) | D15          | D14 | D13     | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----------------|--------------|-----|---------|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 25             | TP_HARD_SYNC |     |         |     |     |     |    |    |    |    |    |    |    |    |    |    |
| 02             |              |     | EN_SYNC |     |     |     |    |    |    |    |    |    |    |    |    |    |

The SYNC pin synchronizes the data output from channels within the same chip or from channels across chips when decimation filters are used with reduced output data rate.

When the decimation filters are used (for example, the decimate-by-two filter is enabled), then, effectively, the device outputs one digital code for every two analog input samples. If the SYNC function is not enabled, then the filters are not synchronized (even within a chip) which means that one channel is sending out codes corresponding to input samples N, N + 1 and so on, while another may be sending out code corresponding to N + 1, N + 2, and so on.

To achieve synchronization, the SYNC pulse must arrive at all the ADS529x chips at the same time instant (as shown in the timing diagram of 860

The ADS5294 generates an internal synchronization signal which is used to reset the internal clock dividers used by the decimation filter.

Using the SYNC signal in this way ensures that all channels will output digital codes corresponding to the same set of input samples.

### SYNC Timings:

Synchronizing the filters using the SYNC pin is enabled by default. No register bits are required to be written. Even EN\_SYNC bit is not required. It is important for register bit TP\_HARD\_SYNC to be 0 for this mode to work. As shown by 🕅 60, the SYNC rising edge can be positioned anywhere within the window. The width of the SYNC must be at least one clock cycle.



### 图 60. Synchronization Pulse Timing

Note that the SYNC DOES NOT synchronize the sampling instants of the ADC across chips. All channels within a single chip sample their analog inputs simultaneously. The input clock needs to be routed to both chips with identical length to ensure that channels across two chips will sample their analog inputs simultaneously. Taking this step ensures that the input clocks arrive at both of the chips at the same time. This should be handled in the board design and routing. The SYNC pin cannot be used to synchronize the sampling instants.



In addition to the above, the SYNC also synchronizes the RAMP test patterns across channels. In order to synchronize the test patterns, TP\_HARD\_SYNC must be set as '1'. Setting TP\_HARD\_SYNC = 1 actually disables the sync of the filters.

### 9.6.1.14 External Reference Mode of Operation

The ADS5294 supports an external reference mode of operation in one of two ways:

- a. By forcing the reference voltages on the REFT and REFB pins.
- b. By applying the reference voltage on VCM pin.

This mode can be used to operate multiple ADS5294 chips with the same (externally applied) reference voltage.

Using the REF pins:

For normal operation, the device requires two reference voltages: REFT and REFB. By default, the device generates these two voltages internally. To enable the external reference mode, set the register bits as shown in  $\frac{1}{5}$  23 which powers down the internal reference amplifier and the two reference voltages are forced directly on the REFT and REFB pins as VREFT = 1.45 V ± 50 mV and VREFB = 0.45 V ±50 mV.

Note that the relation between the ADC full-scale input voltage and the applied reference voltages is

Full-scale input voltage =  $2 \times (VREFT - VREFB)$ 

Using the VCM pin:

In this mode, an external reference voltage VREFIN can be applied to the VCM pin such that

```
Full-scale input voltage = 2 \times \text{VREFIN x} (2 / 3)
```

To enable this mode, set the register bits as shown in  $\frac{1}{5}$  23 which changes the function of the VCM pin to an external reference input pin. The voltage applied on VCM must be 1.5 V ±50 mV.

### 表 23. External Reference Function

| Function                                    | EN_HIGH_ADDRS(<br>0x1[4]) | EN_EXT_REF (0xF0[15]) | EXT_REF_VCM<br>(0x42[15,3]) |
|---------------------------------------------|---------------------------|-----------------------|-----------------------------|
| External reference using REFT and REFB pins | 1                         | 1                     | 00                          |
| External reference using VCM pin            | 1                         | 1                     | 11                          |

### 9.6.1.15 Data Output Format Modes

### 表 24. Data Output Format Modes

| ADDR.<br>(HEX) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME      |
|----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|-----------|
| 46             | 1   |     |     |     |     |     |    |    |    |    |    |    |    | Х  |    |    | BTC_MODE  |
| 46             | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  |    |    |    | MSB_FIRST |

(5)

(6)

By default, the ADC output is in straight-offset binary mode. Programming the BTC\_MODE bit to '1' inverts the MSB, and the output becomes Binary 2s-complement mode. Also by default, the first bit of the frame (following the rising edge of CLKP) is the LSB of the ADC output. Programming the MSB\_FIRST mode inverts the bit order in the word, and the MSB is output as the first bit following CLKP rising edge.

### 9.6.1.16 Programmable Mapping Between Input Channels and Output Pins

| ADDR. | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME                |
|-------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------|
| 50    | 1   |     |     |     |     |     |    |    |    |    |    |    | х  | X  | Х  | х  | MAP CH1234 TO OUT1A |
|       | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_CH1234_TO_OUT1B |
|       | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_CH1234_TO_OUT2A |
| 51    | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_CH1234_TO_OUT2B |
|       | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_CH1234_TO_OUT3A |
|       | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_CH1234_TO_OUT3B |
| 52    | 1   |     |     |     |     |     |    |    | Х  |    |    |    |    | Х  | Х  | Х  | MAP_CH1234_TO_OUT4A |
|       | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_CH1234_TO_OUT4B |
| 53    | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_CH5678_TO_OUT5B |
|       | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_CH5678_TO_OUT5A |
|       | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_CH5678_TO_OUT6B |
| 54    | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_CH5678_TO_OUT6A |
|       | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_CH5678_TO_OUT7B |
|       | 1   |     |     |     | Х   | Х   | Х  | Х  |    |    |    |    |    |    |    |    | MAP_CH5678_TO_OUT7A |
| 55    | 1   |     |     |     |     |     |    |    |    |    |    |    | Х  | Х  | Х  | Х  | MAP_CH5678_TO_OUT8B |
|       | 1   |     |     |     |     |     |    |    | Х  | Х  | Х  | Х  |    |    |    |    | MAP_CH5678_TO_OUT8A |

### 表 25. Mapping Between Input Channels and Output Pins

The ADS5294 has 16 pairs of LVDS channel outputs. The mapping of ADC channels to LVDS output channels is programmable to allow for flexibility in board layout. The 16 LVDS channel outputs are split into two groups of eight LVDS pairs. Within each group four ADC input channels are multiplexed into the eight LVDS pairs depending on the modes of operation whether it is in 1-wire mode or 2-wire mode.

Input channels 1 to 4 map to any of the LVDS outputs OUT1A or OUT1B to OUT4A or OUT4B (using the MAP\_CH1234\_TO\_OUTnA or OUTnB). Similarly, input channels 5 to 8 can be mapped to any of the LVDS outputs OUT5A or OUT5B to OUT8A or OUT8B (using the MAP\_CH5678\_TO\_OUTnA or OUTnB). The block diagram of the mapping is listed in 🛛 61.





(b) 2-wire mode

图 61. Input and Output Channel Mapping

TEXAS INSTRUMENTS

www.ti.com.cn

Registers 0x50 to 0x55 control the multiplexing options as shown in  $\frac{1}{8}$  26 and  $\frac{1}{8}$  27.

| MAP_CH1234_to_OUTn<3:0> | MAPPING                                         | USED IN 1-WIRE MODE? | USED IN 2-WIRE MODE? |
|-------------------------|-------------------------------------------------|----------------------|----------------------|
| 0000                    | ADC input channel IN1 to OUTn                   | Y                    | Y, for LSB byte      |
| 0001                    | ADC input channel IN1 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 0010                    | ADC input channel IN2 to OUTn                   | Y                    | Y, for LSB byte      |
| 0011                    | ADC input channel IN2 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 0100                    | ADC input channel IN3 to OUTn                   | Y                    | Y, for LSB byte      |
| 0101                    | ADC input channel IN3 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 0110                    | ADC input channel IN4 to OUTn                   | Y                    | Y, for LSB byte      |
| 0111                    | ADC input channel IN4 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 1xxx                    | LVDS output buffer OUTn is powered down         |                      |                      |

# 表 26. Multiplexing Options

# 表 27. Multiplexing Options

| MAP_CH5678_to_OUTn<3:0> | MAPPING                                         | USED IN 1-WIRE MODE? | USED IN 2-WIRE MODE? |
|-------------------------|-------------------------------------------------|----------------------|----------------------|
| 0000                    | ADC input channel IN8 to OUTn                   | Y                    | Y, for LSB byte      |
| 0001                    | ADC input channel IN8 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 0010                    | ADC input channel IN7 to OUTn                   | Y                    | Y, for LSB byte      |
| 0011                    | ADC input channel IN7 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 0100                    | ADC input channel IN6 to OUTn                   | Y                    | Y, for LSB byte      |
| 0101                    | ADC input channel IN6 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 0110                    | ADC input channel IN5 to OUTn                   | Y                    | Y, for LSB byte      |
| 0111                    | ADC input channel IN5 to OUTn (2-<br>wire only) | Ν                    | Y, for MSB byte      |
| 1xxx                    | LVDS output buffer OUTn is powered down         |                      |                      |



The default mapping for 1-wire and 2-wire modes is shown in 表 28 and 表 29.

| ANALOG INPUT CHANNEL | LVDS OUTPUT |
|----------------------|-------------|
| Channel IN1          | OUT1A       |
| Channel IN2          | OUT2A       |
| Channel IN3          | OUT3A       |
| Channel IN4          | OUT4A       |
| Channel IN5          | OUT5A       |
| Channel IN6          | OUT6A       |
| Channel IN7          | OUT7A       |
| Channel IN8          | OUT8A       |

# 表 28. Mapping for 1-Wire Mode<sup>(1)</sup>

(1) 3In the single wire mode with default register settings, ADC data is available only on OUTnA.

| ANALOG INPUT CHANNEL | LVDS OUTPUT  |  |  |  |  |  |  |  |
|----------------------|--------------|--|--|--|--|--|--|--|
| Channel IN1          | OUT1A, OUT1B |  |  |  |  |  |  |  |
| Channel IN2          | OUT2A, OUT2B |  |  |  |  |  |  |  |
| Channel IN3          | OUT3A, OUT3B |  |  |  |  |  |  |  |
| Channel IN4          | OUT4A, OUT4B |  |  |  |  |  |  |  |
| Channel IN5          | OUT5A, OUT5B |  |  |  |  |  |  |  |
| Channel IN6          | OUT6A, OUT6B |  |  |  |  |  |  |  |
| Channel IN7          | OUT7A, OUT7B |  |  |  |  |  |  |  |
| Channel IN8          | OUT8A, OUT8B |  |  |  |  |  |  |  |
|                      |              |  |  |  |  |  |  |  |

### 表 29. Mapping for 2-Wire Mode<sup>(1)</sup>

(1) In the 2-wire mode, the ADC data is available on both OUTnA and OUTnB.



# **10** Application and Implementation

### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# **10.1** Application Information

The design procedures are discussed in the following sections. 器件比较表 shows related devices suitable for high-speed, multi-channel data acquisition. 图 62 lists a typical application circuit diagram.



### **10.2 Typical Application**



### 图 62. Application Circuit



# Typical Application (接下页)

### 10.2.1 Design Requirements

The ADS5294 is a high-speed, multi-channel ADC suitable for medical imaging, communication systems, multichannel data acquisition, and so on. In all applications, the signal dynamic range, center frequency, and bandwidth are the key requirements for the ADC selection.

The ADS5294 has a noise level of approximately 20 nV/ $\sqrt{Hz}$  referred to its input, assuming of a sampling rate of 80 MHz, a 2-Vpp input, and 75.5-dBFS SNR. Suitable ADS5294 driver circuit shall be designed to achieve better than 20 nV/ $\sqrt{Hz}$  output referred noise.

### 10.2.2 Detailed Design Procedure

Use the following steps to design a typical data acquistion system:

- 1. Use the signal center frequency and signal bandwidth to select an appropriate ADC sampling frequency.
- 2. Use the transducer or sensor noise level and maximum input signal amplitude to select appropriate predriver amplifiers.
- 3. Select appropriate low jitter clock for the ADC.
- 4. Determine whether to use the on-chip digital filters or decimation filters based on required SNR and pass band shaping.

### 10.2.2.1 Large and Small Signal Input Bandwidth

The small signal bandwidth of the analog input circuit is high, around 550 MHz. When using an amplifier to drive the ADS5294, consider the total noise of the amplifier up to the small signal bandwidth. The large signal bandwidth of the device depends on the amplitude of the input signal. The ADS5294 supports 2 V<sub>PP</sub> amplitude for input signal frequency up to 80 MHz. For higher frequencies (80 MHz), the amplitude of the input signal must be decreased proportionally. For example, at 160 MHz, the device supports a maximum of 1 V<sub>PP</sub> signal.

### 10.2.2.2 Drive Circuit

For optimum performance, the analog inputs must be driven differentially which improves the common-mode noise immunity and even order harmonic rejection. A  $5-\Omega$  to  $15-\Omega$  resistor in series with each input pin is recommended to damp-out ringing caused by package parasitic.

The drive circuit shows an R-C filter across the analog input pins. The purpose of the filter is to absorb the glitches caused by the opening and closing of the sampling capacitors.

The output of the driver circuit referred noise shall be considered in order to maximize SNR of the ADS5294.



图 63. Analog Input Drive Circuit

### 10.2.2.3 Clock Selection

To ensure that the aperture delay and jitter are the same for all channels, the ADS5294 uses a clock tree network to generate individual sampling clocks for each channel. The clock, for all the channels, are matched from the source point to the sampling circuit of each of the eight internal ADCs. The variation on this delay is described in the aperture delay parameter of the output interface timing. Its variation is given by the aperture jitter number of the same table.



# Typical Application (接下页)

The ADS5294 clock input can be driven by either a differential clocks (sine wave, LVPECL, or LVDS) or a singled clock(LVCMOS). In the single-ended case, TI recommends that the use of low jitter square signals (LVCMOS levels, 1.8-V amplitude). See TI document SLYT075 for further details on the theory.

The jitter cleaner CDCM7005 SCAS793, CDCE72010 SLAS490, LMK04803 SNAS489 is suitable to generate the ADC clock of the ADS5294 and ensure the performance for the14-bit ADC with >75-dBFS SNR. Please note that the location of LVDS Rterm depends on the LVDS clock driver. Some clock devices require the Rterm at the left side of AC coupling capacitors.



图 64. Single-Ended Clock Drive Circuit



### DIFFERENTIAL CLOCK CONNECTIONS

图 65. Differential Clock Drive Circuit



# Typical Application (接下页)

### 10.2.3 Application Curves

The ADS5294 is a low-power 80-MSPS 8-Channel ADC. The digital processing block of the ADS5294 integrates several commonly used digital features for improving system performance. The device includes a digital filter module that has built-in decimation filters (with lowpass, highpass and bandpass characteristics). The decimation rate is programmable (by 2, by 4, or by 8). This rate is useful for narrow-band applications, where the filters are used to conveniently improve SNR and knock-off harmonics, while at the same time reducing the output data rate. The device also includes an averaging mode where two channels (or even four channels) are averaged to improve SNR. The below application curves show that about 2 dB SNR improvement can be achieved by either enabling 2X decimation or 2-CH averaging features.





# **11** Power Supply Recommendations

The device requires three supplies in order to operate properly. These supplies are AVDD and LVDD. All supplies must be driven with low-noise sources to be able to achieve the best performance from the device. When determining the drive current needed to drive each of the supplies of the device, a margin of 50-100% over the typical current might be needed to account for the current consumption across different modes of operation. Please also refer to *Reset Timing* after power up.

# 12 Layout

### 12.1 Layout Guidelines

A single ground plane is sufficient to give good performance, provided the analog, digital, and clock sections of the board are cleanly partitioned. See the *ADS5294VM Evaluation Module* (SLAU355) for placement of components, routing, and grounding.

Because the ADS5294 already includes internal decoupling, minimal external decoupling can be used without loss in performance. For example, the ADS5294EVM uses a single 0.1-µF decoupling capacitor for each supply, placed close to the device supply pins.

The exposed pad at the bottom of the package is the main path for heat dissipation. Solder the pad to a ground plane on the PCB for best thermal performance. The pad must be connected to the ground plane through the optimum number of vias.

See TI's thermal Web site at www.ti.com/thermal for additional information.

ZHCS303E - NOVEMBER 2011 - REVISED APRIL 2018



www.ti.com.cn

# 12.2 Layout Example



图 69. Layout Recommendations



13 器件和文档支持

- 13.1 器件支持
- 13.1.1 器件命名规则
- 13.1.1.1 规格定义
- 模拟带宽 基频功率相对低频值下降 3dB 时的模拟输入频率。
- **孔径延时** 从输入采样时钟的上升沿到实际发生采样之间的延迟时间。该延迟在各通道中会有所不同。最大差值 被定义为孔径延迟差异(通道间)。

孔径不确定性(抖动) 采样间的孔径延迟差异。

- 时钟脉冲宽度和占空比时钟信号的占空比为时钟信号保持逻辑高电平的时间(时钟脉冲宽度)与时钟信号周期的 比值。占空比通常以百分比的形式表示。理想差分正弦波时钟的占空比为 50%。
- 最大转换速率 执行指定操作时所采用的最大采样率。除非另外注明,否则所有参数测试均以该采样率执行。
- 最小转换速率 ADC 正常工作时的最小采样率。
- 微分非线性 (DNL)理想 ADC 对模拟输入值进行编码转换时以 1 LSB 为步长。DNL 是指任意单个步长与这一理想 值之间的偏差(以 LSB 为计量单位)。
- 积分非线性(INL) INL 是 ADC 传递函数与其最小二乘法曲线拟合所确定的最佳拟合曲线的偏差(以 LSB 为计量单位)。
- 增益误差 增益误差是指 ADC 实际输入满量程范围与其理想值的偏差。增益误差以理想输入满量程范围的百分 比形式表示。增益误差包括两部分:基准不精确所导致的误差和通道所导致的误差。这两种误差分别 定义为 E<sub>GREF</sub>和 E<sub>GCHAN</sub>。 对于一阶近似,总增益误差 E<sub>TOTAL</sub>~E<sub>GREF</sub>+E<sub>GCHAN</sub>。
  - 例如,如果 E<sub>TOTAL</sub> = ±0.5%,则满量程输入范围为 (1 0.5 / 100) x FS<sub>ideal</sub> 至 (1 + 0.5 / 100) x FS<sub>ideal</sub> 至 (1 + 0.5 / 100) x FS<sub>ideal</sub>。
- **偏移误差** 偏移误差是指 ADC 实际平均空闲通道输出编码与理想平均空闲通道输出编码之间的差值(以 LSB 数 表示)。该数量通常转换为毫伏。
- 温度漂移 温度漂移系数(相对于增益误差和偏移误差)指定参数从 T<sub>MIN</sub> 到 T<sub>MAX</sub> 每摄氏度的变化量。温度漂移的计算方法是用参数在 T<sub>MIN</sub> 至 T<sub>MAX</sub> 范围内的最大变化量除以 T<sub>MAX</sub> T<sub>MIN</sub> 的值。
- 信噪比 SNR 是指基频功率 (P<sub>s</sub>) 与噪底功率 (P<sub>N</sub>) 的比值,后者不包括直流功率和前 9 个谐波的功率。

SNR = 
$$10 \text{Log}^{10} \frac{\text{P}_{\text{S}}}{\text{P}_{\text{N}}}$$

(7)

当基频的绝对功率用作基准时,SNR 以 dBc(相对于载波的分贝数)为单位;当基频功率被外推至转换器满量程范围时,SNR 以 dBFS(相对于满量程的分贝数)为单位。

信噪比和失真 (SINAD) SINAD 是指基频功率 (P<sub>S</sub>) 与所有其他频谱成分(包括噪声 (P<sub>N</sub>) 和失真 (P<sub>D</sub>),但不包括直流)功率的比值。

$$SINAD = 10Log^{10} \frac{P_S}{P_N + P_D}$$

当基频的绝对功率用作基准时,SINAD 以 dBc(相对于载波的分贝数)为单位;当基频功率被外推至转换器满量程范围时,SINAD 以 dBFS(相对于满量程的分贝数)为单位。

有效位数 (ENOB) ENOB 测量的是转换器相对于理论限值(基于量化噪声)的性能。

$$\mathsf{ENOB} = \frac{\mathsf{SINAD} - 1.76}{6.02}$$

(9)

(8)

总谐波失真 (THD) THD 是指基频功率 (Ps) 与前 9 个谐波功率 (PD) 的比值。

ADS5294 ZHCS303E – NOVEMBER 2011 – REVISED APRIL 2018

www.ti.com.cn

(10)

**NSTRUMENTS** 

**EXAS** 

器件支持(接下页)

THD = 10Log<sup>10</sup> 
$$\frac{P_S}{P_N}$$

THD 通常以 dBc 为单位(相对于载波的分贝数)。

- 无杂散动态范围 (SFDR) 基频功率与最高的其他频谱成分(毛刺或谐波)功率的比值。SFDR 通常以 dBc 为单位 (相对于载波的分贝数)。
- **双频互调失真 IMD3** 是指基频功率(f<sub>1</sub>和 f<sub>2</sub>频率处)与最差频谱成分(2f<sub>1</sub> f<sub>2</sub>或 2f<sub>2</sub> f<sub>1</sub>频率处)功率的比值。当 基频的绝对功率用作基准时, IMD3 以 dBc(相对于载波的分贝数)为单位; 当基频功率被外推至转 换器满量程范围时, IMD3 以 dBFS(相对于满量程的分贝数)为单位。
- 直流电源抑制比 (DC PSRR) DC PSSR 是偏移误差变化量与模拟电源电压变化量的比值。DC PSRR 通常以 mV/V 为单位。
- 交流电源抑制比 (AC PSRR) AC PSRR 测量的是 ADC 对电源电压变化的抑制能力。如果 ΔV<sub>SUP</sub> 表示电源电压的 变化, ΔV<sub>OUT</sub> 表示 ADC 输出编码的相应变化(相对输入而言),则:

PSRR = 20Log<sup>10</sup>  $\frac{\Delta V_{OUT}}{\Delta V_{SUP}}$  (Expressed in dBc)

(11)

- 电压过载恢复 使过载的模拟输入端的误差恢复至 1% 以下所需的时钟数。电压过载恢复测试通过在正弦信号上分别施加 6dB 正负过载进行。然后记录下过载后前几个采样(相对于期望值)的偏差。
- 共模抑制比 (CMRR) CMRR 测量的是 ADC 对模拟输入共模变化的抑制能力。如果 ΔV<sub>CM\_IN</sub> 表示输入引脚的共模电 压变化, ΔV<sub>OUT</sub> 表示 ADC 输出编码的相应变化(相对输入而言),则:

CMRR = 20Log<sup>10</sup>  $\frac{\Delta V_{OUT}}{\Delta V_{CM}}$  (Expressed in dBc)

(12)

串扰(仅限多通道 ADC)串扰测量的是目标通道与其相邻通道之间的内部信号耦合。串扰分两种情况:一种是与紧邻通道(近端通道)之间的耦合,另一种是与跨封装通道(远端通道)之间的耦合。通常采用对邻近通道施加满量程信号的方式来测量串扰。串扰是指耦合信号功率(在目标通道的输出端测得)与邻近通道输入端所施加信号功率的比值。串扰通常以 dBc 为单位进行表示。


# www.ti.com.cn

#### 13.2 文档支持

#### 13.2.1 相关文档

如需相关文档,请参阅:

- 时钟高速数据转换器, SLYT075
- CDCM7005 3.3V 高性能时钟同步器和抖动消除器, SCAS793
- CDCE72010 16位、2MSPS、LVDS 串行接口、SAR ADC, SLAS490
- 带双环路 PLL 的 LMK04800 系列低噪声时钟抖动清除器, SNAS489
- ADS5294VM 评估模块, SLAU355

#### 13.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 设计支持

#### 13.4 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.5 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损

#### 13.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

#### 14 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请参阅左侧的导航栏。

ADS5294



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | .,     |              |                    |      |                |                 | (6)                           | .,                  |              |                         |         |
| ADS5294IPFP      | ACTIVE | HTQFP        | PFP                | 80   | 96             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | ADS5294                 | Samples |
| ADS5294IPFPR     | ACTIVE | HTQFP        | PFP                | 80   | 1000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | ADS5294                 | Samples |
| ADS5294IPFPT     | ACTIVE | HTQFP        | PFP                | 80   | 250            | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | ADS5294                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

11-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS5294IPFPR | HTQFP           | PFP                | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 1.5        | 20.0       | 24.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Oct-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ADS5294IPFPR | HTQFP        | PFP             | 80   | 1000 | 350.0       | 350.0      | 43.0        |  |

## Texas Instruments

www.ti.com

### TRAY



5-Oct-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device      | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| ADS5294IPFP | PFP             | HTQFP           | 80   | 96  | 6 x 16               | 150                        | 315    | 135.9     | 7620       | 18.7       | 17.25      | 18.3       |

PFP (S-PQFP-G80)

PowerPAD™ PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# THERMAL PAD MECHANICAL DATA

# PFP (S-PQFP-G80)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

PowerPAD is a trademark of Texas Instruments.

All linear dimensions are in millimeters. Β. This drawing is subject to change without notice.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司