**SN74LV374A** ZHCSRA4K - MAY 1998 - REVISED DECEMBER 2022 # SN74LV374A 具有三态输出的八路边沿触发 D 类触发器 # 1 特性 - V<sub>CC</sub> 工作范围为 2V 至 5.5V - 5V 时 t<sub>pd</sub> 最大值为 9.5ns - V<sub>OLP</sub> (<sup>'</sup>输出接地反弹)典型值小于 0.8V ( V<sub>CC</sub> = $3.3V , T_A = 25^{\circ}C )$ - V<sub>OHV</sub>(输出 V<sub>OH</sub> 下冲)典型值大于 2.3V(V<sub>CC</sub> = $3.3V , T_A = 25^{\circ}C )$ - 所有端口上均支持以混合模式电压运行 - I<sub>off</sub> 支持局部关断模式运行 - 闩锁性能超过 250mA,符合 JESD 17 规范 # 2 应用 - 可编程逻辑控制器 (PLC) - DCS 和 PAC:模拟输入模块 - 火车、有轨电车和地铁车厢 - 交流逆变器驱动器 - 打印机 # 3 说明 SN74LV374A 器件是八路边沿触发 D 类触发器,旨在 于 2V 至 5.5V V<sub>CC</sub> 下运行。 ### 封装信息 | 器件型号 | 封装 | 封装尺寸(标称值) | |--------------|------------|------------------| | SN74LV374ADB | SSOP (20) | 7.20mm × 5.30mm | | SN74LV374ADW | SOIC (20) | 12.80mm × 7.50mm | | SN74LV374ANS | SO (20) | 12.60mm × 5.30mm | | SN74LV374APW | TSSOP (20) | 6.50mm × 4.40mm | 所示引脚编号用于 DB、DW、NS、PW 和 RGY 封装。 逻辑图(正逻辑) English Data Sheet: SCLS408 # **Table of Contents** | 1 特性 1 | 6.12 Typical Characteristics8 | |-----------------------------------------------------------------|---------------------------------------------------------| | 2 应用1 | 7 Parameter Measurement Information9 | | 3 说明1 | 8 Detailed Description10 | | 5 Pin Configuration and Functions2 | 8.1 Overview10 | | Pin Functions3 | 8.2 Functional Block Diagram10 | | 6 Specifications4 | 8.3 Feature Description10 | | 6.1 Absolute Maximum Ratings4 | 8.4 Device Functional Modes10 | | 6.2 ESD Ratings4 | 9 Power Supply Recommendations13 | | 6.3 Recommended Operating Conditions5 | 10 Layout14 | | 6.4 Thermal Information5 | 10.1 Layout Guidelines14 | | 6.5 Electrical Characteristics6 | 10.2 Layout Example14 | | 6.6 Switching Characteristics: V <sub>CC</sub> = 2.5 V ± 0.2 V6 | 11 Device and Documentation Support15 | | 6.7 Switching Characteristics: V <sub>CC</sub> = 3.3 V ± 0.3 V7 | 11.1 Documentation Support | | 6.8 Switching Characteristics: V <sub>CC</sub> = 5 V ± 0.5 V7 | 11.2 Related Links | | 6.9 Timing Requirements7 | 11.3 Receiving Notification of Documentation Updates 15 | | 6.10 Noise Characteristics8 | 11.4 Community Resources | | 6.11 Operating Characteristics, T <sub>A</sub> = 25°C8 | 11.5 Trademarks | | | | | 注:以前版本的页码可能与当前版本的页码不同 | | |-----------------------------------------------------------------------------------------------------------------------------------|---------| | Changes from Revision J (March 2015) to Revision K (December 2022) | Page | | • 通篇更新了表格、图和交叉参考的格式 | 1 | | Changes from Revision I (March 2015) to Revision J (October 2016) | Page | | Added Junction temperature, T <sub>J</sub> | 4 | | <ul> <li>Deleted "V<sub>CC</sub> × 0.3" from MIN and added "V<sub>CC</sub> × 0.3" to MAX for SN54LV374A and SN74LV374A</li> </ul> | ٥5 | | Changed "SN54LV384A" to "SN54LV374A" in Electrical Characteristics table | 6 | | Added Related Links section, Receiving Notification of Documentation Updates section, and Cor | mmunity | | Resources section | 15 | | Changes from Revision H (April 2005) to Revision I (March 2015) | Page | | • 添加了 <i>引脚配置和功能</i> 部分、 <i>ESD 等级</i> 表、 <i>特性说明</i> 部分、 <i>器件功能模式、应用和实现</i> 部分、 | 电源相关建 | | <i>议</i> 部分、 <i>布局</i> 部分、 <i>器件和文档支持</i> 部分以及 <i>机械、封装和可订购信息</i> 部分 | 1 | # **5 Pin Configuration and Functions** 图 5-1. DB, DW, NS, or PW Package 20-PIN SSOP, SOIC, SO, or TSSOP Top View Submit Document Feedback # **Pin Functions** | | PIN | TVDE | DESCRIPTION | |-----------------|-----|------|-------------| | NAME | NO. | TYPE | DESCRIPTION | | ŌĒ | 1 | I | Enable pin | | 1Q | 2 | 0 | Output 1 | | 1D | 3 | I | Input 1 | | 2D | 4 | I | Input 2 | | 2Q | 5 | 0 | Output 2 | | 3Q | 6 | 0 | Output 3 | | 3D | 7 | I | Input 3 | | 4D | 8 | I | Input 4 | | 4Q | 9 | 0 | Output 4 | | GND | 10 | _ | Ground pin | | CLK | 11 | 1 | Clock pin | | 5Q | 12 | 0 | Output 5 | | 5D | 13 | I | Input 5 | | 6D | 14 | I | Input 6 | | 6Q | 15 | 0 | Output 6 | | 7Q | 16 | 0 | Output 7 | | 7D | 17 | I | Input 7 | | 8D | 18 | I | Input 8 | | 8Q | 19 | 0 | Output 8 | | V <sub>CC</sub> | 20 | _ | Power pin | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 | 7 | V | | VI | Input voltage <sup>(2)</sup> | -0.5 | 7 | V | | Vo | Voltage applied to any output in the high-impedance or power-off state (2) | -0.5 | 7 | V | | Vo | Output voltage <sup>(2) (3)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current, (V <sub>I</sub> < 0) | | -20 | mA | | I <sub>OK</sub> | Output clamp current, (V <sub>O</sub> < 0) | | -50 | mA | | Io | Continuous output current, (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GND | | ±70 | mA | | TJ | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) This value is limited to 5.5 V maximum. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | | | | Machine Model (A115-A) | ±200 | | Product Folder Links: SN74LV374A - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) (1) | | | | SN74LV3 | SN74LV374A | | |-----------------|----------------------------------------------------------|------------------------------------|------------------------|-----------------------|------| | | | | MIN | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | V | | V <sub>IH</sub> | High-level input voltage V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> × 0.7 | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.77 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | , | Low level input veltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | V <sub>CC</sub> × 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> × 0.3 | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | V <sub>CC</sub> × 0.3 | | | V <sub>I</sub> | Input voltage | · | 0 | 5.5 | V | | , | Output voltage | High or low state | 0 | V <sub>CC</sub> | V | | V <sub>O</sub> | | 3-state | 0 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | | -50 | μΑ | | | High level output ourrent | V <sub>CC</sub> = 2.3 V to 2.7 V | | -2 | | | ОН | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | -8 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | -16 | | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | | I am land autom and | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | OL | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 8 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 16 | | | | /Δv Input transition rise or fall rate | Input transition rise or fall rate | | 200 | | | ∆t/Δv | | | | 100 | ns/V | | | | | | 20 | | | ΓΑ | Operating free-air temperature | 1 | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004. ### **6.4 Thermal Information** | | | | SN74L\ | /374A | | | |-----------------------|----------------------------------------------|-----------|-----------|---------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DB (SSOP) | DW (SOIC) | NS (SO) | PW (TSSOP) | UNIT | | | | 20 PINS | 20 PINS | 20 PINS | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 94.5 | 79.2 | 76.7 | 102.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 56.4 | 43.7 | 43.2 | 36.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 49.7 | 47 | 44.2 | 53.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 18.5 | 18.6 | 16.8 | 2.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 49.3 | 46.5 | 43.8 | 52.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### **6.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | | LV374A<br>to +85°C | SN<br>-40°0 | UNIT | | | |------------------|--------------------------------------------------------------|-----------------|----------------------|--------------------|----------------------|------|------|----| | | | | MIN | TYP MAX | MIN | TYP | MAX | | | | I <sub>OH</sub> = -50 μA | 2 V to 5.5 V | V <sub>CC</sub> -0.1 | | V <sub>CC</sub> -0.1 | | | | | V | I <sub>OH</sub> = −2 mA | 2.3 V | 2 | | 2 | ' | | V | | V <sub>OH</sub> | I <sub>OH</sub> = -8 mA | 3 V | 2.48 | | 2.48 | | | V | | | I <sub>OH</sub> = -16 mA | 4.5 V | 3.8 | | 3.8 | | | | | | I <sub>OL</sub> = 50 μA | 2 V to 5.5 V | | 0.1 | | | 0.1 | | | \ | I <sub>OL</sub> = 2 mA | 2.3 V | | 0.4 | | | 0.4 | V | | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA | 3 V | | 0.44 | | | 0.44 | V | | | I <sub>OL</sub> = 16 mA | 4.5 V | | 0.55 | | | 0.55 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | ±1 | | | ±1 | μA | | I <sub>OZ</sub> | V <sub>O</sub> = V <sub>CC</sub> or GND | 5.5 V | | ±5 | | | ±5 | μA | | I <sub>CC</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND , I <sub>O</sub> = 0 | 5.5 V | | 20 | | | 20 | μA | | I <sub>off</sub> | $V_1 \text{ or } V_0 = 0 \text{ to } 5.5 \text{ V}$ | 0 | | 5 | | | 5 | μA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2.9 | | 2.9 | | pF | # 6.6 Switching Characteristics: $V_{CC}$ = 2.5 V ± 0.2 V over recommended operating free-air temperature range, V<sub>CC</sub> = 2.5 V ± 0.2 V (unless otherwise noted) | OVCI ICOOIIIIIC | Trecommended operating free-air temperature range, vec = 2.5 v ± 0.2 | | | | | | | (dilicas otherwise floted) | | | | | | | | | | |--------------------|----------------------------------------------------------------------|----------------|-------------------------|-------------------|--------------------|---------------------|-----|----------------------------|---------------------|------|---------------------|--|---------------------|---|-----------------------|--|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | | | | _ | | _ | LOAD<br>CAPACITANCE | т | <sub>A</sub> = 25°C | | SN74LV3<br>-40°C to | - | SN74LV3<br>-40°C to + | | UNIT | | | (INFOT) | (001701) | CAFACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | | | | | | | | C <sub>L</sub> = 15 pF | 60 <sup>(1)</sup> | 105 <sup>(1)</sup> | | 50 | | 50 | | MHz | | | | | | | | t <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 50 | 85 | | 40 | | 40 | | IVII IZ | | | | | | | | t <sub>pd</sub> | CLK | Q | | | 9.7(1) | 16.3 <sup>(1)</sup> | 1 | 19 | 1 | 20.5 | | | | | | | | | t <sub>en</sub> | ŌĒ | Q | $C_{L} = 15 \text{ pF}$ | | 8.9 <sup>(1)</sup> | 15.9 <sup>(1)</sup> | 1 | 19 | 1 | 20.5 | ns | | | | | | | | t <sub>dis</sub> | ŌĒ | Q | | | 6.3 <sup>(1)</sup> | 12.6 <sup>(1)</sup> | 1 | 15 | 1 | 16.5 | | | | | | | | | t <sub>pd</sub> | CLK | Q | | | 11.8 | 19.3 | 1 | 23 | 1 | 24.5 | | | | | | | | | t <sub>en</sub> | ŌĒ | Q | 0 - 50 - 5 | | 10.9 | 18.8 | 1 | 22 | 1 | 23.5 | | | | | | | | | t <sub>dis</sub> | ŌĒ | Q | $C_L = 50 pF$ | | 8.2 | 17.3 | 1 | 19 | 1 | 20.5 | ns | | | | | | | | t <sub>sk(o)</sub> | | | | | | 2 | | 2 | | | | | | | | | | (1) On products compliant to MIL-PRF-38535, this parameter is not production tested. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 6.7 Switching Characteristics: $V_{CC}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V (unless otherwise noted) | PARAMETER | FROM TO (INPUT) | | | | T <sub>A</sub> = 25°C | | | SN74LV374A<br>-40°C to +85°C | | SN74LV374A<br>-40°C to +125°C | | |--------------------|-----------------|----------|-------------------------|-------------------|-----------------------|---------------------|-----|------------------------------|-----|-------------------------------|-------| | | (INFOT) | (OUTFUT) | CAFACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | f | | | C <sub>L</sub> = 15 pF | 80 <sup>(1)</sup> | 150 <sup>(1)</sup> | | 70 | | 70 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 55 | 110 | | 50 | | 50 | | IVITZ | | t <sub>pd</sub> | CLK | Q | | | 6.8 <sup>(1)</sup> | 12.7 <sup>(1)</sup> | 1 | 15 | 1 | 16 | | | t <sub>en</sub> | ŌĒ | Q | $C_{L} = 15 \text{ pF}$ | | 6.3 <sup>(1)</sup> | 11 <sup>(1)</sup> | 1 | 13 | 1 | 14 | ns | | t <sub>dis</sub> | ŌĒ | Q | | | 4.7(1) | 10.5 <sup>(1)</sup> | 1 | 12.5 | 1 | 13.5 | | | t <sub>pd</sub> | CLK | Q | | | 8.3 | 16.2 | 1 | 18.5 | 1 | 19.5 | | | t <sub>en</sub> | ŌĒ | Q | C = 50 = F | | 7.7 | 14.5 | 1 | 16.5 | 1 | 17.5 | | | t <sub>dis</sub> | ŌĒ | Q | $C_L = 50 pF$ | | 5.9 | 14 | 1 | 16 | 1 | 17 | ns | | t <sub>sk(o)</sub> | | | | | | 1.5 | | 1.5 | | | | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # 6.8 Switching Characteristics: $V_{CC} = 5 V \pm 0.5 V$ over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | Т, | T <sub>A</sub> = 25°C | | | SN74LV374A<br>-40°C to +85°C | | SN74LV374A<br>-40°C to +125°C | | |--------------------|-----------------|----------------|------------------------|--------------------|-----------------------|--------------------|-----|------------------------------|-----|-------------------------------|-------| | | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | £ | | | C <sub>L</sub> = 15 pF | 130 <sup>(1)</sup> | 205 <sup>(1)</sup> | | 110 | | 110 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 85 | 1705 | | 75 | | 75 | | IVITZ | | t <sub>pd</sub> | CLK | Q | | | 4.9 <sup>(1)</sup> | 8.1 <sup>(1)</sup> | 1 | 9.5 | 1 | 10.5 | | | t <sub>en</sub> | ŌĒ | Q | C <sub>L</sub> = 15 pF | | 4.6 <sup>(1)</sup> | 7.6 <sup>(1)</sup> | 1 | 9 | 1 | 10 | ns | | t <sub>dis</sub> | ŌĒ | Q | | | 3.4 <sup>(1)</sup> | 6.8 <sup>(1)</sup> | 1 | 8 | 1 | 9 | | | t <sub>pd</sub> | CLK | Q | | | 5.9 | 10.1 | 1 | 11.5 | 1 | 12.5 | | | t <sub>en</sub> | ŌĒ | Q | 0 - 50 - 5 | | 5.5 | 9.6 | 1 | 11 | 1 | 12 | | | t <sub>dis</sub> | ŌĒ | Q | $C_L = 50 pF$ | | 4 | 8.8 | 1 | 10 | 1 | 11 | ns | | t <sub>sk(o)</sub> | | | | | | 1 | | 1 | | | | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. ## 6.9 Timing Requirements over recommended operating free-air temperature range, (unless otherwise noted) (see 🛭 7-1) | | | T <sub>A</sub> = | T <sub>A</sub> = 25°C | | 374A<br>+85°C | SN74LV374A<br>-40°C to +125°C | | UNIT | |-------------------|---------------------------------|------------------|-----------------------|-----|---------------|-------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | V <sub>cc</sub> = | = 2.5 V ± 0.2 V | , | | | | | ' | | | t <sub>w</sub> | Pulse duration, CLK high or low | 6 | | 7 | | 7 | | ns | | t <sub>su</sub> | Setup time, data before CLK↑ | 5 | | 5.5 | | 6 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | 2.5 | | 2.5 | | 3 | | ns | | V <sub>cc</sub> = | = 3.3 V ± 0.3 V | , | | | | | ' | | | t <sub>w</sub> | Pulse duration, CLK high or low | 5 | | 5.5 | | 5.5 | | ns | | t <sub>su</sub> | Setup time, data before CLK↑ | 4.5 | | 4.5 | | 5 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | 2 | | 2 | | 2.5 | | ns | | V <sub>cc</sub> = | = 5 V ± 0.5 V | , | | | | | ' | | | t <sub>w</sub> | Pulse duration, CLK high or low | 5 | | 5 | | 5 | | ns | | t <sub>su</sub> | Setup time, data before CLK↑ | 3 | | 3 | | 3.5 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | 2 | | 2 | | 2.5 | | ns | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback ### **6.10 Noise Characteristics** $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ (1) | | PARAMETER | SN7 | 4LV374 | ١ | UNIT | |--------------------|-----------------------------------------------|------|--------|------|------| | | PARAMETER | MIN | TYP | MAX | UNIT | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.6 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.5 | -0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 2.9 | 2.9 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | $V_{IL(D)}$ | Low-level dynamic input voltage | | | 0.99 | V | <sup>(1)</sup> Characteristics are for surface-mount packages only. # 6.11 Operating Characteristics, T<sub>A</sub> = 25°C | | PARAMETE | R | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----|-------------------------------|-----------------|------------------------------------|-----------------|------|------| | _ | Power dissipation conscitance | Outputs enabled | C <sub>1</sub> = 50 pF, f = 10 MHz | 3.3 V | 21.1 | nE | | Cpd | Power dissipation capacitance | Outputs enabled | CL - 50 pr, 1 - 10 MHZ | 5 V | 22.8 | pF | # **6.12 Typical Characteristics** Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 7 Parameter Measurement Information ### 7.1 NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>Ω</sub> = 50 Ω, t<sub>f</sub> ≤ 3 ns, t<sub>f</sub> ≤ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpHL and tpLH are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. 图 7-1. Load Circuit and Voltage Waveforms # 8 Detailed Description ### 8.1 Overview The SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V<sub>CC</sub> operation. These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively lowimpedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bi-directional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. These devices are fully specified for partial-power-down applications using loff. The loff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The output of the device is unknown until the first valid rising clock edge occurs while V<sub>CC</sub> is within the #6.3 range. ### 8.2 Functional Block Diagram 图 8-1. Logic Diagram (Positive Logic) #### 8.3 Feature Description The device's wide operating range allows it to be used in a variety of systems that use different logic levels. The low propagation delay allows fast switching and higher speeds of operation. In addition, the low ground bounce stabilizes the performance of non-switching outputs while another output is switching. #### 8.4 Device Functional Modes Submit Document Feedback 表 8-1 lists the functional modes of the SN74LV374A devices. 表 8-1. Function Table (Each Flip-Flop) | | INPUTS | | | | | | | | | |----|----------|---|-------------|--|--|--|--|--|--| | ŌĒ | CLK | D | OUTPUT<br>Q | | | | | | | | L | 1 | Н | Н | | | | | | | | L | <b>↑</b> | L | L | | | | | | | | L | L | Х | $Q_0$ | | | | | | | | Н | Х | Х | Z | | | | | | | # **Application and Implementation** ### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The SN74LV374A is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs accept voltages up to 5.5 V allowing down translation to the $V_{CC}$ level. ### 9.2 Typical Application 图 9-1 shows how the slower edges can reduce ringing on the output compared to higher drive parts like AC. 图 9-1. Typical Application Schematic #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so consider routing and load conditions to prevent ringing. ## 9.2.2 Detailed Design Procedure - · Recommended Input conditions: - Rise time and fall time specs see ( $\Delta t/\Delta V$ ) in # 6.3. - Specified High and low levels. See ( $V_{IH}$ and $V_{IL}$ ) in # 6.3. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - · Recommended output conditions: - Load currents should not exceed 35 mA per output and 70 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. ## 9.2.3 Application Curve 图 9-2. Switching Characteristics Comparison Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9 Power Supply Recommendations 9.1 The power supply can be any voltage between the MIN and MAX supply voltage rating located in the # 6.3. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor and if there are multiple V<sub>CC</sub> terminals then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results. # 10 Layout # 10.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever make more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the I.O's so they also cannot float when disabled. ## 10.2 Layout Example 图 10-1. Layout Example Product Folder Links: SN74LV374A # 11 Device and Documentation Support ## 11.1 Documentation Support ### 11.1.1 Related Documentation For related documentation see the following: Implications of Slow or Floating CMOS Inputs, SCBA004 #### 11.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. 表 11-1. Related Links | PARTS | | | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY | |------------|------------|------------|---------------------|------------------|---------------------| | SN74LV374A | Click here | Click here | Click here | Click here | Click here | ## 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 11.4 Community Resources #### 11.5 Trademarks 所有商标均为其各自所有者的财产。 # Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated www.ti.com 5-Dec-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74LV374ADBR | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | (6)<br>NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV374A | Samples | | SN74LV374ADW | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV374A | Samples | | SN74LV374ADWG4 | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV374A | Samples | | SN74LV374ADWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV374A | Samples | | SN74LV374ANSR | ACTIVE | SO | NS | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 74LV374A | Samples | | SN74LV374APW | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV374A | Samples | | SN74LV374APWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV374A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # **PACKAGE OPTION ADDENDUM** www.ti.com 5-Dec-2022 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV374A: Automotive: SN74LV374A-Q1 Enhanced Product: SN74LV374A-EP #### NOTE: Qualified Version Definitions: - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV374ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LV374ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LV374ANSR | so | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74LV374APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | www.ti.com 5-Dec-2022 #### \*All dimensions are nominal | 7 till dillitoriolorio di o riorriiridi | | | | | | | | |-----------------------------------------|-------------------------------|----|------|------|-------------|------------|-------------| | Device | Device Package Type Package D | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74LV374ADBR | SSOP | DB | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV374ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LV374ANSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LV374APWR | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2022 ## **TUBE** ## \*All dimensions are nominal | 7 til dillionononono di o mominar | | | | | | | | | |-----------------------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | | SN74LV374ADW | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LV374ADWG4 | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LV374APW | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. SOIC ### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司