**TMUX1136** ZHCSJV2A -JUNE 2019-REVISED JULY 2019 # TMUX1136 5V 低泄漏电流、2:1、双通道精密模拟开关 # 1 特性 - 宽电源电压范围: 1.08V 至 5.5V - 低泄漏电流: 3pA - 低导通电阻: 2Ω - 低电荷注入: -6pC - -40°C 至 +125°C 工作温度 - 1.8V 逻辑兼容 - 失效防护逻辑 - 轨至轨运行 - 双向信号路径 - 先断后合开关 - ESD 保护 HBM: 2000V #### 2 应用 - 超声波扫描仪 - 患者监护和诊断 - 血糖监测仪 - 光纤网络 - 光学测试设备 - 远程无线电单元 - 功率放大器开关 - 数据采集系统 - ATE 测试设备 - 工厂自动化和工业控制 - 流量变送器 - 可编程逻辑控制器 (PLC) - 模拟输入模块 - 声纳接收器 - 电池监控系统 # 3 说明 应用标准。 TMUX1136 是一种互补金属氧化物半导体 (CMOS) 单极双投 (2:1) 开关,具有两个独立控制的通道。1.08V至 5.5V的宽电源电压工作范围 可支持 医疗设备到工业系统的大量应用。该器件可在源极 (Sx) 和漏极 (Dx) 引脚上支持从 GND 到 V<sub>DD</sub> 范围的双向模拟和数字信号。所有逻辑输入均具有兼容 1.8V 逻辑的阈值,当器件在有效电源电压范围内运行时,这些阈值可确保TTL 和 CMOS 逻辑兼容性。失效防护逻辑 电路允许在电源引脚之前的控制引脚上施加电压,从而保护器件免受潜在的损害。 TMUX1136 是精密开关和多路复用器器件系列的一部分。这些器件具有非常低的导通和关断泄漏电流以及较低的电荷注入,因此可用于高精度测量 应用。 3nA 的低电源电流和小型封装选项使其可用于便携式 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |----------|------------------|-----------------| | TMUX1136 | VSSOP (10) (DGS) | 3.00mm × 3.00mm | | | USON (10) (DQA) | 2.50mm x 1.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 #### 应用示例 \*Switches Shown for Logic 1 Input # 目录 | 1 | 特性1 | | 7.9 Bandwidth | 20 | |---|---------------------------------------------------------------------------------|----|--------------------------------|------------| | 2 | ·····<br>应用 | 8 | Detailed Description | <u>2</u> 1 | | 3 | | | 8.1 Functional Block Diagram | | | 4 | 修订历史记录 | | 8.2 Feature Description | 21 | | 5 | Pin Configuration and Functions | | 8.3 Device Functional Modes | <u>23</u> | | 6 | Specifications4 | 9 | Application and Implementation | <u>2</u> 4 | | U | 6.1 Absolute Maximum Ratings | | 9.1 Application Information | | | | 6.2 ESD Ratings | | 9.2 Typical Application | 24 | | | 6.3 Recommended Operating Conditions | | 9.3 Design Requirements | 24 | | | 6.4 Thermal Information | | 9.4 Detailed Design Procedure | 25 | | | 6.5 Electrical Characteristics (V <sub>DD</sub> = 5 V ±10 %) | | 9.5 Application Curve | 25 | | | 6.6 Electrical Characteristics (V <sub>DD</sub> = 3.3 V ±10 %) | 10 | Power Supply Recommendations | | | | 6.7 Electrical Characteristics ( $V_{DD} = 3.8 \text{ V} \pm 10 \text{ W}$ ) 9 | 11 | Layout | 26 | | | 6.8 Electrical Characteristics ( $V_{DD} = 1.0 \text{ V} \pm 10 \text{ W}$ ) 11 | | 11.1 Layout Guidelines | | | | 6.9 Typical Characteristics | | 11.2 Layout Example | <u>2</u> 7 | | 7 | Parameter Measurement Information | 12 | 器件和文档支持 | 28 | | • | 7.1 On-Resistance | | 12.1 文档支持 | | | | 7.2 Off-Leakage Current | | 12.2 相关链接 | 28 | | | 7.3 On-Leakage Current | | 12.3 接收文档更新通知 | 28 | | | 7.4 Transition Time | | 12.4 社区资源 | 28 | | | 7.5 Break-Before-Make | | 12.5 商标 | 28 | | | 7.6 Charge Injection | | 12.6 静电放电警告 | | | | 7.7 Off Isolation | | 12.7 Glossary | 28 | | | 7.8 Crosstalk | 13 | 机械、封装和可订购信息 | | | | | _ | | - | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 # Changes from Original (June 2019) to Revision A Page - 删除了器件信息 表中 DQA 封装的产品预览 说明....... 1 # 5 Pin Configuration and Functions # **Pin Functions** | | PIN | | | |------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | VSSOP,<br>USON | TYPE <sup>(1)</sup> | DESCRIPTION | | SEL1 | 1 | I | Select pin 1: controls state of switch #1 according to 表 1. (Logic Low = S1B to D1, Logic High = S1A to D1) | | S1A | 2 | I/O | Source pin 1A. Can be an input or output. | | GND | 3 | Р | Ground (0 V) reference | | S2A | 4 | I/O | Source pin 2A. Can be an input or output. | | SEL2 | 5 | I | Select pin 2: controls state of switch #2 according to 表 1. (Logic Low = S2B to D2, Logic High = S2A to D2) | | D2 | 6 | I/O | Drain pin 2. Can be an input or output. | | S2B | 7 | I/O | Source pin 2B. Can be an input or output. | | VDD | 8 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. | | S1B | 9 | I/O | Source pin 1B. Can be an input or output. | | D1 | 10 | I/O | Drain pin 1. Can be an input or output. | <sup>(1)</sup> I = input, O = output, I/O = input and output, P = power # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |-----------------------------------------|---------------------------------------------------|------|----------------------|------| | $V_{DD}$ | Supply voltage | -0.5 | 6 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SELx) | -0.5 | 6 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SELx) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (SxA, SxB, Dx) | -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (SxA, SxB, Dx) | -30 | 30 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|------| | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------|-----------------------------------------------------------------------|------|----------|------| | $V_{DD}$ | Supply voltage | 1.08 | 5.5 | V | | $V_S$ or $V_D$ | Signal path input/output voltage (source or drain pin) (SxA, SxB, Dx) | 0 | $V_{DD}$ | V | | $V_{SEL}$ | Logic control input pin voltage (SELx) | 0 | 5.5 | V | | $T_A$ | Ambient temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | TMUX | TMUX1136 | | | | |----------------------|----------------------------------------------|-------------|------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | DGS (VSSOP) | DQA (USON) | UNIT | | | | | | 10 PINS | 10 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 193.9 | 172.2 | °C/W | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 83.1 | 79.3 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 116.5 | 72.0 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 22.0 | 9.0 | °C/W | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 114.6 | 71.7 | °C/W | | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics ( $V_{DD} = 5 \text{ V} \pm 10 \text{ \%}$ ) at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------|--------|--------|---------------------------------------------------------------------------------------------|------| | ANALO | G SWITCH | | | | | 1 | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 2 | 4 | Ω | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 4.5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 4.9 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.13 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 0.4 | Ω | | | Charmers | Refer to On-Resistance | -40°C to +125°C | | | 0.5 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.85 | | Ω | | R <sub>ON</sub> | On-resistance flatness | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1.6 | Ω | | FLAT | | Refer to On-Resistance | -40°C to +125°C | | | 4.5 4.9 1.13 0.4 0.5 85 1.6 1.6 005 0.08 0.3 0.9 003 0.025 0.3 0.95 0.1 0.1 0.35 2 5.5 0.87 | Ω | | | | V <sub>DD</sub> = 5 V | 25°C | -0.08 | ±0.005 | 0.08 | nA | | | 0 | Switch Off | -40°C to +85°C | -0.3 | | 0.3 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | $V_D = 4.5 \text{ V} / 1.5 \text{ V}$<br>$V_S = 1.5 \text{ V} / 4.5 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 5 V | 25°C | -0.025 | ±0.003 | 0.025 | nA | | $I_{D(ON)}$ | Channel on leakage current | Switch On | -40°C to +85°C | -0.3 | | 0.3 | nA | | I <sub>S(ON)</sub> | , and the second | $V_D = V_S = 2.5 \text{ V}$<br>Refer to On-Leakage Current | -40°C to +125°C | -0.95 | | 0.95 | nA | | | | V <sub>DD</sub> = 5 V | 25°C | -0.1 | ±0.01 | 0.1 | nA | | $I_{D(ON)}$ | Channel on leakage current | Switch On | -40°C to +85°C | -0.35 | | 0.35 | nA | | I <sub>S(ON)</sub> | J | $V_D = V_S = 4.5 \text{ V} / 1.5 \text{ V}$<br>Refer to On-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (SELx) | | 1 | - 11 | | Į. | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.49 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.87 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | , | · | • | | | | | | V | Legis inputs OV on 5.5 V | 25°C | | 0.003 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 1 | μΑ | <sup>(1)</sup> When $V_S$ is 4.5 V, $V_D$ is 1.5 V or when $V_S$ is 1.5 V, $V_D$ is 4.5 V. # Electrical Characteristics ( $V_{DD} = 5 \text{ V} \pm 10 \text{ \%}$ ) (continued) at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|--------------------------------------------------------------------------|-----------------|-----|------|-----|------| | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 3 V | 25°C | | 12 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 18 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 19 | ns | | | | V <sub>S</sub> = 3 V | 25°C | | 8 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -6 | | рС | | 0 | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | -45 | | dB | | V | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -100 | | dB | | X <sub>TALK</sub> | Ciossiaik | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | -80 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Bandwidth | 25°C | | 220 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 6 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 20 | | pF | # 6.6 Electrical Characteristics ( $V_{DD} = 3.3 \text{ V} \pm 10 \text{ \%}$ ) at $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|--------|-------|------| | ANALO | G SWITCH | | | | | 1 | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 3.7 | 8.8 | Ω | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 9.5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 9.8 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.13 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 0.4 | Ω | | | Chamicis | Refer to On-Resistance | -40°C to +125°C | | | 0.5 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 1.9 | | Ω | | R <sub>ON</sub> | On-resistance flatness | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | 2 | | Ω | | FLAT | | Refer to On-Resistance | -40°C to +125°C | | 2.2 | | Ω | | | | V <sub>DD</sub> = 3.3 V | 25°C | -0.05 | ±0.001 | 0.05 | nA | | _ | (1) | Switch Off | -40°C to +85°C | -0.1 | | 0.1 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | akage current <sup>(1)</sup> $V_D = 3 \text{ V} / 1 \text{ V}$ $V_S = 1 \text{ V} / 3 \text{ V}$ Refer to Off-Leakage Current | -40°C to +125°C | -0.5 | | 0.5 | nA | | | | V <sub>DD</sub> = 3.3 V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ | Channel on leakage current | Switch On | -40°C to +85°C | -0.35 | | 0.35 | nA | | I <sub>S(ON)</sub> | 3 | $V_D = V_S = 3 \text{ V} / 1 \text{ V}$<br>Refer to On-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (SELx) | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.35 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to 125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | | • | | | | | | V | Laria innuta OV an F. F.V | 25°C | | 0.003 | | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.8 | μΑ | | | | | | | | | | <sup>(1)</sup> When $V_S$ is 3 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 3 V. # Electrical Characteristics ( $V_{DD}$ = 3.3 V ±10 %) (continued) at $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|--------------------------------------------------------------------------|-----------------|-----|------------|----------|------| | DYNAN | IIC CHARACTERISTICS | | | | | <u>'</u> | | | | | V <sub>S</sub> = 2 V | 25°C | | 14 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 20 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 21 | ns | | | | V <sub>S</sub> = 2 V | 25°C | | 9 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -6 | | рС | | 0 | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | <b>–45</b> | | dB | | V | Connectelle | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -100 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | -80 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Bandwidth | 25°C | | 220 | _ | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 6 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 20 | | pF | # 6.7 Electrical Characteristics ( $V_{DD} = 1.8 \text{ V} \pm 10 \text{ \%}$ ) at $T_A = 25$ °C, $V_{DD} = 1.8$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|-------|--------|-------|------| | ANALO | G SWITCH | | - | | | 1 | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 40 | | Ω | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 80 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 80 | Ω | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.4 | | Ω | | | $\Delta R_{ON}$ | On-resistance matching between channels | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 1.5 | Ω | | | Chameis | Refer to On-Resistance | -40°C to +125°C | | | 1.5 | Ω | | | | V <sub>DD</sub> = 1.98 V | 25°C | -0.05 | ±0.003 | 0.05 | nA | | | 0 | Switch Off | -40°C to +85°C | -0.1 | | 0.1 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | $V_D = 1.62 \text{ V} / 1 \text{ V}$<br>$V_S = 1 \text{ V} / 1.62 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +125°C | -0.5 | | 0.5 | nA | | | | V <sub>DD</sub> = 1.98 V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ | Channel on leakage current | Switch On | -40°C to +85°C | -0.5 | | 0.5 | nA | | I <sub>S(ON)</sub> | | V <sub>D</sub> = V <sub>S</sub> = 1.62 V / 1 V<br>Refer to On-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (SELx) | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.07 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | | | | I | V cumply current | Logic inputs – 0 V or 5 5 V | 25°C | | 0.001 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.85 | μA | <sup>(1)</sup> When $V_S$ is 1.62 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 1.62 V. # Electrical Characteristics ( $V_{DD}$ = 1.8 V ±10 %) (continued) at $T_A = 25$ °C, $V_{DD} = 1.8$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------------------------|--------------------------------------------------------------------------|-----------------|-----|------|-----|------| | DYNAM | MIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1 V | 25°C | | 28 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 44 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 44 | ns | | | | V <sub>S</sub> = 1 V | 25°C | | 16 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -3 | | рС | | | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | -45 | | dB | | V | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -100 | | dB | | X <sub>TALK</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | -80 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$ | 25°C | | 220 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 6 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 20 | | pF | # 6.8 Electrical Characteristics ( $V_{DD} = 1.2 \text{ V} \pm 10 \text{ \%}$ ) at $T_A = 25$ °C, $V_{DD} = 1.2$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------|-------|--------|-------|------| | ANALO | G SWITCH | | - | | | 1 | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 70 | | Ω | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 105 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 105 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.4 | | Ω | | $\Delta R_{\text{ON}}$ | On-resistance matching between channels | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 1.5 | Ω | | | onamicis . | Refer to On-Resistance | -40°C to +125°C | | | 1.5 | Ω | | | | V <sub>DD</sub> = 1.32 V | 25°C | -0.05 | ±0.003 | 0.05 | nA | | | Course off looks are surrect(1) | Switch Off | -40°C to +85°C | -0.1 | | 0.1 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | $V_D = 1 \text{ V} / 0.8 \text{ V}$<br>$V_S = 0.8 \text{ V} / 1 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +125°C | -0.5 | | 0.5 | nA | | | Channel on leakage current | V <sub>DD</sub> = 1.32 V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ | | Switch On | -40°C to +85°C | -0.5 | | 0.5 | nA | | I <sub>S(ON)</sub> | | V <sub>D</sub> = V <sub>S</sub> = 1 V / 0.8 V<br>Refer to On-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (SELx) | | • | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 0.96 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | · | | | | | | I | V cumply current | Logic inputs – 0 V or 5 5 V | 25°C | | 0.003 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.7 | μA | <sup>(1)</sup> When $V_S$ is 1 V, $V_D$ is 0.8 V or when $V_S$ is 0.8 V, $V_D$ is 1 V. # Electrical Characteristics (V<sub>DD</sub> = 1.2 V ±10 %) (continued) at $T_A = 25$ °C, $V_{DD} = 1.2 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------------------------|--------------------------------------------------------------------------|-----------------|-----|-------------|-----|------| | DYNAN | IIC CHARACTERISTICS | · | 1 | | | 1 | | | | | V <sub>S</sub> = 1 V | 25°C | | 55 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 190 | ns | | | | V <sub>S</sub> = 1 V | 25°C | | 28 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -2 | | рС | | | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | <b>-4</b> 5 | | dB | | V | Croostelle | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -100 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | -80 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$ | 25°C | | 220 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 6 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 20 | | pF | # 6.9 Typical Characteristics at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) # TEXAS INSTRUMENTS # Typical Characteristics (接下页) # Typical Characteristics (接下页) #### 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (Dx) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in 8 16. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 图 16. On-Resistance Measurement Setup # 7.2 Off-Leakage Current Source off-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . The setup used to measure off-leakage current is shown in <a>8</a> 17. 图 17. Off-Leakage Measurement Setup ## 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 18 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 图 18. On-Leakage Measurement Setup #### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 10% after the control signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. ☑ 19 shows the setup used to measure transition time, denoted by the symbol t<sub>TRANSITION</sub>. 图 19. Transition-Time Measurement Setup #### 7.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. 20 shows the setup used to measure break-before-make delay, denoted by the symbol topen(BBM). 图 20. Break-Before-Make Delay Measurement Setup # 7.6 Charge Injection The TMUX1136 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . 21 shows the setup used to measure charge injection from Drain (D) to Source (Sx). 图 21. Charge-Injection Measurement Setup #### 7.7 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. 22 shows the setup used to measure, and the equation used to calculate off isolation. 图 22. Off Isolation Measurement Setup Off Isolation = $$20 \cdot \text{Log}\left(\frac{V_{\text{OUT}}}{V_{\text{S}}}\right)$$ (1) # 7.8 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. ₹ 23 shows the setup used to measure, and the equation used to calculate crosstalk. 图 23. Crosstalk Measurement Setup Channel-to-Channel Crosstalk = $$20 \cdot Log \left( \frac{V_{OUT}}{V_{S}} \right)$$ (2) #### 7.9 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. 24 shows the setup used to measure bandwidth. 图 24. Bandwidth Measurement Setup # 8 Detailed Description #### 8.1 Functional Block Diagram The TMUX1136 is a 2:1 (SPDT), 2-channel analog switch with two independently controlled channels. Each channel is controlled with a single select (SELx) control pin to toggle between source inputs. 图 25. TMUX1136 Functional Block Diagram ## 8.2 Feature Description #### 8.2.1 Bidirectional Operation The TMUX1136 conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). The device has very similar characteristics in both directions and supports both analog and digital signals. #### 8.2.2 Rail to Rail Operation The valid signal path input/output voltage for TMUX1136 ranges from GND to V<sub>DD</sub>. #### 8.2.3 1.8 V Logic Compatible Inputs The TMUX1136 has 1.8-V logic compatible control for the logic control inputs (SELx). The logic input threshold scales with supply but still provides 1.8-V logic control when operating at 5.5 V supply voltage. 1.8-V logic level inputs allow the TMUX1136 to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. The current consumption of the TMUX1136 increases when using 1.8V logic with higher supply voltage as shown in ₹ 10. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches. #### 8.2.4 Fail-Safe Logic The TMUX1136 supports Fail-Safe Logic on the control input pins (SELx) allowing for operation up to 5.5 V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pin of the TMUX1136 to be ramped to 5.5 V while $V_{DD} = 0$ V. Additionally, the feature enables operation of the TMUX1136 with $V_{DD} = 1.2$ V while allowing the select pin to interface with a logic level of another device up to 5.5 V. # Feature Description (接下页) ## 8.2.5 Ultra-low Leakage Current The TMUX1136 provides extremely low on-leakage and off-leakage currents. The TMUX1136 is capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents. 26 shows typical leakage currents of the TMUX1136 versus temperature. 图 26. Leakage Current vs Temperature #### 8.2.6 Ultra-low Charge Injection The TMUX1136 has a transmission gate topology, as shown in **27**. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. 图 27. Transmission Gate Topology # Feature Description (接下页) The TMUX1136 has special charge-injection cancellation circuitry that reduces the drain-to-source charge injection to -6 pC at $V_D = 1$ V as shown in $\boxtimes$ 28. 图 28. Charge Injection vs Drain Voltage # 8.3 Device Functional Modes The select (SELx) pins of the TMUX1136 controls which source is connected to the drain pins of the device. When a signal path is not selected, that source pin is in high impedance mode (HI-Z). The control pins can be as high as 5.5 V. #### 8.3.1 Truth Tables # 表 1. TMUX1136 Truth Table | CONTROL LOGIC (SELx) | Selected Source (SxA or SxB) Connected To Drain (Dx) Pin | |----------------------|----------------------------------------------------------| | 0 | S1B to D1<br>S2B to D2 | | 1 | S1A to D1<br>S2A to D2 | # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The TMUX11xx family offers ultra-low input/output leakage currents and low charge injection. These devices operate up to 5.5 V, and offer true rail-to-rail input and output of both analog and digital signals. The TMUX1136 has a low on-capacitance which allows faster settling time when multiplexing inputs in the time domain. These features make the TMUX11xx devices a family of precision, high-performance switches and multiplexers for low-voltage applications. # 9.2 Typical Application 图 29. Transimpedance Amplifier Feedback Switching # 9.3 Design Requirements For this design example, use the parameters listed in 表 2. # 表 2. Design Parameters | PARAMETERS | VALUES | | | | | |-----------------------------|------------------|--|--|--|--| | Supply (V <sub>DD</sub> ) | 5 V | | | | | | Input / Output signal range | 1nA to 10 μA | | | | | | Control logic thresholds | 1.8 V compatible | | | | | #### 9.4 Detailed Design Procedure The TMUX1136 can be operated without any external components except for the supply decoupling capacitors. All inputs passing through the switch must fall within the recommend operating conditions of the TMUX1136, including signal range and continuous current. For this design with a supply of 5 V the signal range can be 0 V to 5 V, and the max continuous current can be 30 mA. Photodiodes commonly have a current output that ranges from a few hundred picoamps to tens of microamps based on the amount of light being absorbed. Difference feedback networks can be switched into a transimpedance amplifier in order to scale the output voltage to maximize system dynamic range. Typical feedback resistance is in the 10s-100s of kilo-ohms range where the on resistance of a switch would have minimal impact on system accuracy. However, some applications will have larger photodiode currents due to light exposure and can require a feedback resistor as low as $100\Omega$ . Analog switches and multiplexers commonly have a tradeoff between on-resistance and leakage current which will both lead to overall system error. 29 shows how to configure a multi-channel analog switch to eliminate the impact from on-resistance and select a device optimized for low leakage currents. The drawback of this architecture is that the output impedance of the TIA stage is now the on-resistance of the multiplexer since the second channel is outside the feedback loop. This is commonly an acceptable tradeoff as the on-resistance of the TMUX1136 is very low, $2\Omega$ typical. The TMUX1136 has a typical On-leakage current of less than 10 pA which would lead to an accuracy well within 1% of a full scale 10 $\mu$ A signal. The low ON and OFF capacitance of the TMUX1136 improves system stability by minimizing the total capacitance on the output of the amplifier. Lower capacitance leads to less overshoot and ringing in the system which can cause the amplifier circuit to go unstable if the phase margin is not at least 45°. Refer to *Improve Stability Issues with Low Con Multiplexers* for more information on calculating the phase margin vs. percent overshoot.. #### 9.5 Application Curve The TMUX1136 is capable of switching signals with minimal distortion because of the ultra-low leakage currents and low On-resistance. 图 30 shows how the leakage current of the TMUX1136 varies with different input voltages. $T_A = 25^{\circ}C$ 图 30. On-Leakage vs Source or Drain Voltage # 10 Power Supply Recommendations The TMUX1136 operates across a wide supply range of 1.08 V to 5.5 V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. ## 11 Layout ## 11.1 Layout Guidelines #### 11.1.1 Layout Information When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 31 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 图 31. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, throughhole pins are not recommended at high frequencies. # Layout Guidelines (接下页) - Decouple the V<sub>DD</sub> pin with a 0.1-μF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. # 11.2 Layout Example 图 32. TMUX1136 Layout Example # 12 器件和文档支持 #### 12.1 文档支持 #### 12.1.1 相关文档 德州仪器 (TI),《采用 MSP430™ 的超声波燃气表前端参考设计》。 德州仪器 (TI), 《真差分 4 x 2 多路复用器、模拟前端、同步采样 ADC 电路》。 德州仪器 (TI), 《使用低 CON 多路复用器改善稳定性问题》。 德州仪器 (TI), 《使用 1.8V 逻辑多路复用器和开关简化设计》。 德州仪器 (TI), 《利用关断保护信号开关消除电源排序》。 德州仪器 (TI), 《高电压模拟多路复用器的系统级保护》。 德州仪器 (TI), 《QFN/SON PCB 连接》。 德州仪器 (TI), 《四方扁平封装无引线逻辑封装》。 #### 12.2 相关链接 下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件,以及立即订购快速访问。 #### 12.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.5 商标 E2E is a trademark of Texas Instruments. #### 12.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 #### 12.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TMUX1136DGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | 1136 | Samples | | TMUX1136DQAR | ACTIVE | USON | DQA | 10 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 136 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Jul-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1136DGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TMUX1136DQAR | USON | DQA | 10 | 3000 | 180.0 | 9.5 | 1.18 | 2.68 | 0.72 | 4.0 | 8.0 | Q1 | www.ti.com 17-Jul-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX1136DGSR | VSSOP | DGS | 10 | 2500 | 364.0 | 364.0 | 27.0 | | TMUX1136DQAR | USON | DQA | 10 | 3000 | 189.0 | 185.0 | 36.0 | PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187, variation BA. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司