

# Fixed Frequency, 99% Duty Cycle Peak Current Mode Notebook System Power Controller

#### **FEATURES**

- Input Voltage Range: 4.5 V to 32 V
- Output Voltage Range: 1 V to 12 V
- Selectable Light Load Operation (Continuous / Auto Skip / Out-Of-Audio™ Skip)
- Programmable Droop Compensation
- Voltage Servo Adjustable Soft Start
- 200-kHz to 1-MHz Fixed-Frequency PWM
- Current Mode Architecture
- 180° Phase Shift Between Channels
- Resistor or Inductor DCR Current Sensing
- Current Monitor Output for Each Channel
- Adaptive Zero Crossing Circuit
- Powergood Output for Each Channel
- OCL/OVP/UVP/UVLO Protections
- Thermal Shutdown (Non-Latch)
- Output Discharge Function
- Integrated Boot Strap MOSFET Switch
- QFN-32 (RTV) Package

#### **APPLICATIONS**

- Notebook Computer System and I/O Bus
- Point of Load in LCD TV, MFP

#### DESCRIPTION

The TPS51222 is a dual synchronous buck regulator controller with two LDOs. It is optimized for 5-V/3.3-V system controller, enabling designers to cost effectively complete 2-cell to 4-cell notebook system power supply. The TPS51222 supports high efficiency, fast transient response, and 99% duty cycle operation. It supports supply input voltage ranging from 4.5 V to 32 V, and output voltages from 1 V to 12 V. Peak current mode supports stability operation with lower ESR capacitor and output accuracy. The high duty cycle (99%) operation and the wide input/output voltage range supports flexible design for small mobile PCs and a wide variety of other applications. The fixed frequency can be adjusted from 200 kHz to 1 MHz by a resistor, and each channel runs 180° out-of-phase. The TPS51222 can also synchronize to the external clock, and the interleaving ratio can be adjusted by its duty. The TPS51222 is available in the 32-pin 5 x 5 QFN package and is specified from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Out-Of-Audio, PowerPAD are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **FUNCTIONAL BLOCK DIAGRAM**





## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                      |                                                                            | TPS51222    | UNIT |
|--------------------------------------|----------------------------------------------------------------------------|-------------|------|
|                                      | VIN                                                                        | -0.3 to 34  |      |
|                                      | VBST1, VBST2                                                               | -0.3 to 39  |      |
|                                      | VBST1, VBST2 <sup>(3)</sup>                                                | -0.3 to 7   |      |
| 1                                    | SW1, SW2                                                                   | -5 to 34    | .,,  |
| Input voltage range (2)              | CSN1, CSN2, CSP1, CSP2                                                     | -1 to 13.5  | V    |
|                                      | EN, EN1, EN2, SKIPSEL1, SKIPSEL2, VFB1, VFB2                               | -0.3 to 7   |      |
|                                      | V5SW                                                                       | -1 to 7     |      |
|                                      | V5SW (to VREG5) <sup>(4)</sup>                                             | -7 to 7     |      |
|                                      | DRVH1, DRVH2                                                               | -5 to 39    | V    |
|                                      | DRVH1, DRVH2 <sup>(3)</sup>                                                | -0.3 to 7   | V    |
| Output voltage range (2)             | COMP1, COMP2, DRVL1, DRVL2, IMON1, IMON2, PGOOD1, PGOOD2, RF, VREF2, VREG5 | -0.3 to 7   | V    |
|                                      | VREG3                                                                      | -0.3 to 3.6 | V    |
| T <sub>J</sub> Junction temperature  | 150                                                                        | °C          |      |
| T <sub>stg</sub> Storage temperature | -55 to 150                                                                 | °C          |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- All voltage values are with respect to the network ground terminal unless otherwise noted.
- Voltage values are with respect to the corresponding SW terminal.
- (4) When EN is high and V5SW is grounded, or voltage is applied to V5SW when EN is low.

#### **DISSIPATION RATINGS (2 oz. Trace and Copper Pad with Solder)**

| PACKAGE    | T <sub>A</sub> < 25°C | DERATING FACTOR             | T <sub>A</sub> = 85°C |
|------------|-----------------------|-----------------------------|-----------------------|
|            | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          |
| 32-pin RTV | 1.7 W                 | 17 mW/°C                    | 0.7 W                 |

#### RECOMMENDED OPERATING CONDITIONS

|                                               |                                                                                                                          | MIN  | TYP MAX | UNIT |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|---------|------|
| 0                                             | VIN                                                                                                                      | 4.5  | 32      | V    |
| Supply voltage                                | V5SW                                                                                                                     | -0.8 | 6       |      |
|                                               | VBST1, VBST2                                                                                                             | -0.1 | 37      |      |
|                                               | DRVH1, DRVH2                                                                                                             | -4.0 | 37      |      |
|                                               | DRVH1, DRVH2 (wrt SW1, 2)                                                                                                | -0.1 | 6       |      |
|                                               | SW1, SW2                                                                                                                 | -4.0 | 32      |      |
| I/O voltage                                   | CSP1, CSP2, CSN1, CSN2                                                                                                   | -0.8 | 13      | V    |
|                                               | COMP1, COMP2, DRVL1, DRVL2, EN, EN1, EN2, IMON1, IMON2, PGOOD1, PGOOD2, RF, SKIPSEL1, SKIPSEL2, VFB1, VFB2, VREF2, VREG5 | -0.1 | 6       |      |
|                                               | VREG3                                                                                                                    | -0.1 | 3.5     |      |
| T <sub>A</sub> Operating free-air temperature |                                                                                                                          |      | 85      | °C   |

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | ORDERABLE PART<br>NUMBER | TRANSPORT MEDIA | QUANTITY | ECO PLAN      |
|----------------|------------------------|--------------------------|-----------------|----------|---------------|
| -40°C to 85°C  | Plastic Quad Flat Pack | TPS51222RTVT             | Tape and Reel   | 250      | Green (RoHS   |
| -40 C 10 65 C  | (32-Pin QFN)           | TPS51222RTVR             | Tape and Reel   | 3000     | and no Sb/Br) |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# TEXAS INSTRUMENTS

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, EN = 3.3V, VIN = 12V, V5SW = 5V (unless otherwise noted)

|                         | PARAMETER                                      | TEST CONDITIONS                                                                                 |                                            | MIN    | TYP   | MAX    | UNIT           |
|-------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------|--------|-------|--------|----------------|
| SUPPLY CU               | RRENT                                          |                                                                                                 |                                            |        |       | ,      |                |
| I <sub>(VINSDN)</sub>   | VIN shutdown current                           | VIN shutdown current, T <sub>A</sub> = 25°C,<br>No Load, EN = 0V, V5SW = 0 V                    |                                            |        | 7     | 15     | μΑ             |
| I <sub>(VINSTBY)</sub>  | VIN Standby Current                            | VIN standby current, T <sub>A</sub> = 25°C, No Load,<br>EN1 = EN2 = V5SW = 0 V                  |                                            |        | 80    | 120    | μΑ             |
| I <sub>(VBATSTBY)</sub> | Vbat Standby Current                           | Vbat standby current, T <sub>A</sub> = 25°C, No Load<br>SKIPSEL2 = 2V, EN2 = open, EN1 = V5SW : | = 0V <sup>(1)</sup>                        |        | 500   |        | μΑ             |
| I <sub>(V5SW)</sub>     | V5SW Supply Current                            | V5SW current, T <sub>A</sub> = 25°C, No Load,<br>ENx = 5V, VFBx = 1.05 V                        |                                            |        | 0.8   |        | mA             |
| VREF2 OUT               | PUT                                            |                                                                                                 |                                            |        |       | ,      |                |
| .,                      | \\DEFC 0 \\ \ \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\  | $I_{(VREF2)} < \pm 10 \mu A, T_A = 25^{\circ}C$                                                 |                                            | 1.98   | 2.00  | 2.02   | .,             |
| $V_{(VREF2)}$           | VREF2 Output Voltage                           | I <sub>(VREF2)</sub> < ±100 μA, 4.5V < VIN < 32 V                                               |                                            | 1.97   | 2.00  | 2.03   | V              |
| VREG3 OUT               | PUT                                            |                                                                                                 |                                            |        |       |        |                |
|                         |                                                | V5SW = 0 V, I <sub>(VREG3)</sub> = 0 mA, T <sub>A</sub> = 25°C                                  |                                            | 3.279  | 3.313 | 3.347  |                |
| $V_{(VREG3)}$           | VREG3 Output Voltage                           | V5SW = 0 V, 0 mA < I <sub>(VREG3)</sub> < 10 mA,<br>5.5 V < VIN < 32 V                          |                                            | 3.135  | 3.300 | 3.400  | V              |
| I <sub>(VREG3)</sub>    | VREG3 Output Current                           | VREG3 = 3 V                                                                                     |                                            | 10     | 15    | 20     | mA             |
| VREG5 OUT               | PUT                                            |                                                                                                 |                                            |        |       |        |                |
|                         |                                                | V5SW = 0 V, I <sub>(VREG5)</sub> = 0 mA, T <sub>A</sub> = 25°C                                  |                                            | 4.99   | 5.04  | 5.09   |                |
| V <sub>(VREG5)</sub>    | VREG5 Output Voltage                           | V5SW = 0 V, 0 mA < I <sub>(VREG5)</sub> < 100 mA,<br>6 V < VIN < 32 V                           |                                            | 4.90   | 5.03  | 5.15   | V              |
|                         |                                                | V5SW = 0 V, 0 mA < I <sub>(VREG5)</sub> < 100 mA,<br>5.5 V < VIN < 32 V                         |                                            |        | 5.03  | 5.15   | V              |
|                         | \/DE05.0 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V5SW = 0 V, VREG5 = 4.5 V                                                                       |                                            |        | 150   | 200    |                |
| I <sub>(VREG5)</sub>    | VREG5 Output Current                           | V5SW = 5 V, VREG5 = 4.5 V                                                                       |                                            |        | 300   | 400    | mA             |
| .,                      | 0 % 1                                          | Turning on                                                                                      |                                            | 4.55   | 4.7   | 4.8    | .,             |
| V <sub>(THV5SW)</sub>   | Switchover Threshold                           | Hysteresis                                                                                      |                                            |        | 0.20  | 0.25   | V              |
| t <sub>d(V5SW)</sub>    | Switchover Delay                               | Turning on                                                                                      |                                            |        | 7.7   |        | ms             |
| R <sub>(V5SW)</sub>     | 5V SW Ron                                      | I <sub>(VREG5)</sub> = 100 mA                                                                   |                                            |        | 0.5   |        | Ω              |
| OUTPUT                  |                                                |                                                                                                 |                                            |        |       |        |                |
|                         | VFB Regulation Voltage                         | T <sub>A</sub> = 25°C, No Load                                                                  |                                            | 0.9925 | 1.000 | 1.0075 |                |
| $V_{(VFB)}$             | Tolerance                                      | $T_A = -40$ °C to 85°C , No Load                                                                |                                            |        | 1.000 | 1.010  | V              |
| I <sub>(VFB)</sub>      | VFB Input Current                              | VFBx = 1.05 V, COMPx = 1.8 V, T <sub>A</sub> = 25°C                                             |                                            | -50    |       | 50     | nA             |
| R <sub>(Dischg)</sub>   | CSNx Discharge Resistance                      | ENx = 0 V, CSNx = 0.5 V, T <sub>A</sub> = 25°C                                                  |                                            |        | 20    | 40     | Ω              |
| , ,,                    | RANSCONDUCTANCE AMPLIFIE                       | ER                                                                                              |                                            |        |       |        |                |
| Gmv                     | Gain                                           | T <sub>A</sub> = 25°C                                                                           |                                            |        | 500   |        | μS             |
| V <sub>ID</sub>         | Differential Input Voltage<br>Range            |                                                                                                 |                                            | -30    |       | 30     | mV             |
|                         | COMP Maximum Sink                              |                                                                                                 | T <sub>A</sub> = 0 to 85°C                 | 27     | 33    |        | μΑ             |
| I <sub>(COMPSINK)</sub> | Current                                        | COMPx = 1.8 V                                                                                   | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | 22     | 33    |        | <u>.</u><br>μΑ |
| I <sub>(COMPSRC)</sub>  | COMP Maximum Source<br>Current                 | COMPx = 1.8 V                                                                                   |                                            |        | -33   | -43    | μΑ             |
| V <sub>COMP</sub>       | COMP Clamp Voltage                             |                                                                                                 |                                            | 2.18   | 2.22  | 2.26   | V              |
| V <sub>COMPN</sub>      | COMP Negative Clamp<br>Voltage                 |                                                                                                 |                                            | 1.73   | 1.77  | 1.81   | V              |

<sup>(1)</sup> Specified by design. Detail external condition follows application circuit of Figure 52.



#### **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range, EN = 3.3V, VIN = 12V, V5SW = 5V (unless otherwise noted)

|                      | PARAMETER                                    | TEST CONDITIO                                                      | NS                                         | MIN    | TYP   | MAX    | UNIT |
|----------------------|----------------------------------------------|--------------------------------------------------------------------|--------------------------------------------|--------|-------|--------|------|
| CURRENT A            | MPLIFIER                                     |                                                                    |                                            |        |       |        |      |
| G <sub>C</sub>       | Gain                                         | CSNx = 5V, T <sub>A</sub> = 25°C <sup>(2)</sup>                    |                                            |        | 1.667 |        |      |
| V <sub>IC</sub>      | Common mode Input<br>Voltage Range           |                                                                    |                                            |        |       |        | ٧    |
| V <sub>ID</sub>      | Differential Input Voltage<br>Range          | T <sub>A</sub> = 25°C                                              |                                            | -75    |       | 75     | mV   |
| POWERGOO             | OD                                           |                                                                    |                                            |        |       |        |      |
|                      |                                              | PG in from lower                                                   |                                            | 92.5%  | 95%   | 97.5%  |      |
| $V_{(THPG)}$         | PG threshold                                 | PG in from higher                                                  |                                            | 102.5% | 105%  | 107.5% |      |
|                      |                                              | PG hysteresis                                                      |                                            |        | 5%    |        |      |
| I <sub>(PG)</sub>    | PG sink Current                              | PGOOD = 0.5 V                                                      |                                            |        | 5     |        | mA   |
| t <sub>(PGDLY)</sub> | PGOOD Delay                                  | Delay for PG in                                                    |                                            | 0.8    | 1     | 1.2    | ms   |
| SOFTSTART            | Г                                            |                                                                    |                                            |        |       |        |      |
| t <sub>(SSDYL)</sub> | Soft Start Delay                             | Delay for Soft Start, ENx = Hi to SS-ramp                          | starts                                     |        | 200   |        | μs   |
| t <sub>(SS)</sub>    | Soft Start Time                              | Internal Soft Start                                                |                                            |        | 960   |        | μs   |
|                      | Y AND DUTY CONTROL                           |                                                                    |                                            |        |       |        |      |
| f <sub>(SW)</sub>    | Switching Frequency                          | Rf = 330 kΩ                                                        |                                            | 273    | 303   | 333    | kHz  |
|                      |                                              | Lo to Hi                                                           |                                            |        | 1.3   | 2      | V    |
| V <sub>(THRF)</sub>  | RF Threshold                                 | Hysteresis                                                         |                                            |        | 0.2   |        | V    |
| f <sub>(SYNC)</sub>  | Sync Input Frequency<br>Range <sup>(2)</sup> |                                                                    | 200                                        |        | 1000  | kHz    |      |
|                      | Mr. O. T.                                    | V <sub>(DRVH)</sub> = 90% to 10%, No Load, CCM/ OOA <sup>(2)</sup> |                                            |        | 120   |        | ns   |
| t <sub>ONmin</sub>   | Minimum On Time                              | V <sub>(DRVH)</sub> = 90% to 10%, No Load, Auto-sk                 | ip                                         |        | 160   | 250    | ns   |
| t <sub>OFFmin</sub>  | Minimum Off Time                             | V <sub>(DRVH)</sub> = 10% to 90%, No Load                          |                                            |        | 290   | 400    | ns   |
|                      | D. He                                        | DRVH-off to DRVL-on                                                |                                            | 10     | 30    | 50     | ns   |
| $t_D$                | Dead time                                    | DRVL-off to DRVH-on                                                |                                            | 30     | 40    | 70     | ns   |
| V <sub>(DTH)</sub>   | DRVH-off threshold                           | DRVH to GND (2)                                                    |                                            |        | 1     |        | V    |
| V <sub>(DTL)</sub>   | DRVL-off threshold                           | DRVL to GND <sup>(2)</sup>                                         |                                            |        | 1     |        | V    |
| CURRENT S            | SENSE                                        |                                                                    |                                            |        |       |        |      |
|                      |                                              | 0.7.7.                                                             | T <sub>A</sub> = 0 to 85°C                 | 56     | 60    | 65     |      |
| .,                   |                                              | 2 V< V <sub>CSNx</sub> < 12.6 V                                    | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | 55     | 60    | 68     |      |
| $V_{(OCL)}$          | Current limit threshold                      |                                                                    | T <sub>A</sub> = 0 to 85°C                 | 55     | 60    | 67     | mV   |
|                      |                                              | 0.95 V < V <sub>CSNx</sub> < 12.6 V                                | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | 54     | 60    | 72     |      |
| .,                   | Auto-Zero cross adjustable                   |                                                                    | Positive                                   |        | 5     |        |      |
| $V_{ZCAJ}$           | offset range                                 | 0.95 V < V <sub>CSNx</sub> < 12.6 V, Auto-skip                     | Negative                                   |        | -5    |        | mV   |
| V <sub>(ZC)</sub>    | Zero cross detection comparator Offset       | 0.95 V < V <sub>CSNx</sub> < 12.6 V, OOA                           |                                            |        | 0     | 4      | mV   |
| M                    | Negative current limit                       | 0.05 \( \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                        | T <sub>A</sub> = 0 to 85°C                 | -50    | -60   | -73    |      |
| $V_{(OCLN-LV)}$      | threshold                                    | 0.95 V < V <sub>CSNx</sub> < 12.6 V                                | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | -49    | -60   | -77    |      |

<sup>(2)</sup> Specified by design.



## **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range, EN = 3.3V, VIN = 12V, V5SW = 5V (unless otherwise noted)

|                                            | PARAMETER                     | TEST CONDITIONS                                                                  | MIN      | TYP  | MAX  | UNIT |
|--------------------------------------------|-------------------------------|----------------------------------------------------------------------------------|----------|------|------|------|
| OUTPUT DRI\                                | VERS                          |                                                                                  |          |      |      |      |
| D                                          | DD\/LL vaciatanas             | Source, V <sub>(VBST-DRVH)</sub> = 0.1 V                                         |          | 1.7  | 5    | Ω    |
| R <sub>(DRVH)</sub>                        | DRVH resistance               | Sink, V <sub>(DRVH-SW)</sub> = 0.1 V                                             |          | 1    | 3    | Ω    |
| D                                          | DD\// resistance              | Source, V <sub>(VREG5-DRVL)</sub> = 0.1 V                                        |          | 1.3  | 4    |      |
| R <sub>(DRVL)</sub>                        | DRVL resistance               | Sink, V <sub>(DRVL-GND)</sub> = 0.1 V                                            |          | 0.7  | 2    | Ω    |
| CURRENT MC                                 | ONITOR                        |                                                                                  | ·        |      |      |      |
| G <sub>IMON</sub>                          | Current monitor gain          |                                                                                  |          | 50   |      |      |
| V <sub>IMON</sub>                          | Current monitor output        | $V_{CSPx} - V_{CSNx} = 60$ mV, $0.95$ V < $V_{CSNx} < 12.6$ V, $T_A = 25$ °C     | 2.75     | 3.00 | 3.25 | V    |
| V <sub>IMON-OFF</sub>                      | Current monitor output offset | $V_{CSNx} - V_{CSNx} = 0$ mV, 0.95 V < $V_{CSNx} < 12.6$ V, $T_A = 25^{\circ}$ C | -200     |      | 200  | mV   |
| UVP, OVP AN                                | ID UVLO                       |                                                                                  | <u> </u> |      | ,    |      |
| V <sub>(OVP)</sub>                         | OVP Trip Threshold            | OVP detect                                                                       | 110%     | 115% | 120% |      |
| t <sub>(OVPDLY)</sub>                      | OVP Prop Delay                |                                                                                  |          | 1.5  |      | μs   |
| V <sub>(UVP)</sub>                         | UVP Trip Threshold            | UVP detect                                                                       | 65%      | 70%  | 73%  |      |
| t <sub>(UVPDLY)</sub>                      | UVP Delay                     |                                                                                  | 0.8      | 1    | 1.2  | ms   |
| 1/                                         | \/DEFQ.LI\/LO.TLL.LL          | Wake up                                                                          | 1.7      | 1.8  | 1.9  | V    |
| V <sub>(UVREF2)</sub>                      | VREF2 UVLO Threshold          | Hysteresis                                                                       | 75       | 100  | 125  | mV   |
| 1/                                         | VREG3 UVLO Threshold          | Wake up                                                                          | 3        | 3.1  | 3.2  |      |
| V <sub>(UVREG3)</sub>                      |                               | Hysteresis                                                                       | 0.10     | 0.15 | 0.20 | V    |
|                                            | \/DE05.U\/I.O.Thh-I-I         | Wake up                                                                          | 4.1      | 4.2  | 4.3  | V    |
| V <sub>(UVREG5)</sub> VREG5 UVLO Threshold |                               | Hysteresis                                                                       | 0.35     | 0.40 | 0.44 | V    |
| INTERFACE A                                | AND LOGIC THRESHOLD           |                                                                                  | <u> </u> |      | ,    |      |
| V                                          | EN Threshold                  | Wake up                                                                          | 0.8      | 1    | 1.2  | V    |
| $V_{(EN)}$                                 |                               | Hysteresis                                                                       | 0.1      | 0.2  | 0.3  | V    |
| V                                          | ENA/ENO Three-bald            | Wake up                                                                          | 0.45     | 0.50 | 0.55 |      |
| V <sub>(EN12)</sub>                        | EN1/EN2 Threshold             | Hysteresis                                                                       | 0.1      | 0.2  | 0.3  | V    |
| V <sub>(EN12SS)</sub>                      | EN1/EN2 SS Start<br>Threshold | SS-ramp start threshold at external soft start                                   |          | 1    |      | V    |
| V <sub>(EN12SSEND)</sub>                   | EN1/EN2 SS End Threshold      | SS-End threshold at external soft start (3)                                      |          | 2    |      | V    |
| I <sub>(EN12)</sub>                        | EN1/EN2 Source Current        | VEN1/EN2 = 0V                                                                    | 1.6      | 2    | 2.4  | μΑ   |
|                                            |                               | Continuous                                                                       |          |      | 1.5  |      |
|                                            | SKIPSEL1/SKIPSEL2             | Auto Skip                                                                        | 1.9      |      | 2.1  | .,   |
| V <sub>(SKIPSEL)</sub>                     | Setting Voltage               | OOA Skip (min 1/8 Fsw)                                                           | 3.2      |      | 3.4  | V    |
|                                            |                               | OOA Skip (min 1/16 Fsw)                                                          | 3.8      |      |      |      |
|                                            | 01/17051 1                    | SKIPSELx = 0 V                                                                   | -0.5     |      | 0.5  |      |
| I(SKIPSEL)                                 | SKIPSEL Input Current         | SKIPSELx = 5 V                                                                   | -0.5     |      | 0.5  | μΑ   |
| BOOT STRAP                                 | SW                            |                                                                                  | <u>'</u> |      |      |      |
| V <sub>(FBST)</sub>                        | Forward Voltage               | $V_{VREG5-VBST}$ , $I_F = 10$ mA, $T_A = 25$ °C                                  |          | 0.10 | 0.20 | V    |
| I <sub>(BSTLK)</sub>                       | VBST Leakage Current          | V <sub>VBST</sub> = 37 V, V <sub>SW</sub> = 32 V                                 |          | 0.01 | 1.5  | μΑ   |
| THERMAL SH                                 | IUTDOWN                       |                                                                                  | 1        |      |      |      |
| <del>-</del>                               | TI 10011TI 111                | Shutdown temperature <sup>(3)</sup>                                              |          | 150  | I    |      |
| T <sub>(SDN)</sub>                         | Thermal SDN Threshold         | Hysteresis <sup>(3)</sup>                                                        |          | 10   |      | °C   |

<sup>(3)</sup> Specified by design.



#### **DEVICE INFORMATION**

#### **PINOUT**

www.ti.com

# RTV PACKAGE (TOP VIEW)



#### **PIN FUNCTIONS**

| PIN I/O |     | 1/0 | DESCRIPTION                                                                                                                                      |  |  |  |  |
|---------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME    | NO. | 1/0 | DESCRIPTION                                                                                                                                      |  |  |  |  |
| COMP1   | 10  |     | Loop compensation pin for current mode (error amplifier output). Connect R (and C if required) from this pin                                     |  |  |  |  |
| COMP2   | 15  | 1   | to VREF2 for proper loop compensation with current mode operation.                                                                               |  |  |  |  |
| CSN1    | 8   |     | Current sense comparator inputs (-). See the current sensing scheme section. Used as power supply for the                                        |  |  |  |  |
| CSN2    | 17  | 1   | current sense circuit for 5 V or higher output voltage setting. Also, used for output discharge terminal.                                        |  |  |  |  |
| CSP1    | 7   |     | Current sense comparator inputs (+). An RC network with high quality X5R or X7R ceramic capacitor should                                         |  |  |  |  |
| CSP2    | 18  | I/O | be used to extract voltage drop across DCR. 0.1-μF is a good value to start the design. See the current sensing scheme section for more details. |  |  |  |  |
| DRVH1   | 1   | 0   | High-side MOSFET gate driver outputs. Source 1.7 $\Omega$ , sink 1.0 $\Omega$ , SW-node referenced floating driver. Drive                        |  |  |  |  |
| DRVH2   | 24  | O   | voltage corresponds to VBST to SW voltage.                                                                                                       |  |  |  |  |
| DRVL1   | 30  | 0   | Low side MOSEET gate driver outputs. Source 1.2.0 sink 0.7.0, and CND referenced driver                                                          |  |  |  |  |
| DRVL2   | 27  | U   | Low-side MOSFET gate driver outputs. Source 1.3 $\Omega$ , sink 0.7 $\Omega$ , and GND referenced driver.                                        |  |  |  |  |
| EN      | 12  | I   | VREF2 and VREG5 linear regulators enable pin. When turning on, apply greater than 1.2 V and less than 6 V. Connect to GND to disable.            |  |  |  |  |
| EN1     | 4   | ,   | Channel 1 and channel 2 SMPS Enable Pins. When turning on, apply greater than 0.55 V and less than 6 V.                                          |  |  |  |  |
| EN2     | 21  | ı   | Connect to GND to disable. Adjustable soft-start capacitance to be attached here.                                                                |  |  |  |  |
| GND     | 28  | -   | Ground                                                                                                                                           |  |  |  |  |
| IMON1   | 11  | 0   | Current monitor outputs for shannel 1 and shannel 2. Adding an DC filter is recommended                                                          |  |  |  |  |
| IMON2   | 14  | U   | Current monitor outputs for channel 1 and channel 2. Adding an RC filter is recommended.                                                         |  |  |  |  |
| PGOOD1  | 5   | 0   | Powergood window comparator outputs for channel 1 and channel 2. The recommended applied voltage                                                 |  |  |  |  |
| PGOOD2  | 20  | U   | should be less than 6 V, and the recommended pull-up resistance value is from 100 k $\Omega$ to 1 M $\Omega$ .                                   |  |  |  |  |
| RF      | 3   | I/O | Frequency setting pin. Connect a frequency setting resistor to (signal) GND. Connect to an external clock for synchronization.                   |  |  |  |  |

Copyright © 2009, Texas Instruments Incorporated



## **PIN FUNCTIONS (continued)**

| PIN      | PIN I/O |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |
|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |
| SKIPSEL1 | 6       |     | Skip mode selection pin.                                                                                                                                                                                                                                                                                                                                               |
| SKIPSEL2 | 19      | I   | GND: Continuous conduction mode VREF2: Auto Skip VREG3: OOA Auto Skip, maximum 7 skips (suitable for f <sub>sw</sub> < 400kHz) VREG5: OOA Auto Skip, maximum 15 skips (suitable for equal to or greater than 400kHz)                                                                                                                                                   |
| SW2      | 25      | I/O | Llink aida MOCEET gata drivar raturas                                                                                                                                                                                                                                                                                                                                  |
| SW1      | 32      | 1/0 | High-side MOSFET gate driver returns.                                                                                                                                                                                                                                                                                                                                  |
| V5SW     | 2       | I   | VREG5 switchover power supply input pin. When EN1 is high, PGOOD1 indicates GOOD and V5SW voltage is higher than 4.8 V, switch-over function is enabled.  Note: When switch-over is enabled, VREG5 output voltage is approximately equal to the V5SW input voltage.                                                                                                    |
| VBST1    | 31      |     | Supply inputs for high-side N-channel FET driver (boot strap terminal). Connect a capacitor (0.1-μF or                                                                                                                                                                                                                                                                 |
| VBST2    | 26      | I   | greater is recommended) from this pin to respective SW terminal. Additional SB diode from VREG5 to this pin is an optional.                                                                                                                                                                                                                                            |
| VFB1     | 9       | ,   | SMPS voltage feedback Inputs. Connect the feedback resistors divider, and should be referred to (signal)                                                                                                                                                                                                                                                               |
| VFB2     | 16      | ı   | GND.                                                                                                                                                                                                                                                                                                                                                                   |
| VIN      | 23      | I   | Supply input for 5-V and 3.3-V linear regulator. Typically connected to VBAT.                                                                                                                                                                                                                                                                                          |
| VREF2    | 13      | 0   | 2-V reference output. Bypass to (signal) GND with 0.22-μF of ceramic capacitance.                                                                                                                                                                                                                                                                                      |
| VREG3    | 22      | 0   | Always alive 3.3 V, 10 mA low dropout linear regulator output. Bypass to (signal) GND with more than 1-μF ceramic capacitance. Runs from VIN supply or from VREG5 when it is switched over to V5SW input.                                                                                                                                                              |
| VREG5    | 29      | 0   | 5-V, 100-mA low dropout linear regulator output. Bypass to (power) GND using a 10-μF ceramic capacitor. Runs from VIN supply. Internally connected to VBST and DRVL. Shuts off with EN. Switches over to V5SW when 4.8 V or above is provided.  Note: When switch-over (see above V5SW) is enabled, VREG5 output voltage is approximately equal to V5SW input voltage. |



#### **TYPICAL CHARACTERISTICS**

# INPUT VOLTAGE SHUTDOWN CURRENT vs INPUT VOLTAGE



Figure 1.

# INPUT VOLTAGE STANDBY CURRENT vs JUNCTION TEMPERATURE



# INPUT VOLTAGE SHUTDOWN CURRENT vs JUNCTION TEMPERATURE



Figure 2.

# INPUT VOLTAGE STANDBY CURRENT VS INPUT VOLTAGE



Figure 4.

#### **TYPICAL CHARACTERISTICS (continued)**



Figure 5.



Figure 7.

# **NO LOAD BATTERY CURRENT** vs INPUT VOLTAGE



Figure 6.

## **VREF2 OUTPUT VOLTAGE** vs OUTPUT CURRENT



Figure 8.



#### **TYPICAL CHARACTERISTICS (continued)**



 $I_{REG3}$  – 3.3-V Linear Regulator Output Current – mA Figure 9.

**SWITCHING FREQUENCY** 

## vs JUNCTION TEMPERATURE 330 $R_{RF}$ = 330 $k\Omega$ 320 f<sub>SW</sub> - Switching Frequency - kHz 310 300 290 280 270 -50 0 50 100 150 T<sub>J</sub> – Junction Temperature – °C

## Figure 11.



I<sub>REG5</sub> – 5-V Linear Regulator Output Current – mA Figure 10.

# FORWARD VOLTAGE OF BOOST SW VS JUNCTION TEMPERATURE



 $T_J$  – Junction Temperature – °C

Figure 12.

Copyright © 2009, Texas Instruments Incorporated



#### **TYPICAL CHARACTERISTICS (continued)**



Figure 13.

CURRENT LIMIT THRESHOLD



Figure 15.

VBST LEAKAGE CURRENT vs
JUNCTION TEMPERATURE



T<sub>J</sub> – Junction Temperature – °C Figure 14.

5-V OUTPUT VOLTAGE



Figure 16.



### TYPICAL CHARACTERISTICS (continued)





Figure 19.

5-V EFFICIENCY vs OUTPUT CURRENT



I<sub>O1</sub> – 5-V Output Current – A

Figure 18.





Figure 20.

# TEXAS INSTRUMENTS

#### **TYPICAL CHARACTERISTICS (continued)**



I<sub>O2</sub> – 3.3-V Output Current – A

1

0.1

Figure 23.

I<sub>O1</sub> – 5-V Output Current – A Figure 24.

4

0.01

5

6

7

8

0.001

10

0

1

2

3



#### TYPICAL CHARACTERISTICS (continued)



Figure 28.



## **TYPICAL CHARACTERISTICS (continued)**





# 5.0-V SWITCH-OVER WAVEFORMS VREG5 (100 mV/div) VO1 (100 mV/div)

Figure 29.

Figure 30.

2 ms/div

# CURRENT MONITOR VOLTAGE vs OUTPUT CURRENT



Figure 31.

**EN2** (5V/div)

PGOOD2 (5V/div)

1msec/div

40.0µs/pt



www.ti.com

#### **TYPICAL CHARACTERISTICS**





Figure 32.

5.0-V SOFT-STOP WAVEFORMS



PGOOD1 (5V/div) 1msec/div 40.0µs/pt

Figure 34.

Figure 35.

# TEXAS INSTRUMENTS

## **TYPICAL CHARACTERISTICS (continued)**

#### **5.0-V LOAD TRANSIENT RESPONSE**



Figure 36.

#### 3.3-V LOAD TRANSIENT RESPONSE



Figure 37.



#### **DETAILED DESCRIPTION**

#### **ENABLE AND SOFT START**

When EN is Low, the TPS51222 is in the shutdown state. Only the 3.3-V LDO stays alive, and consumes 7  $\mu$ A (typically). When EN becomes High, the TPS51222 is in the standby state. The 2-V reference and the 5-V LDO become enabled, and consume about 80  $\mu$ A with no load condition, and are ready to turn on SMPS channels. Each SMPS channel is turned on when ENx becomes High. After ENx is set to high, the TPS51222 begins the softstart sequence, and ramps up the output voltage from zero to the target voltage in 0.96 ms. However, if a slower soft-start is required, an external capacitor can be tied from the ENx pin to GND. In this case, the TPS51222 charges the external capacitor with the integrated 2- $\mu$ A current source. An approximate external soft-start time would be  $t_{EX-SS} = C_{EX} / t_{EN12}$ , which means the time from ENx = 1 V to ENx = 2 V. The recommend capacitance is more than 2.2 nF.



Figure 38. Enable and Soft-start Timing

| EN  | EN1        | EN2        | VREG3 | VREF2 | VREG5 | CH1 | CH2 |
|-----|------------|------------|-------|-------|-------|-----|-----|
| GND | Don't Care | Don't Care | ON    | Off   | Off   | Off | Off |
| Hi  | Lo         | Lo         | ON    | ON    | ON    | Off | Off |
| Hi  | Hi         | Lo         | ON    | ON    | ON    | ON  | Off |
| Hi  | Lo         | Hi         | ON    | ON    | ON    | Off | ON  |
| Hi  | Hi         | Hi         | ON    | ON    | ON    | ON  | ON  |

**Table 1. Enable Logic States** 

## 3.3-V, 10-mA LDO (VREG3)

A 3.3-V, 10-mA, linear regulator is integrated in the TPS51222. This LDO services some of the analog circuit in the device and provides a handy standby supply for 3.3-V *Always On* voltage in the notebook system. Apply a 2.2- $\mu$ F (at least 1- $\mu$ F), high quality X5R or X7R ceramic capacitor from VREG3 to (signal) GND in adjacent to the device.

#### 2-V, 100-μA Sink/Source Reference (VREF2)

This voltage is used for the reference of the loop compensation network. Apply a  $0.22-\mu F$  (at least  $0.1-\mu F$ ), high-quality X5R or X7R ceramic capacitor from VREF2 to (signal) GND in adjacent to the device.

Copyright © 2009, Texas Instruments Incorporated



#### 5.0-V, 100-mA LDO (VREG5)

A 5.0-V, 100-mA, linear regulator is integrated in the TPS51222. This LDO services the main analog supply rail and provides the current for gate drivers until switch-over function becomes enable. Apply a  $10-\mu F$  (at least  $4.7-\mu F$ ), high-quality X5R or X7R ceramic capacitor from VREG5 to (power) GND in adjacent to the device.

#### **VREG5 SWITCHOVER**

When EN1 is high, PGOOD1 indicates *GOOD* and a voltage of more than 4.8 V is applied to V5SW, the internal 5V-LDO is shut off and the VREG5 is shorted to V5SW by an internal MOSFET after an 7.7-ms delay. When the V5SW voltage becomes lower than 4.65 V, EN1 becomes low, or PGOOD1 indicates *BAD*, the internal switch is turned off, and the internal 5V-LDO resumes immediately.

#### **BASIC PWM OPERATIONS**

The main control loop of the SMPS is designed as a fixed frequency, peak current mode, pulse width modulation (PWM) controller. It achieves stable operation with any type of output capacitors, including low ESR capacitor(s) such as ceramic or specialty polymer capacitors.

The current mode scheme uses the output voltage information and the inductor current information to regulate the output voltage. The output voltage information is sensed by VFBx pin. The signal is compared with the internal 1-V reference and the voltage difference is amplified by a transconductance amplifier (VFB-AMP). The inductor current information is sensed by CSPx and CSNx pins. The voltage difference is amplified by another transconductance amplifier (CS-AMP). The output of the VFB-AMP indicates the target peak inductor current. If the output voltage decreases, the TPS51222 increases the target inductor current to raise the output voltage. Alternatively, if the output voltage rises, the TPS51222 decreases the target inductor current to reduce the output voltage.

At the beginning of each clock cycle, the high-side MOSFET is turned on, or becomes 'ON' state. The high-side MOSFET is turned off, or becomes *OFF* state, after the inductor current becomes the target value which is determined by the combination value of the output of the VFB-AMP and a ramp compensation signal. The ramp compensation signal is used to prevent sub-harmonic oscillation of the inductor current control loop. The high-side MOSFET is turned on again at the next clock cycle. By repeating the operation in this manner, the controller regulates the output voltage. The synchronous low-side or the *rectifying* MOSFET is turned on each *OFF* state to keep the conduction loss minimum.

Product Folder Link(s): TPS51222



## **PWM FREQUENCY CONTROL**

The TPS51222 has a fixed frequency control scheme with 180° phase shift. The switching frequency can be determined by an external resistor which is connected between RF pin and GND, and can be calculated using Equation 1.

$$f_{SW}[kHz] = \frac{1 \times 10^5}{RF[k\Omega]}$$
 (1)

TPS51222 can also synchronize to more than 2.5 V amplitude external clock by applying the signal to the RF pin. The set timing of channel 1 initiates at the raising edge (1.3 V typ) of the clock and channel 2 initiates at the falling edge (1.1 V typ). Therefore, the 50% duty signal makes both channels 180° phase shift.



Figure 39. Switching Frequency vs RF

#### LIGHT LOAD OPERATION

The TPS51222 automatically reduces switching frequency at light load conditions to maintain high efficiency if Auto~Skip or  $Out\text{-}of\text{-}Audio^{\text{TM}}$  mode is selected by SKIPSELx. This reduction of frequency is achieved by skipping pulses. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its peak reaches a predetermined current,  $I_{\text{LL}(PEAK)}$ , which indicates the boundary between heavy-load conditions and light-load conditions. Once the top MOSFET is turned on, the TPS51222 does not allow it to be turned off until it reaches  $I_{\text{LL}(PEAK)}$ . This eventually causes an overvoltage condition to the output and pulse skipping. From the next pulse after zero-crossing is detected,  $I_{\text{LL}(PEAK)}$  is limited by the ramp-down signal  $I_{\text{LL}(PEAK)RAMP}$ , which starts from 25% of the overcurrent limit setting ( $I_{\text{OCL}(PEAK)}$ : (see the Current Protection section) toward 5% of  $I_{\text{OCL}(PEAK)}$  over one switching cycle to prevent causing large ripple. The transition load point to the light load operation  $I_{\text{LL}(DC)}$  can be calculated in Equation 2.

$$I_{LL(DC)} = I_{LL(PEAK)} - 0.5 \times I_{IND(RIPPLE)}$$
(2)

$$I_{\text{IND(RIPPLE)}} = \frac{1}{L \times f_{\text{SW}}} \times \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{V_{\text{IN}}}$$
(3)

where

f<sub>SW</sub> is the PWM switching frequency which is determined by RF resistor setting or external clock

$$I_{LL(PEAK)RAMP} = (0.2 - 0.13 \times t_{ON} \times f_{SW}) \times t \times I_{OCL(PEAK)}$$

(4)

Switching frequency versus output current in the light load condition is a function of L, f,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportionally to the output current from the  $I_{LL(DC)}$ , as described in Equation 2; while maintaining the switching synchronization with the clock. Due to the synchronization, the switching waveform in boundary load condition (close to  $I_{LL(DC)}$ ) appears as a sub-harmonic oscillation; however, it is the intended operation.

If SKIPSELx is tied to GND, the TPS51222 works on a constant frequency of f<sub>SW</sub> regardless its load current.



Figure 40. Boundary Between Pulse Skipping and CCM



Figure 41. Inductor Current Limit at Pulse Skipping

**Table 2. Skip Mode Selection** 

| SKIPSELx       | GND                   | VREF2     | VREG3                                    | VREG5                                                            |
|----------------|-----------------------|-----------|------------------------------------------|------------------------------------------------------------------|
| OPERATING MODE | Continuous Conduction | Auto Skip | OOA Skip (maximum 7 skips, for <400 kHz) | OOA Skip (maximum 15 skips, for equal to or greater than 400kHz) |



www.ti.com SLUS908-JANUARY 2009

#### **OUT OF AUDIO SKIP OPERATION**

Out-Of-Audio™ (OOA) light-load mode is a unique control feature that keeps the switching frequency above acoustic audible frequencies toward virtually no load condition while maintaining state-of-the-art high conversion efficiency. When OOA is selected, the switching frequency is kept higher than audible frequency range in any load condition. The TPS51222 automatically reduced switching frequency at light-load conditions. The OOA control circuit monitors the states of both MOSFETs and forces an *ON* state if the predetermined number of pulses are skipped. The high-side MOSFET is turned on before the output voltage declines down to the target value, so that eventually an overvoltage condition is caused. The OOA control circuit detects this overvoltage condition and begins modulating the skip-mode on time to keep the output voltage.

The TPS51222 supports a wide-switching frequency range, therefore, the OOA skip mode has two selections. See Table 2. When the 300-kHz switching frequency is selected, a maximum of seven (7) skips (SKIPSEL=3.3 V) makes the lowest frequency at 37.5 kHz. If a 15-skip maximum is chosen, it becomes 18.8 kHz, hence the maximum 7 skip is suitable for less than 400 kHz, and the maximum 15 skip is 400 kHz or greater.

#### 99% DUTY CYCLE OPERATION

In a low-dropout condition such as 5-V input to 5-V output, the basic control loop attempts to maintain 100% of the high-side MOSFET *ON*. However, with the N-channel MOSFET used for the top switch, it is not possible to use the 100% on-cycle to charge the boot strap capacitor. TPS51222 detects the 100% *ON* condition and asserts the *OFF* state at the appropriate time.

#### **HIGH-SIDE DRIVER**

The high-side driver is designed to drive high current, low  $R_{DS(on)}$  N-channel MOSFET(s). The drive capability is represented by its internal resistance, which is  $1.7\Omega$  for VBSTx to DRVHx, and  $1\Omega$  for DRVHx to SWx. When configured as a floating driver, 5 V of bias voltage is delivered from VREG5 supply. The instantaneous drive current is supplied by the flying capacitor between VBSTx and SWx pins. The average drive current is equal to the gate charge at Vgs = 5V times switching frequency. This gate drive current as well as the low-side gate drive current times 5 V makes the driving power which needs to be dissipated mainly from TPS51222 package. A dead time to prevent shoot through is internally generated between high-side MOSFET off to low-side MOSFET on, and low-side MOSFET off to high-side MOSFET on.

#### **LOW-SIDE DRIVER**

The low-side driver is designed to drive high-current low- $R_{DS(on)}$  N-channel MOSFET(s). The drive capability is represented by its internal resistance, which are 1.3 $\Omega$  for VREG5 to DRVLx and 0.7 $\Omega$  for DRVLx to GND. The 5-V bias voltage is delivered from VREG5 supply. The instantaneous drive current is supplied by an input capacitor connected between VREG5 and GND. The average drive current is also calculated by the gate charge at Vgs = 5 V times switching frequency.

#### **CURRENT SENSING SCHEME**

In order to provide both good accuracy and cost effective solution, the TPS51222 supports external resistor sensing and inductor DCR sensing. An RC network with high quality X5R or X7R ceramic capacitor should be used to extract voltage drop across DCR.  $0.1\mu F$  is a good value to start the design. CSPx and CSNx should be connected to positive and negative terminal of the sensing device respectively. The output signal of the internal current amplifier becomes 100 mV at the OCL setting point. This means that the current sensing amplifier normalize the current information signal based on the OCL setting. Attaching a RC network recommended even with a resistor sensing scheme to get an accurate current sensing; see the *External Components Selection* session for detailed configurations.

# TEXAS INSTRUMENTS

#### **ADAPTIVE ZERO CROSSING**

TPS51222 has an adaptive zero crossing circuit which performs optimization of the zero inductor current detection at skip mode operation. This function pursues ideal low-side MOSFET turning off timing and compensates inherent offset voltage of the ZC comparator and delay time of the ZC detection circuit. It prevents SW-node swing-up caused by too late detection and minimizes diode conduction period caused by too early detection. As a result, better light load efficiency is delivered.

#### **CURRENT PROTECTION**

TPS51222 has cycle-by-cycle overcurrent limiting control. If the inductor current becomes larger than the overcurrent trip level, TPS51222 turns off high-side MOSFET, turns on low-side MOSFET and waits for the next clock cycle.

 $I_{OCL(PEAK)}$  sets peak level of the inductor current. Thus, the dc load current at overcurrent threshold,  $I_{OCL(DC)}$ , can be calculated as follows:

$$I_{OCL(DC)} = I_{OCL(PEAK)} - 0.5 \times I_{IND(RIPPLE)}$$
(5)

$$I_{OCL(PEAK)} = \frac{V_{OCL}}{R_{SENSE}}$$
(6)

where

- R<sub>SENSE</sub> is resistance of current sensing device
- V<sub>(OCL)</sub> is the overcurrent trip threshold voltage

In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall down, and it ultimately crosses the undervoltage protection threshold and shutdown.

#### **POWERGOOD**

The TPS51222 has powergood output for both switcher channels. The powergood function is activated after softstart has finished. If the output voltage becomes within  $\pm 5\%$  of the target value, internal comparators detect power good state and the powergood signal becomes high after 1ms internal delay. If the output voltage goes outside of  $\pm 10\%$  of the target value, the powergood signal becomes low after 1.5 $\mu$ s internal delay. Apply voltage should be less than 6V and the recommended pull-up resistance value is from  $100k\Omega$  to  $1M\Omega$ .

#### **OUTPUT DISCHARGE CONTROL**

The TPS51222 discharges output when ENx is low. The TPS51222 discharges outputs using an internal MOSFET which is connected to CSNx and GND. The current capability of these MOSFETs is limited to discharge the output capacitor slowly. If ENx becomes high during discharge, MOSFETs are turning off, and some output voltage remains. SMPS changes over to soft-start. The PWM initiates after the target voltage overtakes the remaining output voltage.



#### OVERVOLTAGE/UNDERVOLTAGE PROTECTION

TPS51222 monitors the output voltage to detect overvoltage and undervoltage. When the output voltage becomes 15% higher than the target value, the OVP comparator output goes high and the circuit latches as the high-side MOSFET driver OFF and the low-side MOSFET driver ON, and shuts off another channel.

When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1 ms, TPS51222 latches OFF both high-side and low-side MOSFETs, and shuts off another channel. This UVP function is enabled after soft-start has completed. The procedure for restarting from these protection states is:

- 1. toggle EN
- 2. toggle EN1 and EN2 or
- 3. once hit UVLO

#### **UVLO PROTECTION**

The TPS51222 has undervoltage lockout protections (UVLO) for VREG5, VREG3 and VREF2. When the voltage is lower than UVLO threshold voltage, TPS51222 shuts off each output as shown in Table 3. This is non-latch protection.

**CH1/ CH2** VREG5 VREG3 VREF2 **VREG5 UVLO** Off On On **VREG3 UVLO** Off Off Off **VREF2 UVLO** Off Off On

**Table 3. UVLO Protection** 

#### THERMAL SHUTDOWN

The TPS51222 monitors the device temperature. If the temperature exceeds the threshold value, TPS51222 shuts off both SMPS and 5V-LDO, and decreases the VREG3 current limitation to 5 mA (typically). This is non-latch protection.

#### **CURRENT MONITOR**

TPS51222 monitors the output current as the voltage difference between CSPx and CSNx terminal. The transconductance amplifier (CS-AMP) amplifies this differential voltage by 50 times and sends out from IMONx thermal. Adding RC filter is recommended.

# TEXAS INSTRUMENTS

#### APPLICATION INFORMATION

#### EXTERNAL COMPONENTS SELECTION

A buck converter using the TPS51222 consists of linear circuits and a switching modulator. Figure 42 shows the basic scheme.



Figure 42. Simplified Current Mode Functional Blocks

The external components can be selected by following manner.

1. Determine output voltage dividing resistors (R1 and R2: shown in Figure 42) using the next equation

$$R1 = (V_{OUT} - 1.0) \times R2 \tag{7}$$

2. **Determine switching frequency.** Higher frequency allows smaller output capacitances, however, degrade efficiency due to increase of switching loss. Frequency setting resistor for RF-pin can be calculated by;

$$RF[k\Omega] = \frac{1 \times 10^5}{f_{sw} [kHz]}$$
(8)

3. **Choose the inductor.** The inductance value should be determined to give the ripple current of approximately 25% to 50% of maximum output current. Recommended ripple current rate is about 30% to 40% at the typical input voltage condition, next equation uses 33%.

$$L = \frac{1}{0.33 \times I_{OUT(MAX)} \times f_{SW}} \times \frac{(V_{IN(TYP)} - V_{OUT}) \times V_{OUT}}{V_{IN(TYP)}}$$
(9)

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation.

4. Determine the sensing resistor.

Determine the sensing resistor using next equation.  $I_{OCL(PEAK)}$  should be approximately 1.5 ×  $I_{OUT(MAX)}$  to 1.7 ×  $I_{OUT(MAX)}$ .

$$R_{SENSE} = \frac{V_{OCL}}{I_{OCL(PEAK)}}$$
 (10)

5. **Determine Rgv.** Rgv should be determined from preferable droop compensation value and is given by next equation based on the typical number of  $Gmv = 500\mu S$ .

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated



$$Rgv = 0.1 \times \frac{I_{OUT(MAX)}}{I_{OCL(PEAK)}} \times V_{OUT} \times \frac{1}{Gmv \times Vdroop}$$
(11)

$$Rgv[k\Omega] = 200 \times \frac{I_{OUT(MAX)}}{I_{OCL(PEAK)}} \times \frac{V_{OUT}[V]}{Vdroop[mV]}$$
(12)

If no-droop is preferred, attach a series RC network circuit instead of single resistor. Series resistance is determined using Equation 12 . Series capacitance can be arbitrarily chosen to meet the RC time constant, but should be kept under 1/10 of  $f_o$ .

6. Determine output capacitance Co to achieve a stable operation using the next equation. The 0 dB frequency,  $f_o$ , should be kept under 1/3 of the switching frequency.

$$f_0 = \frac{5}{\pi} \times I_{\text{OCL(PEAK)}} \times \frac{1}{V_{\text{OUT}}} \times \frac{\text{Gmv} \times \text{Rgv}}{\text{Co}} < \frac{f\text{sw}}{3}$$
(13)

$$Co > \frac{15}{\pi} \times I_{OCL(PEAK)} \times \frac{1}{V_{OUT}} \times \frac{Gmv \times Rgv}{fsw}$$
(14)

7. **Calculate Cc.** The purpose of this capacitance is to cancel zero caused by *ESR* of the output capacitor. If ceramic capacitor(s) is used, there is no need for Cc. If a combination of different capacitors is used, attach a RC network circuit instead of single capacitance to cancel zeros and poles caused by the output capacitors. With single capacitance, Cc is given in Equation 15.

$$Cc = Co \times \frac{ESR}{Rgv}$$
 (15)

8. **Choose MOSFETs** Generally, the on resistance affects efficiency at high load conditions as conduction loss. For a low output voltage application, the duty ratio is not high enough so that the on resistance of high-side MOSFET does not affect efficiency; however, switching speed (t<sub>r</sub> and t<sub>f</sub>) affects efficiency as switching loss. As for low-side MOSFET, the switching loss is usually not a main portion of the total loss.

#### RESISTOR CURRENT SENSING

For more accurate current sensing with an external resistor, the following technique is recommended. Adding an RC filter to cancel the parasitic inductance of resistor, this filter value is calculated using Equation 16.

$$Cx \times Rx = \frac{Lx}{Rs}$$
 (16)

This equation means time-constant of Cx and Rx should match the one of Lx (ESL) and Rs.



Figure 43. External Resistor Current Sensing

# TEXAS INSTRUMENTS

#### INDUCTOR DCR CURRENT SENSING

To use inductor DCR as current sensing resistor (Rs), the configuration needs to change as below. However, the equation that must be satisfied is the same as the one for the resistor sensing.



Figure 44. Inductor DCR Current Sensing



Figure 45. Inductor DCR Current Sensing With Voltage Divider

TPS51222 has a fixed  $V_{(OCL)}$  point (60 mV). In order to adjust for DCR, a voltage divider can be configured a described in Figure 45.

For Rx, Rc and Cx can be calculated as shown below, and overcurrent limitation value can be calculated as follows:

$$Cx \times (Rx \parallel Rc) = \frac{Lx}{Rs}$$

$$I_{OCL(PEAK)} = V_{OCL} \times \frac{1}{Rs} \times \frac{Rx + Rc}{Rc}$$
(17)

Figure 46 shows the compensation technique for the temperature drifts of the inductor DCR value. This scheme assumes the temperature rise at the thermistor (R<sub>NTC</sub>) is directly proportional to the temperature rise at the

Submit Documentation Feedback

inductor.





Figure 46. Inductor DCR Current Sensing With Temperature Compensate

#### LAYOUT CONSIDERATIONS

Certain points must be considered before starting a PCB layout work using the TPS51222.

#### **Placement**

- Place RC network for CSP1 and CSP2 close to the device pins.
- Place bypass capacitors for VREG5, VREG3 and VREF2 close to the device pins.
- Place frequency-setting resistor close to the device pin.
- Place the compensation circuits for COMP1 and COMP2 close to the device pins.
- Place the voltage setting resistors close to the device pins.

#### Routing (sensitive analog portion)

- Use separate traces for; see Figure 47
  - Output voltage sensing from current sensing (negative-side)
  - Output voltage sensing from V5SW input (when V<sub>OUT</sub> = 5V)
  - Current sensing (positive-side) from switch-node



Figure 47. Sensing Trace Routings

Use Kelvin sensing traces from the solder pads of the current sensing device (inductor or resistor) to current



sensing comparator inputs (CSPx and CSNx). (See Figure 48)



Figure 48. Current Sensing Traces

- Use small copper space for VFBx. These are short and narrow traces to avoid noise coupling
- Connect VFB resistor trace to the positive node of the output capacitor.
- Use signal GND for VREF2 and VREG3 capacitors, RF and VFB resistors, and the other sensitive analog components. Placing a signal GND plane (underneath the IC, and fully covered peripheral components) on the internal layer for shielding purpose is recommended. (See Figure 49)
- Use a thermal land for PowerPAD™. Five or more vias, with 0.33-mm (13-mils) diameter connected from the thermal land to the internal GND plane, should be used to help dissipation. Do NOT connect the GND-pin to this thermal land on the surface layer, underneath the package.

#### Routing (power portion)

- Use wider/shorter traces of DRVL for low-side gate drivers to reduce stray inductance.
- Use the parallel traces of SW and DRVH for high-side MOSFET gate drive, and keep them away from DRVL.
- · Connect SW trace to source terminal of the high-side MOSFET.
- Use power GND for VREG5, VIN and V<sub>OUT</sub> capacitors and low-side MOSFETs. Power GND and signal GND should be connected near the device GND terminal. (See Figure 49)



Figure 49. GND Layout Example

#### **APPLICATION CIRCUITS**



Figure 50. Current Mode, DCR Sensing, 5.0-V/8-A, 3.3-V/8-A, 330-kHz



## Table 4. Current Mode, DCR Sensing, 5.0-V/8-A, 3.3-V/8-A, 330-kHz

| SYMBOL   | SPECIFICATION                                                     | MANUFACTURER | PART NUMBER    |
|----------|-------------------------------------------------------------------|--------------|----------------|
| C11      | $2 \times 330 \ \mu\text{F}, 6.3 \ \text{V}, 18 \ \text{m}\Omega$ | Sanyo        | 6TPE330MIL     |
| C12      | 2 × 10 μF, 25 V                                                   | Murata       | GRM32DR71E106K |
| C21      | 470 μF, 4.0V, 15 m $\Omega$                                       | Sanyo        | 4TPE470MFL     |
| C22      | 2 × 10 μF, 25 V                                                   | Murata       | GRM32DR71E106K |
| L1       | $3.3~\mu H,~10.7~A,~10.5~m\Omega$                                 | токо         | FDV1040-3R3M   |
| L2       | 3.3 μH, 10.7 A, 10.5 mΩ                                           | токо         | FDV1040-3R3M   |
| Q11, Q21 | 30-V, 12 A, 10.5 mΩ                                               | Fairchild    | FDMS8692       |
| Q12, Q22 | 30 V, 18 A, 5.4 mΩ                                                | Fairchild    | FDMS8672AS     |





Figure 51. Current Mode (Non-Droop), DCR Sensing, 5.0-V/8-A, 3.3-V/8-A, 330-kHz

Table 5. Current Mode (Non-droop), DCR Sensing, 5.0-V/8-A, 3.3-V/8-A, 330-kHz

| SYMBOL SPECIFICATION |                                             | MANUFACTURER | PART NUMBER |  |
|----------------------|---------------------------------------------|--------------|-------------|--|
| C11                  | $2$ x 330 $\mu\text{F},6.3$ V 18 m $\Omega$ | Sanyo        | 6TPE330MIL  |  |



## Table 5. Current Mode (Non-droop), DCR Sensing, 5.0-V/8-A, 3.3-V/8-A, 330-kHz (continued)

| SYMBOL                      | SPECIFICATION                     | MANUFACTURER | PART NUMBER    |  |
|-----------------------------|-----------------------------------|--------------|----------------|--|
| C12                         | C12 2 x 10 μF, 25 V               |              | GRM32DR71E106K |  |
| C21 470 μF, 4.0V, 15 mΩ     |                                   | Sanyo        | 4TPE470MFL     |  |
| C22 2 x 10 μF, 25 V         |                                   | Murata       | GRM32DR71E106K |  |
| L1                          | $3.3~\mu H,~10.7~A,~10.5~m\Omega$ | токо         | FDV1040-3R3M   |  |
| L2                          | $3.3~\mu H,10.7~A,10.5~m\Omega$   | токо         | FDV1040-3R3M   |  |
| Q11, Q21                    | 30-V, 12-A, 10.5 mΩ               | Fairchild    | FDMS8692       |  |
| Q12, Q22 30-V, 18-A, 5.4 mΩ |                                   | Fairchild    | FDMS8672AS     |  |





Figure 52. Current Mode, DCR Sensing, 5.0-V/5-A, 3.3-V/5-A, 300-kHz

Table 6. Current Mode, DCR Sensing, 5.0-V/5-A, 3.3-V/5-A, 300-kHz

| SYMBOL SPECIFICATION |                                            | MANUFACTURER | PART NUMBER |  |
|----------------------|--------------------------------------------|--------------|-------------|--|
| C11                  | $2 \times 120 \ \mu F, 6.3V, 15 \ m\Omega$ | Panasonic    | EEFCX0J121R |  |



## Table 6. Current Mode, DCR Sensing, 5.0-V/5-A, 3.3-V/5-A, 300-kHz (continued)

| SYMBOL                        | SPECIFICATION                                 | MANUFACTURER | PART NUMBER    |  |
|-------------------------------|-----------------------------------------------|--------------|----------------|--|
| C12                           | 2 × 10 μF, 25 V                               | Murata       | GRM32DR71E106K |  |
| C21                           | $2 \times 220 \ \mu F, 4.0 \ V, 15 \ m\Omega$ | Panasonic    | EEFCX0G221R    |  |
| C22                           | 2 × 10 μF, 25 V                               | Murata       | GRM32DR71E106K |  |
| L1                            | $4.0~\mu H$ , $10.3~A$ , $6.6~m\Omega$        | Sumida       | CEP125-4R0MC-H |  |
| L2                            | $4.0~\mu H$ , $10.3~A$ , $6.6~m Ω$            |              | CEP125-4R0MC-H |  |
| Q11, Q21                      | I, Q21 30 V, 13.6 A, 9.5 mΩ                   |              | IRF7821        |  |
| 212, Q22 30 V, 13.8 A, 5.8 mΩ |                                               | IR           | IRF8113        |  |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51222RTVR | WQFN            | RTV                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS51222RTVR | WQFN            | RTV                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS51222RTVT | WQFN            | RTV                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS51222RTVT | WQFN            | RTV                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| 7 III dilitorio di o ricinina. |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS51222RTVR                   | WQFN         | RTV             | 32   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS51222RTVR                   | WQFN         | RTV             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS51222RTVT                   | WQFN         | RTV             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| TPS51222RTVT                   | WQFN         | RTV             | 32   | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-Leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated