











LM3102-Q1

ZHCSJS6-MAY 2018

## LM3102-Q1 汽车类 1MHz、2.5A 同步降压稳压器

## 1 特性

- 符合面向汽车 应用AEC-Q100:
  - 温度等级 1: -40°C 至 +125°C, T<sub>A</sub>
- 低组件数量和小型解决方案尺寸
- 与陶瓷电容和其他低等效串联电阻 (ESR) 电容一起工作时可保持稳定
- 无需环路补偿
- 可通过断续导通模式 (DCM) 操作在轻负载条件下 实现高效率
- 预偏置启动
- 超快速瞬态响应
- 可编程软启动
- 可编程开关频率高达 1MHz
- 谷值电流限值
- 输出过压保护
- 精密内部基准实现可调节输出电压低至 0.8V
- 热关断
- 主要技术规格
  - 输入电压范围为 4.5V 至 42V
  - 2.5A 输出电流
  - 0.8V, ±1.5% 基准
  - 集成双 N 沟道主 MOSFET 和同步 MOSFET
  - 热增强型 20 引脚 HTSSOP 封装
- 使用 LM3102-Q1 并借助 WEBENCH® 电源设计器 创建定制设计方案

## 典型应用原理图



## 2 应用

- 汽车车身电子设备
- 汽车照明
- 汽车信息娱乐系统和远程信息处理
- 通用 12V 与 24V 汽车直流/直流转换控制

## 3 说明

LM3102-Q1 同步整流降压转换器 采用 实现低成本高效率的降压稳压器所需的全部功能。该器件可为负载提供 2.5A 电流以及低至 0.8V 的输出电压。双 N 沟道同步 MOSFET 开关可减少组件数量,从而降低电路复杂度并最大限度地减小电路板尺寸。

与大多数其他 COT 稳压器不同,LM3102-Q1 不依赖输出电容器 ESR 来获得稳定性,专为与陶瓷及其他 ESR 极低的输出电容器完美配合而设计。该器件无需环路补偿,可提供快速负载瞬态响应并实现简单电路。由于输入电压和导通时间之间呈反比关系,因此在线路发生变化时,器件的工作频率几乎保持恒定。通过外部编程,工作频率可高达 1MHz。保护 功能 包括 V<sub>CC</sub> 欠压锁定 (UVLO)、输出过压保护、热关断和栅极驱动 UVLO。LM3102-Q1 采用热增强型 20 引脚 HTSSOP 封装。

## 器件信息(1)

| 器件型号      | 封装          | 封装尺寸 (标称值)      |
|-----------|-------------|-----------------|
| LM3102-Q1 | HTSSOP (20) | 6.50mm × 4.40mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

## 效率与负载电流间的关系 (Vour = 3.3V)







| 1 | · 林 · 林 · · · · · · · · · · · · · · · · |    | 7.4 Device Functional Modes    | 1.4 |
|---|-----------------------------------------|----|--------------------------------|-----|
| • | 特性                                      |    |                                |     |
| 2 | 应用 1                                    | 8  | Application and Implementation |     |
| 3 | 说明 1                                    |    | 8.1 Application Information    | 15  |
| 4 | 修订历史记录 2                                |    | 8.2 Typical Application        | 15  |
| 5 | Pin Configuration and Functions         |    | 8.3 System Examples            | 19  |
| 6 | Specifications4                         | 9  | Power Supply Recommendations   | 20  |
| • | 6.1 Absolute Maximum Ratings            | 10 | Layout                         | 20  |
|   | 6.2 ESD Ratings                         |    | 10.1 Layout Guidelines         | 20  |
|   | 6.3 Recommended Operating Conditions 4  |    | 10.2 Layout Example            | 20  |
|   | 6.4 Thermal Information                 | 11 | 器件和文档支持                        | 21  |
|   | 6.5 Electrical Characteristics 5        |    | 11.1 器件支持                      | 21  |
|   | 6.6 Switching Characteristics           |    | 11.2 接收文档更新通知                  | 21  |
|   | 6.7 Typical Characteristics             |    | 11.3 社区资源                      | 21  |
| 7 | Detailed Description 10                 |    | 11.4 商标                        | 21  |
| - | 7.1 Overview                            |    | 11.5 静电放电警告                    | 21  |
|   | 7.2 Functional Block Diagram            |    | 11.6 Glossary                  | 21  |
|   | 7.3 Feature Description                 | 12 | 机械、封装和可订购信息                    | 22  |
|   |                                         |    |                                |     |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期         | 修订版本 | 说明                                                                                                                    |
|------------|------|-----------------------------------------------------------------------------------------------------------------------|
| 2019 年 5 月 | *    | 将 LM3102-Q1 部分从 2007 年 9 月开始使用的综合数据表 SNVS515 商用和汽车文档中分离出来。此 SNVSBE5 文档详细说明了汽车 LM284x-Q1。进行了编辑性更改;无技术性更改;添加 WEBENCH 链接 |



## **5 Pin Configuration and Functions**



## **Pin Functions**

| P     | IN  | TYPE   | DESCRIPTION                        |  |  |  |
|-------|-----|--------|------------------------------------|--|--|--|
| NAME  | NO. | ITPE   | DESCRIPTION                        |  |  |  |
|       | 1   |        |                                    |  |  |  |
|       | 9   |        |                                    |  |  |  |
| N/C   | 10  |        | No Connection                      |  |  |  |
| N/C   | 12  | _      | NO Connection                      |  |  |  |
|       | 19  |        |                                    |  |  |  |
|       | 20  |        |                                    |  |  |  |
| SW    | 2   | Power  | Switching node                     |  |  |  |
| Svv   | 3   | rowei  | Switching node                     |  |  |  |
| VIN   | 4   | Power  | Input supply voltage               |  |  |  |
| VIIN  | 5   | Fowei  | input supply voltage               |  |  |  |
| BST   | 6   | Power  | Connection for bootstrap capacitor |  |  |  |
| AGND  | 7   | Ground | Analog ground                      |  |  |  |
| SS    | 8   | Analog | Soft start                         |  |  |  |
| GND   | 11  | Ground | Ground                             |  |  |  |
| FB    | 13  | Analog | Feedback                           |  |  |  |
| EN    | 14  | Analog | Enable                             |  |  |  |
| RON   | 15  | Analog | ON-time control                    |  |  |  |
| VCC   | 16  | Power  | Start-up regulator output          |  |  |  |
| PGND  | 17  | Ground | Power ground                       |  |  |  |
| FGIND | 18  | Giouna | Power ground                       |  |  |  |
| EP    | _   | Ground | Exposed Pad                        |  |  |  |

ZHCSJS6 – MAY 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       | MIN  | MAX           | UNIT |
|---------------------------------------|------|---------------|------|
| VIN, RON to AGND                      | -0.3 | 43.5          | V    |
| SW to AGND                            | -0.3 | 43.5          | V    |
| SW to AGND (Transient)                |      | −2 (< 100 ns) | V    |
| VIN to SW                             | -0.3 | 43.5          | V    |
| BST to SW                             | -0.3 | 7             | V    |
| All Other Inputs to AGND              | -0.3 | 7             | V    |
| Junction Temperature, T <sub>J</sub>  |      | 150           | °C   |
| Storage Temperature, T <sub>stg</sub> | -65  | 150           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                        | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                      | MIN | MAX | UNIT |
|-----------------|----------------------|-----|-----|------|
| V <sub>IN</sub> | Supply Voltage       | 4.5 | 42  | ٧    |
| TJ              | Junction Temperature | -40 | 125 | ٥°   |

## 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>             | LM3102-Q1<br>PWP (HTSSOP)<br>20 PINS | UNIT |
|----------------------|-------------------------------------------|--------------------------------------|------|
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance    | 30                                   | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 6.5                                  | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

Specifications with standard type are for  $T_J$  = 25°C unless otherwise specified. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 18 V,  $V_{OUT}$  = 3.3 V.

|                          | PARAMETER                                             | TEST CO                                                                              | ONDITIONS                                                                  | MIN | TYP  | MAX | UNIT |
|--------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----|------|
| START-UP R               | EGULATOR, V <sub>CC</sub>                             |                                                                                      | <u>"</u>                                                                   |     |      |     |      |
|                          |                                                       |                                                                                      |                                                                            |     | 6    |     |      |
| V <sub>CC</sub>          | V <sub>CC</sub> output voltage                        | C <sub>CC</sub> = 680 nF, no load                                                    | over the full Operating<br>Junction Temperature<br>(T <sub>J</sub> ) range | 5   |      | 7.2 | V    |
|                          |                                                       |                                                                                      |                                                                            |     | 50   |     |      |
| V V                      | V V dranaut valtaga                                   | I <sub>CC</sub> = 2 mA                                                               | over the full Operating<br>Junction Temperature<br>(T <sub>J</sub> ) range |     |      | 200 | mV   |
| $V_{IN} - V_{CC}$        | V <sub>IN</sub> – V <sub>CC</sub> dropout voltage     |                                                                                      |                                                                            |     | 350  |     | IIIV |
|                          |                                                       | I <sub>CC</sub> = 20 mA                                                              | over the full Operating<br>Junction Temperature<br>(T <sub>J</sub> ) range |     |      | 570 |      |
|                          |                                                       |                                                                                      |                                                                            |     | 65   |     |      |
| I <sub>VCCL</sub>        | V <sub>CC</sub> current limit <sup>(1)</sup>          | V <sub>CC</sub> = 0 V                                                                | over the full Operating<br>Junction Temperature<br>(T <sub>J</sub> ) range | 40  |      |     | mA   |
|                          |                                                       |                                                                                      |                                                                            |     | 3.75 |     |      |
| V <sub>CC-UVLO</sub>     | V <sub>CC</sub> undervoltage lockout threshold (UVLO) | V <sub>IN</sub> increasing                                                           | over the full Operating<br>Junction Temperature<br>(T <sub>J</sub> ) range | 3.6 |      | 3.9 | V    |
| V <sub>CC-UVLO-HYS</sub> | V <sub>CC</sub> UVLO hysteresis                       | V <sub>IN</sub> decreasing – HTSS                                                    | OP package                                                                 |     | 130  |     | mV   |
| t <sub>VCC-UVLO-D</sub>  | V <sub>CC</sub> UVLO filter delay                     |                                                                                      |                                                                            |     | 3    |     | μs   |
|                          |                                                       |                                                                                      |                                                                            |     | 0.7  |     |      |
| $I_{\rm IN}$             | I <sub>IN</sub> operating current                     | rating current $\begin{array}{c} No \text{ switching, } V_{FB} = 1 \\ V \end{array}$ | over the full Operating<br>Junction Temperature<br>(T <sub>J</sub> ) range |     |      | 1   | mA   |
|                          |                                                       |                                                                                      |                                                                            |     | 25   |     |      |
| I <sub>IN-SD</sub>       | I <sub>IN</sub> operating current, Device shutdown    | V <sub>EN</sub> = 0 V                                                                | over the full Operating<br>Junction Temperature<br>(T <sub>J</sub> ) range |     |      | 40  | μΑ   |

<sup>(1)</sup> V<sub>CC</sub> provides self bias for the internal gate drive and control circuits. Device thermal limitations limit external loading.

## 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                              | TEST CO                                                              | NDITIONS                                                                      | MIN | TYP  | MAX   | UNIT |
|------------------------|--------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|------|-------|------|
|                        |                                                        |                                                                      |                                                                               |     | 0.18 |       |      |
| R <sub>DS-UP-ON</sub>  | Main MOSFET R <sub>DS(on)</sub>                        | over the full Operating Jur range                                    | ction Temperature (T <sub>J</sub> )                                           |     |      | 0.375 | Ω    |
|                        |                                                        |                                                                      |                                                                               |     | 0.11 |       |      |
| R <sub>DS- DN-ON</sub> | R <sub>DS- DN-ON</sub> Syn. MOSFET R <sub>DS(on)</sub> | over the full Operating Junction Temperature (T <sub>J</sub> ) range |                                                                               |     |      | 0.225 | Ω    |
|                        |                                                        |                                                                      |                                                                               |     | 3.3  |       |      |
| V <sub>G-UVLO</sub>    | Gate drive voltage UVLO                                | V <sub>BST</sub> - V <sub>SW</sub> increasing                        | over the full<br>Operating Junction<br>Temperature (T <sub>J</sub> )<br>range |     |      | 4     | V    |



## **Switching Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                               | TEST CONI                                                                                                      | DITIONS                                                                       | MIN   | TYP I        | VAX   | UNIT |
|---------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|--------------|-------|------|
| SOFT ST             | ART                                     |                                                                                                                |                                                                               |       |              |       |      |
|                     |                                         |                                                                                                                |                                                                               |       | 8            |       |      |
| I <sub>SS</sub>     | SS pin source current                   | V <sub>SS</sub> = 0.5 V                                                                                        | over the full<br>Operating Junction<br>Temperature (T <sub>J</sub> )<br>range | 6     |              | 10    | μΑ   |
| CURREN              | T LIMIT                                 | 1                                                                                                              |                                                                               | l .   |              |       |      |
| I <sub>CL</sub>     | Syn. MOSFET current limit threshold     |                                                                                                                |                                                                               |       | 2.7          |       | Α    |
| I <sub>CL</sub>     | Syn. MOSFET current limit threshold     |                                                                                                                |                                                                               |       | 1.5          |       | Α    |
| ON/OFF              | TIMER                                   |                                                                                                                |                                                                               |       |              |       |      |
| t <sub>on</sub>     | ON timer pulse width                    | $V_{IN} = 10 \text{ V}, R_{ON} = 100 \text{ k}\Omega$<br>$V_{IN} = 30 \text{ V}, R_{ON} = 100 \text{ k}\Omega$ |                                                                               |       | 1.38<br>0.47 |       | μs   |
| t <sub>on-MIN</sub> | ON timer minimum pulse width            |                                                                                                                |                                                                               |       | 150          |       | ns   |
| t <sub>off</sub>    | OFF timer pulse width                   |                                                                                                                |                                                                               |       | 260          |       | ns   |
| ENABLE              | INPUT                                   |                                                                                                                |                                                                               |       |              |       |      |
|                     |                                         |                                                                                                                |                                                                               |       | 1.18         |       |      |
| $V_{EN}$            | EN Pin input threshold                  | V <sub>EN</sub> rising                                                                                         | over the full<br>Operating Junction<br>Temperature (T <sub>J</sub> )<br>range | 1.13  |              | 1.23  | V    |
|                     | Enable threshold hysteresis             | V <sub>EN</sub> falling                                                                                        |                                                                               |       | 90           |       | mV   |
| REGULA              | TION AND OVERVOLTAGE CO                 |                                                                                                                |                                                                               |       |              | I     |      |
|                     |                                         |                                                                                                                |                                                                               |       | 0.8          |       |      |
| $V_{FB}$            | In-regulation feedback voltage          | $V_{SS} \ge 0.8 \text{ V T}_{J} = -40^{\circ}\text{C to} +125^{\circ}\text{C}$                                 | over the full<br>Operating Junction<br>Temperature (T <sub>J</sub> )<br>range | 0.784 | C            | .816  | V    |
|                     | rollago                                 | V <sub>SS</sub> ≥ 0.8 V T <sub>J</sub> = 0°C to<br>+125°C                                                      | over the full<br>Operating Junction<br>Temperature (T <sub>J</sub> )<br>range | 0.788 | C            | 0.812 |      |
|                     |                                         |                                                                                                                |                                                                               |       | 0.92         |       |      |
| $V_{FB-OV}$         | Feedback overvoltage threshold          | over the full Operating Junct                                                                                  | tion Temperature (T <sub>J</sub> )                                            | 0.888 | C            | .945  | V    |
| I <sub>FB</sub>     |                                         |                                                                                                                |                                                                               |       | 5            |       | nA   |
| THERMA              | L SHUTDOWN                              |                                                                                                                |                                                                               |       |              |       |      |
| T <sub>SD</sub>     | Thermal shutdown temperature            | T <sub>J</sub> rising                                                                                          |                                                                               |       | 165          |       | °C   |
| T <sub>SD-HYS</sub> | Thermal shutdown temperature hysteresis | T <sub>J</sub> falling                                                                                         |                                                                               |       | 20           |       | °C   |



## 6.7 Typical Characteristics

All curves are taken at  $V_{IN}$  = 18 V with the configuration in the typical application circuit for  $V_{OUT}$  = 3.3 V shown in this data sheet.  $T_A$  = 25°C, unless otherwise specified.



ZHCSJS6 – MAY 2018 www.ti.com.cn

## **Typical Characteristics (continued)**

All curves are taken at  $V_{IN} = 18 \text{ V}$  with the configuration in the typical application circuit for  $V_{OUT} = 3.3 \text{ V}$  shown in this data sheet.  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.





Figure 7. R<sub>DS(on)</sub> vs Temperature

Figure 8. Efficiency vs Load Current (V<sub>OUT</sub> = 3.3 V)





Figure 9. V<sub>OUT</sub> Regulation vs Load Current (V<sub>OUT</sub> = 3.3 V)

Figure 10. Efficiency vs Load Current (V<sub>OUT</sub> = 0.8 V)





Figure 11. V<sub>OUT</sub> Regulation vs Load Current (V<sub>OUT</sub> = 0.8 V)

Figure 12. Power Up (V<sub>OUT</sub> = 3.3 V, 2.5 A Loaded)



## **Typical Characteristics (continued)**

All curves are taken at  $V_{IN} = 18 \text{ V}$  with the configuration in the typical application circuit for  $V_{OUT} = 3.3 \text{ V}$  shown in this data sheet. T<sub>A</sub> = 25°C, unless otherwise specified.







Figure 15. Continuous Mode Operation (V<sub>OUT</sub> = 3.3 V, 2.5 A Loaded)



V<sub>EN</sub> (5V/Div)

V<sub>OUT</sub> (2V/Div)

I<sub>L</sub> (2A/Div)

Figure 16. Discontinuous Mode Operation (V<sub>OUT</sub> = 3.3 V, 0.025 A Loaded)



Figure 17. DCM to CCM Transition ( $V_{OUT} = 3.3 V$ , 0.15-A - 2.5-A Load)



Figure 18. Load Transient ( $V_{OUT}$  = 3.3 V, 0.25-A - 2.5-A Load, Current Slew Rate: 2.5 A/ $\mu$ s)

# TEXAS INSTRUMENTS

## 7 Detailed Description

#### 7.1 Overview

The LM3102-Q1 step-down switching regulator features all required functions to implement a cost-effective, efficient buck power converter capable of supplying 2.5 A to a load. It contains dual N-channel main and synchronous MOSFETs. The constant ON-Time (COT) regulation scheme requires no loop compensation, results in fast load transient response and simple circuit implementation. The regulator can function properly even with an all ceramic output capacitor network, and does not rely on the ESR of the output capacitor for stability. The operating frequency remains constant with line variations due to the inverse relationship between the input voltage and the ON-time. The valley current limit detection circuit, with the limit set internally at 2.7 A, inhibits the main MOSFET until the inductor current level subsides.

The LM3102-Q1 can be applied in numerous applications and can operate efficiently for inputs as high as 42 V. Protection features include output overvoltage protection, thermal shutdown,  $V_{CC}$  UVLO, gate drive UVLO. The LM3102-Q1 is available in the thermally enhanced HTSSOP-20 package.

## 7.2 Functional Block Diagram



Copyright © 2018, Texas Instruments Incorporated



## 7.3 Feature Description

#### 7.3.1 COT Control Circuit Overview

COT control is based on a comparator and a one-shot ON-timer, with the output voltage feedback (feeding to the FB pin) compared with an internal reference of 0.8 V. If the voltage of the FB pin is below the reference, the main MOSFET is turned on for a fixed ON-time determined by a programming resistor  $R_{ON}$  and the input voltage  $V_{IN}$ , upon which the ON-time varies inversely. Following the ON-time, the main MOSFET remains off for a minimum of 260 ns. Then, if the voltage of the FB pin is below the reference, the main MOSFET is turned on again for another ON-time period. The switching will continue to achieve regulation.

The regulator will operate in the discontinuous conduction mode (DCM) at a light load, and the continuous conduction mode (CCM) with a heavy load. In the DCM, the current through the inductor starts at zero and ramps up to a peak during the ON-time, and then ramps back to zero before the end of the OFF-time. It remains zero and the load current is supplied entirely by the output capacitor. The next ON-time period starts when the voltage at the FB pin falls below the internal reference. The operating frequency in the DCM is lower and varies larger with the load current as compared with the CCM. Conversion efficiency is maintained because conduction loss and switching loss are reduced with the reduction in the load and the switching frequency, respectively. The operating frequency in the DCM can be calculated approximately as follows:

$$f_{SW} = \frac{V_{OUT} (V_{IN} - 1) \times L \times 1.18 \times 10^{20} \times I_{OUT}}{(V_{IN} - V_{OUT}) \times R_{ON}^{2}}$$
(1)

In the continuous conduction mode (CCM), the current flows through the inductor in the entire switching cycle, and never reaches zero during the OFF-time. The operating frequency remains relatively constant with load and line variations. The CCM operating frequency can be calculated approximately as follows:

$$f_{SW} = \frac{V_{OUT}}{1.3 \times 10^{-10} \times R_{ON}}$$
 (2)

The output voltage is set by two external resistors R<sub>FB1</sub> and R<sub>FB2</sub>. The regulated output voltage is

$$V_{OUT} = 0.8V \times (R_{FB1} + R_{FB2})/R_{FB2}$$
(3)

## 7.3.2 Start-Up Regulator (V<sub>CC</sub>)

A startup regulator is integrated within the LM3102-Q1. The input pin VIN can be connected directly to a line voltage up to 42 V. The  $V_{CC}$  output regulates at 6 V, and is current limited to 65 mA. Upon power up, the regulator sources current into an external capacitor  $C_{VCC}$ , which is connected to the VCC pin. For stability,  $C_{VCC}$  must be at least 680 nF. When the voltage on the VCC pin is higher than the UVLO threshold of 3.75 V, the main MOSFET is enabled and the SS pin is released to allow the soft-start capacitor  $C_{SS}$  to charge.

The minimum input voltage is determined by the dropout voltage of the regulator and the  $V_{CC}$  UVLO falling threshold ( $\cong 3.7 \text{ V}$ ). If  $V_{IN}$  is less than  $\cong 4.0 \text{ V}$ , the regulator shuts off and  $V_{CC}$  goes to zero.

#### 7.3.3 Regulation Comparator

The feedback voltage at the FB pin is compared to a 0.8-V internal reference. In normal operation (the output voltage is regulated), an ON-time period is initiated when the voltage at the FB pin falls below 0.8 V. The main MOSFET stays on for the ON-time, causing the output voltage and consequently the voltage of the FB pin to rise above 0.8 V. After the ON-time period, the main MOSFET stays off until the voltage of the FB pin falls below 0.8 V again. Bias current at the FB pin is nominally 5 nA.

#### 7.3.4 Zero Coil Current Detect

The current of the synchronous MOSFET is monitored by a zero coil current detection circuit which inhibits the synchronous MOSFET when its current reaches zero until the next ON-time. This circuit enables the DCM operation, which improves the efficiency at a light load.

#### 7.3.5 Overvoltage Comparator

The voltage at the FB pin is compared to a 0.92-V internal reference. If the voltage rises above 0.92 V, the ON-time is immediately terminated. This condition is known as overvoltage protection (OVP). It can occur if the input voltage or the output load changes suddenly. Once the OVP is activated, the main MOSFET remains off until the voltage at the FB pin falls below 0.92 V. The synchronous MOSFET will stay on to discharge the inductor until the inductor current reduces to zero, and then switch off.

## Feature Description (continued)

#### 7.3.6 Current Limit

Current limit detection is carried out during the OFF-time by monitoring the re-circulating current through the synchronous MOSFET. Referring to the *Functional Block Diagram*, when the main MOSFET is turned off, the inductor current flows through the load, the PGND pin and the internal synchronous MOSFET. If this current exceeds 2.7 A, the current limit comparator toggles, and as a result disabling the start of the next ON-time period. The next switching cycle starts when the re-circulating current falls back below 2.7 A (and the voltage at the FB pin is below 0.8 V). The inductor current is monitored during the ON-time of the synchronous MOSFET. As long as the inductor current exceeds 2.7 A, the main MOSFET will remain inhibited to achieve current limit. The operating frequency is lower during current limit due to a longer OFF-time.

Figure 19 illustrates an inductor current waveform. On average, the output current  $I_{OUT}$  is the same as the inductor current  $I_L$ , which is the average of the rippled inductor current. In case of current limit (the current limit portion of Figure 19), the next ON-time will not initiate until that the current drops below 2.7 A (assume the voltage at the FB pin is lower than 0.8 V). During each ON-time the current ramps up an amount equal to:

$$I_{LR} = \frac{(V_{IN} - V_{OUT}) \times t_{on}}{L}$$
(4)

During current limit, the LM3102-Q1 operates in a constant current mode with an average output current  $I_{OUT(CL)}$  equal to 2.7 A +  $I_{LR}$  / 2.



Figure 19. Inductor Current - Current Limit Operation

#### 7.3.7 N-Channel MOSFET and Driver

The LM3102-Q1 integrates an N-channel main MOSFET and an associated floating high voltage main MOSFET gate driver. The gate drive circuit works in conjunction with an external bootstrap capacitor  $C_{BST}$  and an internal high voltage diode.  $C_{BST}$  connecting between the BST and SW pins powers the main MOSFET gate driver during the main MOSFET ON-time. During each OFF-time, the voltage of the SW pin falls to approximately -1 V, and  $C_{BST}$  charges from  $V_{CC}$  through the internal diode. The minimum OFF-time of 260 ns provides enough time for charging  $C_{BST}$  in each cycle.

#### 7.3.8 Soft Start

The soft-start feature allows the converter to gradually reach a steady-state operating point, thereby reducing startup stresses and current surges. Upon turnon, after  $V_{CC}$  reaches the undervoltage threshold, an 8- $\mu$ A internal current source charges up an external capacitor  $C_{SS}$  connecting to the SS pin. The ramping voltage at the SS pin (and the non-inverting input of the regulation comparator as well) ramps up the output voltage  $V_{OUT}$  in a controlled manner.



## **Feature Description (continued)**

An internal switch grounds the SS pin if any of the following three cases happens: (i)  $V_{CC}$  is below the UVLO threshold; (ii) a thermal shutdown occurs; or (iii) the EN pin is grounded. Alternatively, the output voltage can be shut off by connecting the SS pin to ground using an external switch. Releasing the switch allows the SS pin to ramp up and the output voltage to return to normal. The shutdown configuration is shown in Figure 20.



Figure 20. Alternate Shutdown Implementation

#### 7.3.9 Thermal Protection

The junction temperature of the LM3102-Q1 should not exceed the maximum limit. Thermal protection is implemented by an internal Thermal Shutdown circuit, which activates (typically) at 165°C to make the controller enter a low power reset state by disabling the main MOSFET, disabling the ON-timer, and grounding the SS pin. Thermal protection helps prevent catastrophic failures from accidental device overheating. When the junction temperature falls back below 145°C (typical hysteresis = 20°C), the SS pin is released and normal operation resumes.

#### 7.3.10 Thermal Derating

The LM3102-Q1 can supply 2.5 A below an ambient temperature of 100°C. Under worst-case operation, with either input voltage up to 42 V, operating frequency up to 1 MHz, or voltage of the RON pin below the absolute maximum of 7 V, the LM3102-Q1 can deliver a minimum of 1.9-A output current without thermal shutdown with a PCB ground plane copper area of 40 cm², 2 oz/Cu. Figure 21 shows a thermal derating curve for the minimum output current without thermal shutdown against ambient temperature up to 125°C. Obtaining 2.5-A output current is possible by increasing the PCB ground plane area, or reducing the input voltage or operating frequency.



Figure 21. Thermal Derating Curve

ZHCSJS6 – MAY 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

#### 7.4 Device Functional Modes

## 7.4.1 ON-Time Timer, Shutdown

The ON-time of the LM3102-Q1 main MOSFET is determined by the resistor  $R_{ON}$  and the input voltage  $V_{IN}$ . It is calculated as follows:

$$t_{\rm on} = \frac{1.3 \times 10^{-10} \times R_{\rm ON}}{V_{\rm IN}} \tag{5}$$

The inverse relationship of  $t_{on}$  and  $V_{IN}$  gives a nearly constant frequency as  $V_{IN}$  is varied.  $R_{ON}$  should be selected such that the ON-time at maximum  $V_{IN}$  is greater than 150 ns. The ON-timer has a limiter to ensure a minimum of 150 ns for  $t_{on}$ . This limits the maximum operating frequency, which is governed by Equation 6:

$$f_{SW(MAX)} = \frac{V_{OUT}}{V_{IN(MAX)} \times 150 \text{ ns}}$$
 (6)

The LM3102-Q1 can be remotely shutdown by pulling the voltage of the EN pin below 1 V. In this shutdown mode, the SS pin is internally grounded, the ON-timer is disabled, and bias currents are reduced. Releasing the EN pin allows normal operation to resume because the EN pin is internally pulled up.



Figure 22. Shutdown Implementation

www.ti.com.cn ZHCSJS6-MAY 2018

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LM3102-Q1 is a step-down DC-to-DC controller. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 2.5 A. The following design procedure can be used to select components for the LM3102-Q1. Alternately, the WEBENCH software may be used to generate complete designs.

When generating a design, the WEBENCH® software uses iterative design procedure and accesses comprehensive databases of components. For more details, go to www.ti.com.

## 8.2 Typical Application



Figure 23. Typical Application Schematic

## 8.2.1 Design Requirements

For this example the following application parameters exist.

- V<sub>IN</sub> Range = 8 V to 42 V
- V<sub>OUT</sub> = 3.3 V
- I<sub>OUT</sub> = 2.5 A

Refer to *Detailed Design Procedure* for more information on operational guidelines and limits.

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM3102-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats

ZHCSJS6 – MAY 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

## **Typical Application (continued)**

· Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Design Steps for the LM3102-Q1 Application

The LM3102-Q1 is fully supported by WEBENCH which offers the following: component selection, electrical simulation, thermal simulation, as well as the build-it prototype board for a reduction in design time. The following list of steps can be used to manually design the LM3102-Q1 application.

- 1. Program V<sub>O</sub> with divider resistor selection.
- 2. Program turnon time with soft-start capacitor selection.
- 3. Select C<sub>0</sub>.
- 4. Select CIN.
- 5. Set operating frequency with R<sub>ON</sub>.
- 6. Determine thermal dissipation.
- 7. Lay out PCB for required thermal performance.

#### 8.2.2.3 External Components

The following guidelines can be used to select external components.

 $R_{FB1}$  and  $R_{FB2}$ : These resistors should be chosen from standard values in the range of 1.0 k $\Omega$  to 10 k $\Omega$ , satisfying the following ratio:

$$R_{\text{FB}1}/R_{\text{FB}2} = (V_{\text{OLIT}}/0.8 \text{ V}) - 1 \tag{7}$$

For  $V_{OUT} = 0.8 \text{ V}$ , the FB pin can be connected to the output directly with a pre-load resistor drawing more than 20  $\mu$ A. It is because the converter operation needs a minimum inductor current ripple to maintain good regulation when no load is connected

 $R_{ON}$ : Equation 2 can be used to select  $R_{ON}$  if a desired operating frequency is selected. But the minimum value of  $R_{ON}$  is determined by the minimum ON-time. It can be calculated as follows:

$$R_{\text{ON}} \ge \frac{V_{\text{IN(MAX)}} \times 150 \text{ ns}}{1.3 \times 10^{-10}}$$
(8)

If  $R_{ON}$  calculated from Equation 2 is smaller than the minimum value determined in Equation 8, a lower frequency should be selected to recalculate  $R_{ON}$  by Equation 2. Alternatively,  $V_{IN(MAX)}$  can also be limited to keep the frequency unchanged. The relationship of  $V_{IN(MAX)}$  and  $R_{ON}$  is shown in Figure 24.

On the other hand, the minimum OFF-time of 260 ns can limit the maximum duty ratio. Larger  $R_{\text{ON}}$  should be selected in any application requiring large duty ratio.



Figure 24. Maximum V<sub>IN</sub> for Selected R<sub>ON</sub>

**L:** The main parameter affected by the inductor is the amplitude of inductor current ripple ( $I_{LR}$ ). Once  $I_{LR}$  is selected, L can be determined by:



ZHCSJS6-MAY 2018 www.ti.com.cn

## Typical Application (continued)

$$L = \frac{V_{OUT} x (V_{IN} - V_{OUT})}{I_{LR} x f_{SW} x V_{IN}}$$

#### where

V<sub>IN</sub> is the maximum input voltage

f<sub>SW</sub> is determined from Equation 2 (9)

If the output current  $I_{OUT}$  is determined, by assuming that  $I_{OUT} = I_L$ , the higher and lower peak of  $I_{LR}$  can be determined. Beware that the higher peak of ILR should not be larger than the saturation current of the inductor and current limits of the main and synchronous MOSFETs. Also, the lower peak of ILR must be positive if CCM operation is required.

Figure 25 and Figure 26 show curves on inductor selection for various V<sub>OUT</sub> and R<sub>ON</sub>. For small R<sub>ON</sub>, according to (8), V<sub>IN</sub> is limited. Some curves are therefore limited as shown in the figures.



Cvcc: The capacitor on the Vcc output provides not only noise filtering and stability, but also prevents false triggering of the V<sub>CC</sub> UVLO at the main MOSFET on/off transitions. C<sub>VCC</sub> should be no smaller than 680 nF for stability, and should be a good quality, low-ESR, ceramic capacitor.

Cout and Couts: Cout should generally be no smaller than 10 µF. Experimentation is usually necessary to determine the minimum value for COUT, as the nature of the load may require a larger value. A load which creates significant transients requires a larger C<sub>OUT</sub> than a fixed load.

C<sub>OUT3</sub> is a small value ceramic capacitor located close to the LM3102-Q1 to further suppress high frequency noise at V<sub>OUT</sub>. A 100-nF capacitor is recommended.

CIN and CIN3: The function of CIN is to supply most of the main MOSFET current during the ON-time, and limit the voltage ripple at the VIN pin, assuming that the voltage source connecting to the VIN pin has finite output impedance. If the voltage source's dynamic impedance is high (effectively a current source), C<sub>IN</sub> supplies the average input current, but not the ripple current.

At the maximum load current, when the main MOSFET turns on, the current to the VIN pin suddenly increases from zero to the lower peak of the inductor's ripple current and ramps up to the higher peak value. It then drops to zero at turnoff. The average current during the ON-time is the load current. For a worst case calculation, CIN must be capable of supplying this average load current during the maximum ON-time. CIN is calculated from:

$$C_{IN} = \frac{I_{OUT} \ x \ t_{on}}{\Delta V_{IN}}$$

#### where

- I<sub>OUT</sub> is the load current
- t<sub>on</sub> is the maximum ON-time
- $\Delta V_{\text{IN}}$  is the allowable ripple voltage at  $V_{\text{IN}}$

(10)

The purpose of C<sub>IN3</sub> is to help avoid transients and ringing due to long lead inductance at the VIN pin. A low ESR 0.1-µF ceramic chip capacitor located close to the LM3102-Q1 is recommended.

## **Typical Application (continued)**

 $C_{BST}$ : A 33-nF, high-quality ceramic capacitor with low ESR is recommended for  $C_{BST}$  because it supplies a surge current to charge the main MOSFET gate driver at turnon. Low ESR also helps ensure a complete recharge during each OFF-time.

 $C_{SS}$ : The capacitor at the SS pin determines the soft-start time, that is, the time for the reference voltage at the regulation comparator and the output voltage to reach their final value. The time is determined from the following equation:

$$t_{SS} = \frac{C_{SS} \times 0.8V}{8 \,\mu\text{A}} \tag{11}$$

 $C_{FB}$ : If the output voltage is higher than 1.6 V,  $C_{FB}$  is needed in the Discontinuous Conduction Mode to reduce the output ripple. The recommended value for  $C_{FB}$  is 10 nF.

## 8.2.3 Application Curve



Figure 27. Efficiency vs Load Current (V<sub>OUT</sub> = 0.8 V)



## 8.3 System Examples



Figure 28. Typical Application Schematic for  $V_{OUT} = 3.3 \text{ V}$ 



Figure 29. Typical Application Schematic for  $V_{OUT} = 0.8 \text{ V}$ 

ZHCSJS6 – MAY 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

## 9 Power Supply Recommendations

The LM3102-Q1 device is designed to operate from an input voltage supply range between 4.5 V and 42 V. This input supply should be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LM3102-Q1 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is more than a few inches from the LM3102-Q1, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. The amount of bulk capacitance is not critical, but a 47- $\mu$ F or 100- $\mu$ F electrolytic capacitor is a typical choice.

## 10 Layout

#### 10.1 Layout Guidelines

The LM3102-Q1 regulation, overvoltage, and current limit comparators are very fast so they will respond to short duration noise pulses. Layout is therefore critical for optimum performance. It must be as neat and compact as possible, and all external components must be as close to their associated pins of the LM3102-Q1 as possible.

Refer to *Layout Example*, the loop formed by  $C_{IN}$ , the main and synchronous MOSFET internal to the LM3102-Q1, and the PGND pin should be as small as possible. The connection from the PGND pin to  $C_{IN}$  should be as short and direct as possible. Vias should be added to connect the ground of  $C_{IN}$  to a ground plane, located as close to the capacitor as possible. The bootstrap capacitor  $C_{BST}$  should be connected as close to the SW and BST pins as possible, and the connecting traces should be thick. The feedback resistors and capacitor  $R_{FB1}$ ,  $R_{FB2}$ , and  $C_{FB}$  should be close to the FB pin.

A long trace running from  $V_{OUT}$  to  $R_{FB1}$  is generally acceptable because this is a low-impedance node. Ground  $R_{FB2}$  directly to the AGND pin (pin 7). The output capacitor  $C_{OUT}$  should be connected close to the load and tied directly to the ground plane. The inductor L should be connected close to the SW pin with as short a trace as possible to reduce the potential for EMI (electromagnetic interference) generation.

If it is expected that the internal dissipation of the LM3102-Q1 will produce excessive junction temperature during normal operation, making good use of the PCB ground plane can help considerably to dissipate heat. The exposed pad on the bottom of the LM3102-Q1 IC package can be soldered to the ground plane, which should extend out from beneath the LM3102-Q1 to help dissipate heat.

The exposed pad is internally connected to the LM3102-Q1 IC substrate. Additionally the use of thick traces, where possible, can help conduct heat away from the LM3102-Q1. Using numerous vias to connect the die attached pad to the ground plane is a good practice. Judicious positioning of the PCB within the end product, along with the use of any available air flow (forced or natural convection) can help reduce the junction temperature.

## 10.2 Layout Example



Figure 30. Minimize Area of Current Loops in Buck Regulators



ZHCSJS6-MAY 2018 www.ti.com.cn

## 11 器件和文档支持

#### 11.1 器件支持

#### 11.1.1 开发支持

#### 11.1.1.1 使用 WEBENCH® 工具创建定制设计

单击此处,使用 LM3102-Q1 器件及 WEBENCH® 电源设计器创建定制设计方案。

- 1. 首先输入输入电压  $(V_{IN})$ 、输出电压  $(V_{OUT})$  和输出电流  $(I_{OUT})$  要求。
- 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真, 观察重要波形以及电路性能
- 运行热性能仿真, 了解电路板热性能
- 将定制原理图和布局方案以常用 CAD 格式导出
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

## 11.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的*通知我* 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 商标

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。



🕵 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。

## 11.6 Glossary

## SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.





## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

## 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM3102QMH/NOPB   | ACTIVE | HTSSOP       | PWP                | 20   | 73             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LM3102<br>QMH           | Samples |
| LM3102QMHX/NOPB  | ACTIVE | HTSSOP       | PWP                | 20   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LM3102<br>QMH           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020



## 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司