



# 3-V TO 6-V INPUT, 1.5-A OUTPUT SYNCHRONOUS-BUCK PWM SWITCHER WITH INTEGRATED FETs (SWIFT™)

### **FEATURES**

- Qualified for Automotive Applications
- Integrated MOSFET Switches for High Efficiency at 1.5-A Continuous Output Source or Sink Current
- 0.9-V to 3.3-V Adjustable Output Voltage With 1% Accuracy
- Externally Compensated for Design Flexibility
- Fast Transient Response
- Wide PWM Frequency: Fixed 350 kHz,
   550 kHz, or Adjustable 280 kHz to 700 kHz
- Load Protected by Peak Current Limit and Thermal Shutdown
- Integrated Solution Reduces Board Area and Total Cost

### **APPLICATIONS**

- Low-Voltage, High-Density Systems With Power Distributed at 5 V or 3.3 V
- Point of Load Regulation for High Performance DSPs, FPGAs, ASICs, and Microprocessors
- Broadband, Networking, and Optical Communications Infrastructure
- Portable Computing/Notebook PCs

### **DESCRIPTION**

As members of the SWIFT family of dc/dc regulators, the TPS54110 low-input-voltage high-output-current synchronous-buck PWM converter integrates all required active components. Included on the substrate with the listed features are a true, high-performance, voltage error amplifier that provides high performance under transient conditions; an undervoltage-lockout circuit to prevent start-up until the input voltage reaches 3 V; an internally and externally set slow-start circuit to limit in-rush currents; and a power-good output useful for processor/logic reset, fault signaling, and supply sequencing.

The TPS54110 device is available in a thermally enhanced 20-pin TSSOP (PWP) PowerPAD™ package, which eliminates bulky heatsinks. TI provides evaluation modules and the SWIFT designer software tool to aid in quickly achieving high-performance power supply designs to meet aggressive equipment development cycles.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD and SWIFT are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ORDERING INFORMATION(1)

| T <sub>J</sub> | PACK        | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|-------------|--------------------|-----------------------|------------------|--|
| -40°C to 125°C | HTSSOP - PW | Reel of 2000       | TPS54110QPWPRQ1       | 54110Q           |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

| 1                                                            | - <del> </del>     | +                                |  |  |
|--------------------------------------------------------------|--------------------|----------------------------------|--|--|
|                                                              | VIN, SS/ENA, SYNC  | –0.3 V to 7 V                    |  |  |
| Land on the one was a V                                      | RT                 | –0.3 V to 6 V                    |  |  |
| Input voltage range, V <sub>I</sub>                          | VSENSE             | –0.3 V to 4 V                    |  |  |
|                                                              | BOOT               | –0.3 V to 17 V                   |  |  |
| Outside the second of the                                    | VBIAS, PWRGD, COMP | –0.3 V to 7 V                    |  |  |
| Output voltage range, V <sub>O</sub>                         | PH                 | –0.6 V to 10 V                   |  |  |
| Course courset !                                             | PH                 | Internally Limited               |  |  |
| Source current, I <sub>O</sub>                               | COMP, VBIAS        | 6 mA                             |  |  |
|                                                              | PH                 | 3.5 A                            |  |  |
| Sink current                                                 | COMP               | 6 mA                             |  |  |
|                                                              | SS/ENA,PWRGD       | 10 mA                            |  |  |
| Voltage differential                                         | AGND to PGND       | ±0.3 V                           |  |  |
| Continuous power dissipation                                 |                    | See Dissipation<br>Ratings Table |  |  |
| Operating virtual junction temperature range, T <sub>J</sub> | -40°C to 150°C     |                                  |  |  |
| Storage temperature, T <sub>stg</sub>                        | −65°C to 150°C     |                                  |  |  |
| Lead temperature 1,6 mm (1/16 inch) from case for            | 10 seconds         | 260°C                            |  |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Input voltage range, V <sub>I</sub>            | 3   |     | 6   | V    |
| Operating junction temperature, T <sub>J</sub> | -40 |     | 125 | °C   |

### **DISSIPATION RATINGS**(1)(2)

| PACKAGE                   | THERMAL IMPEDANCE JUNCTION-TO-AMBIENT | T <sub>A</sub> = 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| 20-pin PWP with solder    | 26.0°C/W                              | 3.85 W <sup>(3)</sup>                 | 2.12 W                                | 1.54 W                                |
| 20-pin PWP without solder | 57.5°C/W                              | 1.73 W                                | 0.96 W                                | 0.69 W                                |

<sup>(1)</sup> For more information on the PWP package, refer to TI technical brief, literature number SLMA002.

- 1. 3-in  $\times$  3-in, two layers, Thickness: 0.062 in
- 2. 1.5-oz copper traces located on the top of the PCB
- 3. 1.5-oz copper ground plane on the bottom of the PCB
- 4. Ten thermal vias (see recommended land pattern in application section of this data sheet)
- (3) Maximum power dissipation may be limited by overcurrent protection.

<sup>(2))</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.

<sup>(2)</sup> Test board conditions:



## **ELECTRICAL CHARACTERISTICS**

 $T_J = -40^{\circ}\text{C}$  to 125°C, VIN = 3 V to 6 V (unless otherwise noted)

|                  | PARAMETER                                             | TEST CONDITIONS                                          |                           |                       | MIN   | TYP   | MAX   | UNIT     |  |
|------------------|-------------------------------------------------------|----------------------------------------------------------|---------------------------|-----------------------|-------|-------|-------|----------|--|
| SUPP             | LY VOLTAGE, VIN                                       |                                                          |                           |                       |       |       |       |          |  |
|                  | VIN input voltage range                               |                                                          |                           |                       | 3     |       | 6     | V        |  |
|                  |                                                       | f <sub>s</sub> = 350 kHz, SYN                            |                           | 4.5                   | 9.6   |       |       |          |  |
|                  | Quiescent current                                     | f <sub>s</sub> = 550 kHz, Phas<br>RT open,               |                           | 5.8                   | 12.8  | mA    |       |          |  |
|                  |                                                       | Shutdown,                                                | SS/ENA = 0 V              |                       |       | 1     | 1.4   |          |  |
| UNDE             | R VOLTAGE LOCK OUT                                    |                                                          |                           |                       |       |       |       |          |  |
|                  | Start threshold voltage, UVLO                         |                                                          |                           |                       |       | 2.95  | 3     |          |  |
|                  | Stop threshold voltage, UVLO                          |                                                          |                           |                       | 2.70  | 2.80  |       | V        |  |
|                  | Hysteresis voltage, UVLO                              |                                                          |                           |                       |       | 0.12  |       | V        |  |
|                  | Rising and falling edge deglitch, UVLO <sup>(1)</sup> |                                                          |                           |                       |       | 2.5   |       | μs       |  |
| BIAS             | VOLTAGE                                               | 1                                                        |                           |                       | ı     |       |       |          |  |
|                  | Output voltage, VBIAS                                 | I <sub>(VBIAS)</sub> = 0                                 |                           |                       | 2.70  | 2.80  | 2.95  | V        |  |
| $V_{O}$          | Output current, VBIAS <sup>(2)</sup>                  | (VBING)                                                  |                           |                       |       |       | 100   | μА       |  |
| CUML             | JLATIVE REFERENCE                                     | ı                                                        |                           |                       |       |       |       | <u> </u> |  |
| V <sub>ref</sub> | Accuracy                                              |                                                          |                           |                       | 0.882 | 0.891 | 0.900 | V        |  |
|                  | ILATION                                               |                                                          |                           |                       | 1     |       |       |          |  |
|                  |                                                       | I <sub>L</sub> = 0.75 A,                                 | f <sub>s</sub> = 350 kHz, | T <sub>J</sub> = 85°C |       | 0.05  |       | %/V      |  |
|                  | Line regulation <sup>(1) (3)</sup>                    | I <sub>I</sub> = 0.75 A,                                 | $f_s = 550 \text{ kHz},$  | T <sub>J</sub> = 85°C |       | 0.05  |       |          |  |
|                  | (4) (0)                                               | $I_L = 0 A \text{ to } 1.5 A,$                           | f <sub>s</sub> = 350 kHz, | T <sub>J</sub> = 85°C |       | 0.01  |       |          |  |
|                  | Load regulation (1) (3)                               | I <sub>L</sub> = 0 A to 1.5 A                            | $f_s = 550 \text{ kHz},$  | T <sub>J</sub> = 85°C |       | 0.01  |       | %/A      |  |
| OSCII            | LATOR                                                 | 1                                                        |                           | -                     |       |       |       |          |  |
|                  |                                                       | SYNC ≤ 0.8 V,                                            | RT open                   |                       | 265   | 350   | 440   |          |  |
|                  | Internally set free-running frequency range           | SYNC ≥ 2.5 V,                                            | RT open                   |                       | 415   | 550   | 680   | kHz      |  |
|                  | _                                                     | RT = 180 k $\Omega$ (1% resistor to AGND) <sup>(1)</sup> |                           |                       | 252   | 280   | 308   |          |  |
|                  | Externally set free-running frequency range           | RT = 100 kΩ (1%                                          | resistor to AGND)         |                       | 460   | 500   | 540   | kHz      |  |
|                  | , , , , ,                                             | $RT = 68 \text{ k}\Omega \text{ (1% respectively)}$      | esistor to AGND)(1        | 1)                    | 663   | 700   | 762   |          |  |
|                  | High-level threshold voltage, SYNC                    |                                                          |                           |                       | 2.5   |       |       | V        |  |
|                  | Low-level threshold voltage, SYNC                     |                                                          |                           |                       |       |       | 0.8   | V        |  |
|                  | Pulse duration, SYNC <sup>(1)</sup>                   |                                                          |                           |                       | 50    |       |       | ns       |  |
|                  | Frequency range, SYNC <sup>(1)</sup>                  |                                                          |                           |                       | 330   |       | 700   | kHz      |  |
|                  | Ramp valley <sup>(1)</sup>                            |                                                          |                           |                       |       | 0.75  |       | V        |  |
|                  | Ramp amplitude (peak-to-peak) <sup>(1)</sup>          |                                                          |                           |                       |       | 1     |       | V        |  |
|                  | Minimum controllable on time(1)                       |                                                          |                           |                       |       |       | 200   | ns       |  |
|                  | Maximum duty cycle                                    |                                                          |                           |                       | 90%   |       |       |          |  |

<sup>(1)</sup> Specified by design (2) Static resistive loads only (3) Specified by the circuit used in Figure 9.



# **ELECTRICAL CHARACTERISTICS (continued)** $T_J = -40^{\circ}C$ to 125°C, VIN = 3 V to 6 V (unless otherwise noted)

|                     | PARAMETER                                                                                         | TEST CONDITIONS                                              | MIN  | TYP  | MAX   | UNIT              |
|---------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|-------|-------------------|
| ERROR               | RAMPLIFIER                                                                                        |                                                              |      |      |       |                   |
|                     | Error-amplifier open loop voltage gain                                                            | 1 kΩ COMP to AGND <sup>(1)</sup>                             | 90   | 110  |       | dB                |
|                     | Error-amplifier unity gain bandwidth                                                              | Parallel 10 kΩ, 160 pF COMP to AGND (1)                      | 3    | 5    |       | MHz               |
|                     | Error-amplifier common-mode input voltage range                                                   | Powered by internal LDO <sup>(1)</sup>                       | 0    |      | VBIAS | ٧                 |
| I <sub>IB</sub>     | Input bias current, VSENSE                                                                        | VSENSE = V <sub>ref</sub>                                    |      | 60   | 250   | nA                |
| Vo                  | Output voltage slew rate (symmetric), COMP <sup>(1)</sup>                                         |                                                              |      | 1.2  |       | V/μs              |
| PWM C               | OMPARATOR                                                                                         |                                                              | •    |      |       |                   |
|                     | PWM comparator propagation delay time,<br>PWM comparator input to PH pin (excluding<br>dead time) | 10 mV overdrive <sup>(1)</sup>                               |      | 70   | 85    | ns                |
| SLOW-               | START/ENABLE                                                                                      |                                                              |      |      |       |                   |
|                     | Enable threshold voltage, SS/ENA                                                                  |                                                              | 0.82 | 1.20 | 1.40  | V                 |
|                     | Enable hysteresis voltage, SS/ENA <sup>(1)</sup>                                                  |                                                              |      | 0.03 |       | V                 |
|                     | Falling-edge deglitch, SS/ENA <sup>(1)</sup>                                                      |                                                              |      | 2.5  |       | μs                |
|                     | Internal slow-start time                                                                          |                                                              | 2.6  | 3.35 | 4.1   | ms                |
|                     | Charge current, SS/ENA                                                                            | SS/ENA = 0 V                                                 | 2.5  | 5    | 8     | μΑ                |
|                     | Discharge current, SS/ENA                                                                         | SS/ENA = 0.2 V, $V_1 = 2.7 \text{ V}$                        | 1.2  | 2.3  | 4     | mA                |
| POWER               | R GOOD                                                                                            |                                                              |      |      |       |                   |
|                     | Power-good threshold voltage                                                                      | VSENSE falling                                               |      | 93   |       | %V <sub>ref</sub> |
|                     | Power-good hysteresis voltage <sup>(1)</sup>                                                      |                                                              |      | 3    |       | %V <sub>ref</sub> |
|                     | Power-good falling-edge deglitch <sup>(1)</sup>                                                   |                                                              |      | 35   |       | μs                |
|                     | Output saturation voltage, PWRGD                                                                  | I <sub>(sink)</sub> = 2.5 mA                                 |      | 0.18 | 0.30  | V                 |
|                     | Leakage current, PWRGD                                                                            | V <sub>I</sub> = 5.5 V                                       |      |      | 1     | μА                |
| CURRE               | ENT LIMIT                                                                                         |                                                              |      |      |       |                   |
|                     | 0                                                                                                 | V <sub>I</sub> = 3 V, output shorted <sup>(1)</sup>          |      | 3.0  |       |                   |
|                     | Current-limit trip point                                                                          | V <sub>I</sub> = 6 V, output shorted <sup>(1)</sup>          |      | 3.5  |       | Α                 |
|                     | Current-limit leading edge blanking time                                                          |                                                              |      | 100  |       | ns                |
|                     | Current-limit total response time                                                                 |                                                              |      | 200  |       | ns                |
| THERM               | IAL SHUTDOWN                                                                                      |                                                              |      |      |       |                   |
|                     | Thermal-shutdown trip point <sup>(1)</sup>                                                        |                                                              | 135  | 150  | 165   | °C                |
|                     | Thermal-shutdown hysteresis <sup>(1)</sup>                                                        |                                                              |      | 10   |       | °C                |
| OUTPU               | IT POWER MOSFETS                                                                                  | •                                                            | •    |      |       |                   |
|                     | D MOOFFT 11 (2)                                                                                   | $I_O = 1.5 \text{ A}, \qquad \qquad V_I = 6 \text{ V}^{(2)}$ |      | 240  | 480   | _                 |
| r <sub>DS(on)</sub> | Power MOSFET switches <sup>(3)</sup>                                                              | $I_0 = 1.5 \text{ A}, \qquad V_1 = 3 \text{ V}^{(2)}$        |      | 345  | 690   | mΩ                |

 <sup>(1)</sup> Specified by design
 (2) Matched MOSFETs, low side r<sub>DS(on)</sub> production tested, high side r<sub>DS(on)</sub> specified by design
 (3) Includes package and bondwire resistance



## **PIN ASSIGNMENTS**

## PWP PACKAGE (TOP VIEW)



## **Terminal Functions**

| TERMII | NAL   | DECORIDATION                                                                                                                                                                                                                                                            |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO.   | DESCRIPTION                                                                                                                                                                                                                                                             |
| AGND   | 1     | Analog ground—internally connected to the sensitive analog-ground circuitry. Connect to PGND and PowerPAD.                                                                                                                                                              |
| BOOT   | 5     | Bootstrap input. $0.022$ - $\mu F$ to $0.1$ - $\mu F$ low-ESR capacitor connected from BOOT to PH generates floating drive for the high-side FET driver.                                                                                                                |
| COMP   | 3     | Error amplifier output. Connect compensation network from COMP to VSENSE.                                                                                                                                                                                               |
| PGND   | 11–13 | Power ground. High current return for the low-side driver and power MOSFET. Connect PGND with large copper areas to the input and output supply returns, and negative terminals of the input and output capacitors. Connect to AGND and PowerPAD.                       |
| PH     | 6–10  | Phase input/output. Junction of the internal high and low-side power MOSFETs, and output inductor.                                                                                                                                                                      |
| PWRGD  | 4     | Power-good open drain output. High when VSENSE $\geq$ 93% $V_{ref}$ , otherwise PWRGD is low. Note that output is low when SS/ENA is low or internal shutdown signal active.                                                                                            |
| RT     | 20    | Frequency setting resistor input. Connect a resistor from RT to AGND to set the switching frequency, f <sub>s</sub> .                                                                                                                                                   |
| SS/ENA | 18    | Slow-start/enable input/output. Dual-function pin that provides logic input to enable/disable device operation and capacitor input to externally set the start-up time.                                                                                                 |
| SYNC   | 19    | Synchronization input. Dual-function pin that provides logic input to synchronize to an external oscillator or pin select between two internally set switching frequencies. When used to synchronize to an external signal, a resistor must be connected to the RT pin. |
| VBIAS  | 17    | Internal bias regulator output. Supplies regulated voltage to internal circuitry. Bypass VBIAS pin to AGND pin with a high quality, low ESR 0.1-μF to 1.0-μF ceramic capacitor.                                                                                         |
| VIN    | 14–16 | Input supply for the power MOSFET switches and internal bias regulator. Bypass VIN pins to PGND pins close to device package with a high quality, low ESR 1-µF to 10-µF ceramic capacitor.                                                                              |
| VSENSE | 2     | Error amplifier inverting input.                                                                                                                                                                                                                                        |



## **FUNCTIONAL BLOCK DIAGRAM**





10 100 1 k

0

10 k 100 k 1 M 10 M

f - Frequency - Hz

Figure 7

### TYPICAL CHARACTERISTICS



 $T_J$  – Junction Temperature –  $^{\circ}\text{C}$ 

Figure 8



### APPLICATION INFORMATION

Figure 9 shows the schematic diagram for a typical TPS54110 application. The TPS54110 can provide up to 1.5 A of output current at a nominal output voltage of 3.3 V. For proper thermal performance, the exposed PowerPAD under the device must be soldered down to the printed-circuit board.



Figure 9. Application Schematic

### **DESIGN PROCEDURE**

The following design procedure can be used to select component values for the TPS54110. Alternately, the SWIFT Designer Software can be used to generate a complete design. The SWIFT Designer Software uses an iterative design procedure to access a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

### **DESIGN PARAMETERS**

The required parameters to begin the design process and values for this design example are listed in Table 1.

**Table 1. Design Parameters** 

| DESIGN PARAMETER      | EXAMPLE VALUE |
|-----------------------|---------------|
| Input voltage range   | 4.5 to 5.5 V  |
| Output voltage        | 3.3 V         |
| Input ripple voltage  | 100 mV        |
| Output ripple voltage | 30 mV         |
| Output current rating | 1.5 A         |
| Operating frequency   | 700 kHz       |

As an additional constraint, the design is set up to be small size and low component height.

### SWITCHING FREQUENCY

The switching frequency is set within the range of 280 kHz to 700 kHz by connecting a resistor from the RT pin to AGND. Equation (1) is used to determine the proper RT value.

$$RT(k\Omega) = \frac{100 \times 500 \text{ kHz}}{f_{S(kHz)}}$$
(1)

In this example, the timing-resistor value chosen for R4 is 71.5 k $\Omega$ , setting the switching frequency to 700 kHz.

Alternately, the TPS54110 can be set to preprogrammed switching frequencies of 350 kHz or 550 kHz by connecting pins RT and SYNC as shown in Table 2.

Table 2. Selecting the Switching Frequency

| FREQUENCY | RT    | SYNC          |
|-----------|-------|---------------|
| 350 kHz   | Float | Float or AGND |
| 550 kHz   | Float | ≥ 2.5 V       |



### INPUT CAPACITORS

The TPS54110 requires an input decoupling capacitor and, depending on the application, a bulk input capacitor. The minimum value for the decoupling capacitor, C9, is 10  $\mu\text{F}$ . A high-quality ceramic type X5R or X7R with a voltage rating greater than the maximum input voltage is recommended. A bulk input capacitor may be needed, especially if the TPS54110 circuit is not located within approximately 2 inches from the input voltage source. The capacitance value is not critical, but the voltage rating must be greater than the maximum input voltage including ripple voltage. The capacitor must filter the input ripple voltage to acceptable levels.

Input ripple voltage can be approximated by equation 2:

$$\Delta V_{\text{IN}} = \frac{I_{\text{OUT}(\text{MAX})} \times 0.25}{C_{\text{BULK}} \times f_{\text{sw}}} + \left(I_{\text{OUT}(\text{MAX})} \times \text{ESR}_{\text{MAX}}\right) \tag{2}$$

Where

IOUT(MAX) is the maximum load current,

 $f_{SW}$  is the switching frequency,

C<sub>BULK</sub> is the bulk capacitor value and

 $\mathsf{ESR}_{\mathsf{MAX}}$  is the maximum series resistance of the bulk capacitor.

Worst-case RMS ripple current is approximated by equation 3:

$$I_{CIN} = \frac{I_{OUT(MAX)}}{2} \tag{3}$$

In this case the input ripple voltage is 66 mV with a 10-uF bulk capacitor. Figure 15 shows the measured ripple waveform. The RMS ripple current is 0.75 A. The maximum voltage across the input capacitors is  $V_{INMAX} + \Delta V_{IN}/2$ . The bypass capacitor and input bulk capacitor are each rated for 6.3 V and a ripple-current capacity of 1.5 A, providing some margin. It is very important that the maximum ratings for voltage and current are not exceeded under any circumstance.

### **OUTPUT FILTER COMPONENTS**

Two components, L1 and C2, are selected for the output filter. Since the TPS54110 is an externally-compensated device, a wide range of filter-component types and values are supported.

### **Inductor Selection**

Use equation 4 to calculate the minimum value of the output inductor:

$$L_{MIN} = \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times K_{IND} \times I_{OUT} \times F_{SW}}$$
(4)

 $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. For designs using low-ESR capacitors such as ceramics, use  $K_{IND} = 0.2$ . When using higher ESR output capacitors,  $K_{IND} = 0.1$  yields better results. If higher ripple currents can be tolerated,  $K_{IND}$  can be increased allowing for a smaller output-inductor value.

This example design uses  $K_{IND} = 0.2$ , yielding a minimum inductor value of 6.29 uH. The next-higher standard value of 6.8 uH is chosen for this design. If a lower inductor value is desired, a larger amount of ripple current must be tolerated.

The RMS-current and saturation-current ratings of the output filter inductor must not be exceeded. The RMS inductor current can be found from equation 5:

$$I_{L(RMS)} = \sqrt{I_{OUT(MAX)}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8} \right)^2}$$
 (5)

The peak inductor current is determined from equation 6:

$$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}}$$
(6)

For this design, the RMS inductor current is 1.503 A and the peak inductor current is 1.673 A. The inductor chosen is a Coilcraft DS3316P-682 6.8  $\mu$ H. It has a saturation-current rating of 2.8 A and an RMS current rating of 2.2 A, easily meeting these requirements.

### **Capacitor Selection**

The important design parameters for the output capacitor are dc voltage, ripple current, and equivalent series resistance (ESR). The dc-voltage and ripple-current ratings must not be exceeded. The ESR rating is important because along with the inductor current it determines the output ripple voltage level. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed-loop crossover frequency of the design and LC corner frequency of the output filter. In general, it is desirable to keep the closed-loop crossover frequency at less than one-fifth of the switching frequency. With high switching frequencies such as the 700 kHz frequency of this design. internal circuit limitations of the TPS54110 limit the practical maximum crossover frequency to about 100 kHz. To allow adequate phase gain in the compensation network, set the LC corner frequency to approximately one decade below the closed-loop crossover frequency. This limits the minimum capacitor value for the output filter to:

$$C_{OUT(MIN)} = \frac{1}{L_{OUT}} \times \left(\frac{K}{2\pi f_{CO}}\right)^{2}$$
 (7)



where K is the frequency multiplier for the spread between  $f_{LC}$  and  $f_{CO}$ . K should be between 5 and 15, typically 10 for one decade of difference.

For a desired crossover of 60 kHz, K=10 and a 6.8  $\mu$ H inductor, the minimum value for the output capacitor is 100  $\mu$ F. The selected output capacitor must be rated for a voltage greater than the desired output voltage plus one half the ripple voltage. Any derating factors must also be included. The maximum RMS ripple current in the output capacitor is given by equation 8:

$$I_{COUT(RMS)} = \frac{1}{\sqrt{12}} \times \left[ \frac{V_{OUT} \times \left(V_{IN(MAX)}^{-V} OUT\right)}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times N_{C}} \right]$$
(8)

where N<sub>C</sub> is the number of output capacitors in parallel.

The maximum ESR of the output capacitor is determined by the allowable output ripple specified in the initial design parameters. The output ripple voltage is the inductor ripple current times the ESR of the output filter so the maximum specified ESR as listed in the capacitor data sheet is given by equation 9:

$$\mathsf{ESR}_{\mathsf{MAX}} = \mathsf{N}_{\mathsf{C}} \times \left( \frac{\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} \times \mathsf{L}_{\mathsf{OUT}} \times \mathsf{F}_{\mathsf{SW}} \times 0.8}{\mathsf{V}_{\mathsf{OUT}} \times \left( \mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} - \mathsf{V}_{\mathsf{OUT}} \right)} \right) \times \Delta \mathsf{V}_{\mathsf{p-p}(\mathsf{MAX})} \tag{9}$$

For this design example, a single 100  $\mu$ F output capacitor is chosen for C2. The calculated RMS ripple current is 80 mA and the maximum ESR required is 87 m $\Omega$ . An example of a suitable capacitor is the Sanyo Poscap 6TPC100M, rated at 6.3 V with a maximum ESR of 45 milliohms and a ripple-current rating of 1.7 A.

Other capacitor types work well with the TPS54110, depending on the requirements of the application.

### **COMPENSATION COMPONENTS**

The external compensation used with the TPS54110 allows for a wide range of output-filter configurations. A large range of capacitor values and dielectric types are supported. The design example uses type 3 compensation consisting of R1, R3, R5, C6, C7 and C8. Additionally, R2 and R1 form a voltage-divider network that sets the output voltage. These component reference designators are the same as those used in the SWIFT Designer Software.

There are a number of different ways to design a compensation network. This procedure outlines a relatively simple procedure that produces good results with most output filter combinations. Use the SWIFT Designer Software for designs with unusually high closed-loop crossover frequencies; with low-value, low-ESR output capacitors such as ceramics; or if you are unsure about the design procedure.

A number of considerations apply when designing compensation networks for the TPS54110. The compensated error-amplifier gain must not be limited by the open-loop amplifier gain characteristics and must not produce excessive gain at the switching frequency. Also, the closed-loop crossover frequency must be set less than one-fifth of the switching frequency, and the phase margin at crossover must be greater than 45 degrees. The general procedure outlined here meets these requirements without going into great detail about the theory of loop compensation.

First, calculate the output filter LC corner frequency using equation 10:

$$f_{LC} = \frac{1}{2\pi \sqrt{L_{OUT}^{C}_{OUT}}}$$
 (10)

For the design example,  $f_{LC} = 6103$  Hz.

Choose a closed-loop crossover frequency greater than  $f_{LC}$  and less than one-fifth of the switching frequency. Also, keep the crossover frequency below 100 kHz, as the error amplifier may not provide the desired gain at higher frequencies. The 60-kHz crossover frequency chosen for this design provides comparatively wide loop bandwidth while still allowing adequate phase boost to ensure stability.

Next, the values for the compensation components that set the poles and zeros of the compensation network are calculated. Assuming an R1 value > than R5 and a C6 value > C7, the pole and zero locations are given by equations 11 through 14:

$$f_{Z1} = \frac{1}{2\pi R3C6} \tag{11}$$

$$f_{Z2} = \frac{1}{2\pi R1C8} \tag{12}$$

$$f_{P1} = \frac{1}{2\pi R5C8} \tag{13}$$

$$f_{P2} = \frac{1}{2\pi R3C7} \tag{14}$$

Additionally there is a pole at the origin, which has unity gain at a frequency:

$$f_{\mathsf{INT}} = \frac{1}{2\pi\mathsf{R}\mathsf{1C6}} \tag{15}$$

This pole is used to set the overall gain of the compensated error amplifier and determines the closed loop crossover frequency. Since R1 is given as 10 k $\Omega$  and the crossover frequency is selected as 60 kHz, the desired  $f_{INT}$  is calculated from equation 16:

$$f_{\text{INT}} = \frac{10^{-0.74} \times f_{\text{CO}}}{2} \tag{16}$$

And the value for C6 is given by equation 17:



$$C6 = \frac{1}{2\pi R1f_{INT}}$$
 (17)

Since C6 is calculated to be 2900 pF, and the location of the integrator crossover frequency is important in setting the overall loop crossover, adjust the value of R1 so that C6 is a standard value of 2700 pF, using equation 18:

$$R1 = \frac{1}{2\pi C6f_{LC}} \tag{18}$$

The value for R1 is 10.7 K $\Omega$ 

The first zero,  $f_{Z1}$  is located at one half the output filter LC corner frequency, so R3 is calculated from:

$$R3 = \frac{1}{\pi C6f_{LC}} \tag{19}$$

The second zero,  $f_{Z2}$  is located at the output filter LC corner frequency, so C8 is calculated from:

$$C8 = \frac{1}{2\pi R1 f_{LC}} \tag{20}$$

The first pole,  $f_{P1}$  is located to coincide with output filter ESR zero frequency. This frequency is given by:

$$f_{\text{ESR0}} = \frac{1}{2\pi R_{\text{ESR}} C_{\text{OUT}}}$$
 (21)

where  $R_{\mbox{\footnotesize ESR}}$  is the equivalent series resistance of the output capacitor.

In this case, the ESR zero frequency is 35.4 kHz, and R5 is calculated from:

$$R5 = \frac{1}{2\pi C8 f} ESR$$
 (22)

The final pole is placed at a frequency high enough above the closed-loop crossover frequency to avoid causing an excessive phase decrease at the crossover frequency while still providing enough attenuation so that there is little or no gain at the switching frequency. The  $f_{P2}$  pole location for this circuit is set to 4 times the closed-loop crossover frequency and the last compensation component value C7 is derived:

$$C7 = \frac{1}{8\pi R3f_{CO}}$$
 (23)

Finally, calculate the R2 resistor value for the output voltage of 3.3 V using equation 24:

$$R2 = \frac{R1 \times 0.891}{V_{OUT}^{-0.891}}$$
 (24)

For this TPS54110 design, use R1 = 10.7 k $\Omega$  instead of 10.0 k $\Omega$ . R2 is then 3.92 k $\Omega$ .

Since capacitors are only available in a limited range of standard values, the nearest standard value was chosen for each capacitor. The measured closed-loop response for this design is shown in Figure 19.

### **BIAS AND BOOTSTRAP CAPACITORS**

Every TPS54110 design requires a bootstrap capacitor (C3), and a bias capacitor (C4). The bootstrap capacitor must be between 0.022  $\mu F$  and 0.1  $\mu F$ . This design uses 0.047  $\mu F$ . The bootstrap capacitor is located between the PH pins and BOOT. The bias capacitor is connected between the VBIAS pin and AGND. Recommended values are 0.1  $\mu F$  to 1.0  $\mu F$ . This design uses 0.1  $\mu F$ . Use high-quality ceramic capacitors with X7R or X5R grade dielectric for temperature stability. Place them as close to the device pins as possible.



### **GROUNDING AND PowerPAD LAYOUT**

The TPS54110 has two internal grounds (analog and power). Inside the TPS54110, the analog ground connects all noise-sensitive signals, while the power ground connects the noisier power signals. The PowerPAD must be tied directly to AGND. Noise injected between the two grounds can degrade the performance of the TPS54110. particularly at higher output currents. However, ground noise on an analog ground plane can also cause problems with some of the control and bias signals. For these reasons, separate analog and power ground planes are recommended. Tie these two planes together directly at the IC to reduce noise between the two grounds. The only components that tie directly to the power-ground plane are the input capacitor, the output capacitor, the input voltage decoupling capacitor, and the PGND pins of the TPS54110. The layout of the TPS54110 evaluation module represents recommended layout for a 2-layer board. Documentation for the TPS54110 evaluation module is obtained from the Texas Instruments web site under the TPS54110 product folder and in the application note, TI literature number SLVA109.

## LAYOUT CONSIDERATIONS FOR THERMAL PERFORMANCE

For operation at full rated load current, the analog ground plane must provide adequate heat dissipation area. A 3-inch-by-3-inch plane of 1-ounce copper recommended, though not mandatory, depending on ambient temperature and airflow. Most applications have larger areas of internal ground plane available. Connect the PowerPAD to the largest area available. Additional areas on the top or bottom layers also help dissipate heat. Use any area available when 1.5-A or greater operation is desired. Connect the exposed area of the PowerPAD to the analog ground-plane layer with 0.013-inch-diameter vias to avoid solder wicking through the vias. An adequate design includes six vias in the PowerPAD area with four additional vias located under the device package. The size of the vias under the package, but not in the exposed thermal pad area, can be increased to 0.018. Additional vias in areas not under the device package enhance thermal performance.



Figure 10. Recommended Land Pattern for 20-Pin PWP PowerPAD



### **PERFORMANCE GRAPHS**



Figure 17 Figure 18 Figure 19



### Very-small form-factor application



Figure 20. Small Form-Factor Reference Design

Figure 20 shows an application schematic for a TPS54110 application designed for extremely small size. To achieve this goal, the design procedure given in the previous application circuit is modified. For example, to use a small-footprint Coilcraft DO3314-103MX inductor, the maximum-allowable inductor ripple current was increased above that normally specified. A small 0805 10- $\mu$ F ceramic capacitor is used in the output filter. All the additional components are 0402 case size.



All performance data shown for  $V_I$  = 5 V,  $V_O$  = 1.5 V,  $F_S$  = 700 kHz,  $T_A$  = 25°C, Figure 20



## OUTPUT VOLTAGE TRANSIENT RESPONSE



### START UP WAVEFORM



Figure 27 Figure 28



### TWO-OUTPUT SEQUENCED-STARTUP APPLICATION



Figure 29. TPS54110 Sequencing Application Circuit

In Figure 29, the power-good output of U1 is used as a sequencing signal in a two-output design. Connecting the PWRGD pin of U1 to the SS/ENA pin of U2 causes the 1.5-V output to ramp up after the 3.3-V output is within regulation. Figure 30 shows the startup waveforms associated with this circuit.

When  $V_{IN}$  reaches the UVLO-start threshold, the U1 output ramps up towards the 3.3-V set point. After the output reaches 90 percent of 3.3 V, the U1 asserts the power-good signal driving the U2 SS/ENA input high. The output of U2 then ramps up towards the final output set point of 1.5 V.



Figure 30. Sequencing Start Up Waveforms



# DETAILED DESCRIPTION Under Voltage Lock Out (UVLO)

The TPS54110 incorporates an under voltage lockout circuit to keep the device disabled when the input voltage (VIN) is insufficient. During power up, internal circuits are held inactive until VIN exceeds the nominal UVLO threshold voltage of 2.95 V. Once the UVLO start threshold is reached, device start-up begins. The device operates until VIN falls below the nominal UVLO stop threshold of 2.8 V. Hysteresis in the UVLO comparator, and a 2.5- $\mu s$  rising and falling edge deglitch circuit reduce the likelihood of shutting the device down due to noise on VIN.

### Slow-Start/Enable (SS/ENA)

The slow-start/enable pin provides two functions; first, the pin acts as an enable (shutdown) control by keeping the device turned off until the voltage exceeds the start threshold voltage of approximately 1.2 V. When SS/ENA exceeds the enable threshold, device start up begins. The reference voltage fed to the error amplifier is linearly ramped up from 0 V to 0.891 V in 3.35 ms. Similarly, the converter output voltage reaches regulation in approximately 3.35 ms. Voltage hysteresis and a 2.5- $\mu$ s falling edge deglitch circuit reduce the likelihood of triggering the enable due to noise.

The second function of the SS/ENA pin provides an external means of extending the slow-start time with a low-value capacitor connected between SS/ENA and AGND. Adding a capacitor to the SS/ENA pin has two effects on start-up. First, a delay occurs between release of the SS/ENA pin and start up of the output. The delay is proportional to the slow-start capacitor value and lasts until the SS/ENA pin reaches the enable threshold. The start-up delay is approximately:

$$t_{d} = C_{(SS)} \times \frac{1.2 \text{ V}}{5 \mu A}$$
 (25)

Second, as the output becomes active, a brief ramp-up at the internal slow-start rate may be observed before the externally set slow-start rate takes control and the output rises at a rate proportional to the slow-start capacitor. The slow-start time set by the capacitor is approximately:

$$t_{(SS)} = C_{(SS)} \times \frac{0.7 \text{ V}}{5 \mu A}$$
 (26)

The actual slow-start is likely to be less than the above approximation due to the brief ramp-up at the internal rate.

### **VBIAS Regulator (VBIAS)**

The VBIAS regulator provides internal analog and digital blocks with a stable supply voltage over variations in junction temperature and input voltage. A high-quality, low-ESR, ceramic bypass capacitor is required on the VBIAS pin. X7R or X5R grade dielectrics are recommended because their values are more stable over

temperature. Place the bypass capacitor close to the VBIAS pin and returned to AGND. External loading on VBIAS is allowed, with the caution that internal circuits require a minimum VBIAS of 2.70 V, and external loads on VBIAS with ac or digital switching noise may degrade performance. The VBIAS pin may be useful as a reference voltage for external circuits.

### Voltage Reference

The voltage reference system produces a precise  $V_{ref}$  signal by scaling the output of a temperature stable bandgap circuit. During manufacture, the bandgap and scaling circuits are trimmed to produce 0.891 V at the output of the error amplifier, with the amplifier connected as a voltage follower. The trim procedure adds to the high precision regulation of the TPS54110, since it cancels offset errors in the scale and error amplifier circuits.

### Oscillator and PWM Ramp

The oscillator frequency can be set to internally fixed values of 350 kHz or 550 kHz using the SYNC pin as a static digital input. If a different frequency of operation is required for the application, the oscillator frequency can be externally adjusted from 280 kHz to 700 kHz by connecting a resistor from the RT pin to ground and floating the SYNC pin. The switching frequency is approximated by the following equation, where R is the resistance from RT to AGND:

SWITCHING FREQUENCY = 
$$\frac{100 \text{ k}\Omega}{\text{R}} \times 500 \text{ kHz}$$
 (27)

External synchronization of the PWM ramp is possible over the frequency range of 330 kHz to 700 kHz by driving a synchronization signal into SYNC and connecting a resistor from RT to AGND. Choose an RT resistor that sets the free-running frequency to 80% of the synchronization signal. Table 3 summarizes the frequency selection configurations.

Table 3. Summary of the Frequency Selection Configurations

| SWITCHING<br>FREQUENCY            | SYNC PIN               | RT PIN                                                           |
|-----------------------------------|------------------------|------------------------------------------------------------------|
| 350 kHz, internally set           | Float or AGND          | Float                                                            |
| 550 kHz, internally set           | ≥ 2.5 V                | Float                                                            |
| Externally set 280 kHz to 700 kHz | Float                  | R = 68 k to 180 k                                                |
| Externally synchronized frequency | Synchronization signal | R = RT value for 80% of<br>external synchronization<br>frequency |

### **Error Amplifier**

The high-performance, wide-bandwidth, voltage error amplifier sets the TPS54110 apart from most dc/dc converters. The user is given the flexibility to use a wide



range of output L- and C-filter components to suit the particular application needs. Type-2 or type-3 compensation can be employed using external compensation components.

### **PWM Control**

Signals from the error-amplifier output, oscillator, and current-limit circuit are processed by the PWM control logic. Referring to the internal block diagram, the control logic includes the PWM comparator, OR gate, PWM latch, and portions of the adaptive dead-time and control-logic block. During steady-state operation below the current-limit threshold, the PWM-comparator output and oscillator pulse train alternately reset and set the PWM latch. Once the PWM latch is set, the low-side FET remains on for a minimum duration set by the oscillator pulse duration. During this period, the PWM ramp discharges rapidly to its valley voltage. When the ramp begins to charge back up, the low-side FET turns off and high-side FET turns on. As the PWM ramp voltage exceeds the error-amplifier output voltage, the PWM comparator resets the latch, thus turning off the high-side FET and turning on the low-side FET. The low-side FET remains on until the next oscillator pulse discharges the PWM ramp.

During transient conditions, the error amplifier output could be below the PWM ramp valley voltage or above the PWM peak voltage. If the error-amplifier output is high, the PWM latch is never reset and the high-side FET remains on until the oscillator pulse signals the control logic to turn the high-side FET off and the low-side FET on. The device operates at its maximum duty cycle until the output voltage rises to the regulation set-point, setting VSENSE to approximately the same voltage as  $V_{\rm ref}$ . If the error-amplifier output is low, the PWM latch is continually reset and the high-side FET does not turn on. The low-side FET remains on until the VSENSE voltage decreases to a range that allows the PWM comparator to change states. The TPS54110 is capable of sinking current continuously until the output reaches the regulation set-point.

If the current-limit comparator remains tripped longer than 100 ns, the PWM latch resets before the PWM ramp exceeds the error-amplifier output. The high-side FET turns off and low-side FET turns on to decrease the energy in the output inductor, and consequently the output current. This process is repeated each cycle that the current-limit comparator is tripped.

### **Dead-Time Control and MOSFET Drivers**

Adaptive dead-time control prevents shoot-through current from flowing in both N-channel power MOSFETs during the switching transitions by actively controlling the

turn-on times of the MOSFET drivers. The high-side driver does not turn on until the gate-drive voltage to the low-side FET is below 2 V. The low-side driver does not turn on until the voltage at the gate of the high-side MOSFETs is below 2 V. The high-side and low-side drivers are designed with 300-mA source and sink capability to quickly drive the power MOSFETs gates. The low-side driver is supplied from VIN, while the high-side driver is supplied from the BOOT pin. A bootstrap circuit uses an external BOOT capacitor and an internal 2.5- $\Omega$  bootstrap switch connected between the VIN and BOOT pins. The integrated bootstrap switch improves drive efficiency and reduces external-component count.

### **Overcurrent Protection**

Cycle-by-cycle current limiting is achieved by sensing the current flowing through the high-side MOSFET and differential amplifier and comparing it to the preset overcurrent threshold. The high-side MOSFET is turned off within 200 ns of reaching the current-limit threshold. A 100-ns leading-edge blanking circuit prevents false tripping of the current limit. Current-limit detection occurs only when current flows from VIN to PH when sourcing current to the output filter. Load protection during current-sink operation is provided by thermal shutdown.

### Thermal Shutdown

The device uses the thermal shutdown to turn off the power MOSFETs and disable the controller if the junction temperature exceeds 150°C. The device is released from shutdown when the junction temperature decreases to 10°C below the thermal-shutdown trip point, and starts up under control of the slow-start circuit. Thermal shutdown provides protection when an overload condition is sustained for several milliseconds. In a persistent-fault condition, the device cycles continuously; starting up under control of the soft-start circuit, heating up due to the fault, and then shutting down upon reaching the thermal-shutdown point.

### Power Good (PWRGD)

The power-good circuit monitors for undervoltage conditions on VSENSE. If the voltage on VSENSE is 7% below the reference voltage, the open-drain PWRGD output is pulled low. PWRGD is also pulled low if VIN is less than the UVLO threshold, or SS/ENA is low, or if thermal shutdown asserts. When VIN = UVLO threshold, SS/ENA = enable threshold, and VSENSE > 93% of V $_{\rm ref}$ , the open-drain output of the PWRGD pin is high. A hysteresis voltage equal to 3% of V $_{\rm ref}$  and a 35- $\mu$ s falling-edge deglitch circuit prevent tripping of the power-good comparator due to high-frequency noise.



### PCB LAYOUT CONSIDERATIONS

The VIN pins are connected together on the printed board (PCB) and bypassed with a low-ESR ceramic bypass capacitor. Minimize the loop area formed by the bypass capacitor connections, the VIN pins, and the TPS54110 ground pins. The recommended bypass capacitor is 10-µF (minimum) ceramic with X5R or X7R dielectric. The optimum placement is closest to the VIN pins and the AGND and PGND pins. See Figure 31 for a layout example. It has an area of ground on the top layer directly under the IC, with an exposed area for connection to the PowerPAD. Use vias to connect this ground area to any internal ground planes. Use additional vias at the ground side of the input and output filter capacitors as well. Tie the AGND and PGND pins to the PCB ground area under the device as shown. Use a separate wide trace for the analog-ground path, connecting the voltage set-point divider, timing resistor RT, slow-start capacitor, and bias-capacitor grounds. Tie the PH pins together and route to the output inductor. Since the PH connection is the switching node, locate the inductor very close to the PH

pins, and minimize the area of the conductor to prevent excessive capacitive coupling. Connect the boot capacitor between the phase node and the BOOT pin as shown. Keep the boot capacitor close to the IC and minimize the conductor trace lengths. Connect the output-filter capacitor(s) as shown between the VOUT trace and PGND. It is important to keep the loop formed by the PH pins, Lout, Cout, and PGND as small as is practical. Place the compensation components from the VOUT trace to the VSENSE and COMP pins. Do not place these components too close to the PH trace. Due to the size of the IC package and the device pin-out, they must be somewhat closely routed while maintaining as much separation as possible, yet keeping the layout compact. Connect the bias capacitor from the VBIAS pin to analog ground using the isolated analog ground trace. If a slow-start capacitor or RT resistor is used, or if the SYNC pin is used to select 350-kHz operating frequency, connect them to this trace as well.



O VIA to Ground Plane

Figure 31. PC Board Layout Example



## PACKAGE OPTION ADDENDUM



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| TPS54110QPWPRQ1  | ACTIVE | HTSSOP       | PWP                | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | 54110Q                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS54110-Q1:



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

• Catalog: TPS54110

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Feb-2019

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54110QPWPRQ1 | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 12-Feb-2019



### \*All dimensions are nominal

| Device Package Type |        | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------------|--------|-----------------|------|------|-------------|------------|-------------|--|
| TPS54110QPWPRQ1     | HTSSOP | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |

PWP (R-PDSO-G20)

## PowerPAD ™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



## PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE

### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-15/AO 01/16

NOTE: A. All linear dimensions are in millimeters

<u>/A</u> Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated