

# 具有双向控制通道的 DS90UB901Q/DS90UB902Q 10 - 43MHz 14 位彩色 平面显示器 (FPD) - 连接 Ⅲ 串化器和解串器

查询样品: DS90UB901Q, DS90UB902Q

# 特性

- 10MHz 至 43MHz 输入并行端口时钟 (PCLK) 支持
- 160Mbps 至 688Mbps 数据吞吐量
- 单个差分对互连
- 具有 I<sup>2</sup>C 支持的双向控制接口通道
- 具有 DC 平衡编码的嵌入式时钟以支持 AC 耦合互 连
- 能够驱动长达 10 米的屏蔽双绞线
- **I<sup>2</sup>C** 兼容串行接口 •
- 单个硬件器件寻址引脚
- 针对数据完整性检查的带有 CRC (循环冗余校验) • 的 16 位数据有效载荷
- 多达 6 个可编程通用输入输出 (GPIO)
- LOCK (锁定)输出报告,以及 AT-SPEED BIST(全速内置自检)诊断特性以验证连接完整性
- 集成端接电阻器
- 1.8V 或 3.3V 兼容并行数据接口
- 1.8V 单电源 •
- 符合 ISO 10605 静电放电 (ESD) 以及 IEC 61000-4-2 ESD 标准
- 汽车应用级产品: 符合 AEC-Q100 2 级要求
- 温度范围: -40°C 至 +105°C
- 解串器上无需基准时钟
- 可编程接收均衡
- 电磁干扰 (EMI) / 电磁兼容性 (EMC) 迁移
  - DES 可编程展频 (SSCG) 输出
  - DES 接收器交错输出

### 应用范围

- 汽车视觉系统
- 后视、侧视摄像头
- 车道偏离报警
- 辅助泊车
- 盲点视野

# 说明

DS90UB901Q/DS90UB902Q 芯片组为一个单个差分 对上的数据传输提供了支持高速正向通道和一个双向控 制通道的 FPD 连接 Ⅲ 接口。 串化器/解串器对针对汽 车摄像头系统与主机控制器/电子控制单元 (ECU) 之间 的直接连接。 主传输系统在单个高速串行数据流上发 送 16 位图像数据,连同一个支持 I<sup>2</sup>C 的低延迟双向控 制通道传输。包括在16位有效负载之内的是一个针 对 CRC(循环冗余校验)的可选数据完整性选项以监 控传输链路错误。 使用德州仪器 (TI) 嵌入式时钟技术 可在一个单个差分对上实现透明全双工通信,从而在不 依赖于视频消隐间隔的情况下携带不对称双向控制信 息。这个单个串行数据流通过消除并行数据与时钟路 径间的偏差,简化了印刷电路板 (PCB) 走线和电缆上 的宽数据总线传输。 这样,通过限制数据路径的宽 度,大大节省了系统成本,相应地减少了 PCB 层数、 电缆宽度以及连接器尺寸和引脚数量。

此外,解串器输入提供均衡控制来补偿较长距离介质所 造成的损耗。内部 DC 均衡编码/解码被用来支持 AC 耦合互连。

一个串化器待机功能提供了一个支持远程唤醒功能的低 节能模式,此模式用于远程器件的信号传输。

此串化器采用 32 引脚超薄型四方扁平无引线 (WQFN)(5mm x 5mm) 封装,而解串器采用 40 引脚 WQFN (6mm x 6mm) 封装。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



ZHCSB01E – JUNE 2010 – REVISED APRIL 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Typical Application Diagram







Figure 2. Block Diagram







www.ti.com.cn

### DS90UB901Q Pin Diagram



See Package Number RTV0032A

#### **DS90UB901Q SERIALIZER PIN DESCRIPTIONS**

| Pin Name               | Pin No.                                                         | I/O, Type                         | Description                                                                                                                                |
|------------------------|-----------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| LVCMOS PARAL           | LEL INTERFAC                                                    | E                                 |                                                                                                                                            |
| DIN[13:0]              | 32, 31, 30, 29,<br>27, 26, 24, 23,<br>22, 21, 20, 19,<br>18, 17 | Inputs,<br>LVCMOS<br>w/ pull down | Parallel data inputs.                                                                                                                      |
| HSYNC                  | 1                                                               | Inputs,<br>LVCMOS<br>w/ pull down | Horizontal SYNC Input                                                                                                                      |
| VSYNC                  | 2                                                               | Inputs,<br>LVCMOS<br>w/ pull down | Vertical SYNC Input                                                                                                                        |
| PCLK                   | 3                                                               | Input, LVCMOS<br>w/ pull down     | Pixel Clock Input Pin. Strobe edge set by TRFB control register.                                                                           |
| GENERAL PURF           | POSE INPUT OU                                                   | TPUT (GPIO)                       |                                                                                                                                            |
| DIN[3:0]/<br>GPIO[5:2] | 20, 19, 18, 17                                                  | Input/Output,<br>LVCMOS           | DIN[3:0] general-purpose pins can be individually configured as either inputs or outputs; used to control and respond to various commands. |
| GPIO[1:0]              | 16, 15                                                          | Input/Output,<br>LVCMOS           | General-purpose pins can be individually configured as either inputs or outputs; used to control and respond to various commands.          |
| BIDIRECTIONAL          | CONTROL BUS                                                     | - I <sup>2</sup> C COMPATIB       | LE                                                                                                                                         |
| SCL                    | 4                                                               | Input/Output,<br>Open Drain       | Clock line for the bidirectional control bus communication SCL requires an external pull-up resistor to $V_{\text{DDIO}}$ .                |



www.ti.com.cn

# DS90UB901Q SERIALIZER PIN DESCRIPTIONS (continued)

| Pin Name         | Pin No.     | I/O, Type                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------|-------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDA              | 5           | Input/Output,<br>Open Drain   | Data line for the bidirectional control bus communication SDA requires an external pull-up resistor to $V_{\text{DDIO}}$ .                                                                                                                                                                                                                                                                                                                                                                                                      |
| MODE             | 8           | Input, LVCMOS<br>w/ pull down | I <sup>2</sup> C Mode select<br>MODE = L, Master mode (default); Device generates and drives the SCL clock line.<br>Device is connected to slave peripheral on the bus. (Serializer initially starts up in<br>Standby mode and is enabled through remote wakeup by Deserializer)<br>MODE = H, Slave mode; Device accepts SCL clock input and attached to an I <sup>2</sup> C<br>controller master on the bus. Slave mode does not generate the SCL clock, but uses<br>the clock generated by the Master for the data transfers. |
| ID[x]            | 6           | Input, analog                 | Device ID Address Select Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. See Table 3                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CONTROL AND      | CONFIGURATI | ON                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PDB              | 9           | Input, LVCMOS<br>w/ pull down | Power down Mode Input Pin.<br>PDB = H, Serializer is enabled and is ON.<br>PDB = L, Serailizer is in Power Down mode. When the Serializer is in Power Down,<br>the PLL is shutdown, and IDD is minimized. Programmed control register data are<br>NOT retained and reset to default values                                                                                                                                                                                                                                      |
| RES              | 7           | Input, LVCMOS<br>w/ pull down | Reserved.<br>This pin MUST be tied LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| FPD-LINK III INT | ERFACE      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DOUT+            | 13          | Input/Output,<br>CML          | Non-inverting differential output, bidirectional control channel input. The interconnect must be AC Coupled with a 100 nF capacitor.                                                                                                                                                                                                                                                                                                                                                                                            |
| DOUT-            | 12          | Input/Output,<br>CML          | Inverting differential output, bidirectional control channel input. The interconnect must be AC Coupled with a 100 nF capacitor.                                                                                                                                                                                                                                                                                                                                                                                                |
| POWER AND GF     | ROUND       | -                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| VDDPLL           | 10          | Power, Analog                 | PLL Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VDDT             | 11          | Power, Analog                 | Tx Analog Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VDDCML           | 14          | Power, Analog                 | CML & Bidirectional Channel Driver Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VDDD             | 28          | Power, Digital                | Digital Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VDDIO            | 25          | Power, Digital                | Power for I/O stage. The single-ended inputs and SDA, SCL are powered from V <sub>DDIO</sub> . V <sub>DDIO</sub> can be connected to a 1.8V $\pm$ 5% or 3.3V $\pm$ 10%                                                                                                                                                                                                                                                                                                                                                          |
| VSS              | DAP         | Ground, DAP                   | DAP must be grounded. DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connected to the ground plane (GND) with at least 9 vias.                                                                                                                                                                                                                                                                                                                                                   |



DS90UB901Q, DS90UB902Q

ZHCSB01E - JUNE 2010-REVISED APRIL 2013

www.ti.com.cn

### DS90UB902Q Pin Diagram



#### Deserializer - DS90UB902Q 40 Pin WQFN (Top View) See Package Number RTA0040A

#### **DS90UB902Q DESERIALIZER PIN DESCRIPTIONS**

| Pin Name                 | Pin No.                                                        | I/O, Type                   | Description                                                                                                                                 |
|--------------------------|----------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| LVCMOS PARAL             | LEL INTERFAC                                                   | E                           |                                                                                                                                             |
| ROUT[13:0]               | 9, 10, 11, 12,<br>14, 15, 17, 18,<br>19, 20, 21, 22,<br>23, 24 | Outputs,<br>LVCMOS          | Parallel data outputs.                                                                                                                      |
| HSYNC                    | 7                                                              | Output,<br>LVCMOS           | Horizontal SYNC Output                                                                                                                      |
| VSYNC                    | 6                                                              | Output,<br>LVCMOS           | Vertical SYNC Output                                                                                                                        |
| PCLK                     | 5                                                              | Output,<br>LVCMOS           | Pixel Clock Output Pin.<br>Strobe edge set by RRFB control register.                                                                        |
| GENERAL PURF             | OSE INPUT OU                                                   | TPUT (GPIO)                 |                                                                                                                                             |
| ROUT[3:0] /<br>GPIO[5:2] | 21, 22, 23, 24                                                 | Input/Output,<br>LVCMOS     | ROUT[3:0] general-purpose pins can be individually configured as either inputs or outputs; used to control and respond to various commands. |
| GPIO[1:0]                | 26, 27                                                         | Input/Output,<br>LVCMOS     | General-purpose pins can be individually configured as either inputs or outputs; used to control and respond to various commands.           |
| BIDIRECTIONAL            | CONTROL BUS                                                    | - I <sup>2</sup> C COMPATIB | LE                                                                                                                                          |
| SCL                      | 3                                                              | Input/Output,<br>Open Drain | Clock line for the bidirectional control bus communication SCL requires an external pull-up resistor to V <sub>DDIO</sub> .                 |
| SDA                      | 2                                                              | Input/Output,<br>Open Drain | Data line for bidirectional control bus communication SDA requires an external pull-up resistor to $V_{\text{DDIO}}$ .                      |

Copyright © 2010-2013, Texas Instruments Incorporated



www.ti.com.cn

# DS90UB902Q DESERIALIZER PIN DESCRIPTIONS (continued)

| Pin Name         | Pin No.    | I/O, Type                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------|------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE             | 40         | Input, LVCMOS<br>w/ pull up   | $I^2C$ Mode select<br>MODE = L, Master mode; Device generates and drives the SCL clock line, where<br>required such as Read. Device is connected to slave peripheral on the bus.<br>MODE = H, Slave mode (default); Device accepts SCL clock input and attached to an<br>$I^2C$ controller master on the bus. Slave mode does not generate the SCL clock, but<br>uses the clock generated by the Master for the data transfers. |
| ID[x]            | 1          | Input, analog                 | Device ID Address Select Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. See Table 4                                                                                                                                                                                                                                                                                                                                 |
| CONTROL AND      |            | ON CON                        |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PDB              | 29         | Input, LVCMOS<br>w/ pull down | Power down Mode Input Pin.<br>PDB = H, Deserializer is enabled and is ON.<br>PDB = L, Deserializer is in Power Down mode. When the Deserializer is in Power<br>Down. Programmed control register data are NOT retained and reset to default<br>values.                                                                                                                                                                          |
| LOCK             | 28         | Output,<br>LVCMOS             | LOCK Status Output Pin.<br>LOCK = H, CDR/PLL is Locked, outputs are active<br>LOCK = L, CDR/PLL is unlocked, the LVCMOS Outputs depend on OSS_SEL control<br>register, the CDR/PLL is shutdown and IDD is minimized. May be used as Link<br>Status.                                                                                                                                                                             |
| PASS             | 31         | Output,<br>LVCOMS             | When BISTEN = L; Normal operation<br>PASS is high to indicate no errors are detected. The PASS pin asserts low to indicate<br>a CRC error was detected on the Link.                                                                                                                                                                                                                                                             |
| RES              | 32, 33, 39 | -                             | Reserved<br>Pin 39: This pin MUST be tied LOW.<br>Pins 32,33: Route to test point or leave open if unused. See also <b>FPD-LINK III</b><br><b>INTERFACE</b> pin description section.                                                                                                                                                                                                                                            |
| BIST MODE        | I.         | II.                           |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| BISTEN           | 37         | Input, LVCMOS<br>w/ pull down | BIST Enable Pin.<br>BISTEN = H, BIST Mode is enabled.<br>BISTEN = L, BIST Mode is disabled.                                                                                                                                                                                                                                                                                                                                     |
| PASS             | 31         | Output,<br>LVCOMS             | PASS Output Pin for BIST mode.<br>PASS = H, ERROR FREE Transmission<br>PASS = L, one or more errors were detected in the received payload.<br>Leave Open if unused. Route to test point (pad) recommended.                                                                                                                                                                                                                      |
| FPD-LINK III INT | ERFACE     | 1                             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RIN+             | 35         | Input/Output,<br>CML          | Non-inverting differential input, bidirectional control channel output. The interconnect must be AC Coupled with a 100 nF capacitor.                                                                                                                                                                                                                                                                                            |
| RIN-             | 36         | Input/Output,<br>CML          | Inverting differential input, bidirectional control channel output. The interconnect must be AC Coupled with a 100 nF capacitor.                                                                                                                                                                                                                                                                                                |
| CMLOUTP          | 32         | Output, CML                   | Non-inverting CML Output<br>Monitor point for equalized differential signal. Test port is enabled via control<br>registers.                                                                                                                                                                                                                                                                                                     |
| CMLOUTN          | 33         | Output, CML                   | Inverting CML Output<br>Monitor point for equalized differential signal. Test port is enabled via control<br>registers.                                                                                                                                                                                                                                                                                                         |
| POWER AND G      | ROUND      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| VDDSSCG          | 4          | Power, Digital                | SSCG Power, 1.8V ±5%<br>Power supply must be connected regardless if SSCG function is in operation.                                                                                                                                                                                                                                                                                                                             |
| VDDIO1/2/3       | 25, 16, 8  | Power, Digital                | LVTTL I/O Buffer Power, The single-ended outputs and control input are powered from V <sub>DDIO</sub> . V <sub>DDIO</sub> can be connected to a 1.8V $\pm$ 5% or 3.3V $\pm$ 10%                                                                                                                                                                                                                                                 |
| VDDD             | 13         | Power, Digital                | Digital Core Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                                    |
| VDDR             | 30         | Power, Analog                 | Rx Analog Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                                       |
| VDDCML           | 34         | Power, Analog                 | Bidirectional Channel Driver Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                    |
| VDDPLL           | 38         | Power, Analog                 | PLL Power, 1.8V ±5%                                                                                                                                                                                                                                                                                                                                                                                                             |
| VSS              | DAP        | Ground, DAP                   | DAP must be grounded. DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connected to the ground plane (GND) with at least 16 vias.                                                                                                                                                                                                                                                  |



www.ti.com.cn

# Absolute Maximum Ratings<sup>(1)(2)(3)</sup>

| Absolute maximum Matings                    |                                          |                                               |
|---------------------------------------------|------------------------------------------|-----------------------------------------------|
| Supply Voltage – V <sub>DDn</sub> (1.8V)    |                                          | -0.3V to +2.5V                                |
| Supply Voltage – V <sub>DDIO</sub>          |                                          | -0.3V to +4.0V                                |
| LVCMOS Input Voltage I/O Voltage            |                                          | -0.3V to + (VDDIO + 0.3V)                     |
| CML Driver I/O Voltage (V <sub>DD</sub> )   |                                          | -0.3V to +(V <sub>DD</sub> + 0.3V)            |
| CML Receiver I/O Voltage (V <sub>DD</sub> ) |                                          | -0.3V to (V <sub>DD</sub> + 0.3V)             |
| Junction Temperature                        |                                          | +150°C                                        |
| Storage Temperature                         |                                          | −65°C to +150°C                               |
| Maximum Package Power Dissipation Cap       | pacity Package                           | 1/θ <sub>JA</sub> °C/W above +25°             |
| Package Derating:                           |                                          |                                               |
| DS90UB901Q 32 Lead WQFN                     | $\theta_{JA}$ (based on 9 thermal vias)  | 34.3 °C/W                                     |
| DS900B901Q 32 Lead WQFN                     | $\theta_{JC}$ (based on 9 thermal vias)  | 6.9 °C/W                                      |
| DS90UB902Q 40 Lead WQFN                     | $\theta_{JA}$ (based on 16 thermal vias) | 28.0 °C/W                                     |
| D3900D902Q 40 Lead WQFN                     | $\theta_{JC}$ (based on 16 thermal vias) | 4.4 °C/W                                      |
| ESD Rating (IEC 61000-4-2)                  |                                          | R <sub>D</sub> = 330Ω, C <sub>S</sub> = 150pF |
| Air Discharge (DOUT+, DOUT-, RIN+, RIN      | I-)                                      | ≥±25 kV                                       |
| Contact Discharge (DOUT+, DOUT-, RIN+       | -, RIN-)                                 | ≥±10 kV                                       |
| ESD Rating (ISO10605)                       |                                          | $R_D = 330\Omega, C_S = 150/330pF$            |
| ESD Rating (ISO10605)                       |                                          | $R_D = 2K\Omega, C_S = 150/330pF$             |
| Air Discharge (DOUT+, DOUT-, RIN+, RIN      | I-)                                      | ≥±15 kV                                       |
| Contact Discharge (DOUT+, DOUT-, RIN+       | -, RIN-)                                 | ≥±10 kV                                       |
| ESD Rating (HBM)                            |                                          | ≥±8 kV                                        |
| ESD Rating (CDM)                            |                                          | ≥±1 kV                                        |
| ESD Rating (MM)                             |                                          | ≥±250 V                                       |

 "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional; the device should not be operated beyond such conditions.

(2) For soldering specifications see product folder at www.ti.com

(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

# **Recommended Operating Conditions**<sup>(1)</sup>

|                                             |                          | Min  | Nom | Max         | Units |
|---------------------------------------------|--------------------------|------|-----|-------------|-------|
| Supply Voltage (V <sub>DDn</sub> )          |                          | 1.71 | 1.8 | 1.89        | V     |
| LVCMOS Supply Voltage (V <sub>D</sub><br>OR | ою)                      | 1.71 | 1.8 | 1.89        | V     |
| LVCMOS Supply Voltage (V <sub>D</sub>       | (0100)                   | 3.0  | 3.3 | 3.6         | V     |
|                                             | V <sub>DDn</sub> (1.8V)  |      |     | 25          | mVp-p |
| Supply Noise                                | V <sub>DDIO</sub> (1.8V) |      |     | 1.89<br>3.6 | mVp-p |
| Supply Noise                                | V <sub>DDIO</sub> (3.3V) |      |     | 50          | mVp-p |
| Operating Free Air Temperate                | ure (T <sub>A</sub> )    | -40  | +25 | +105        | °C    |
| PCLK Clock Frequency                        |                          | 10   |     | 43          | MHz   |

(1) Supply noise testing was done with minimum capacitors (as shown on Figure 39 and Figure 40) on the PCB. A sinusoidal signal is AC coupled to the VDDn (1.8V) supply with amplitude = 25 mVp-p measured at the device VDDn pins. Bit error rate testing of input to the Ser and output of the Des with 10 meter cable shows no error when the noise frequency on the Ser is less than 1 MHz. The Des on the other hand shows no error when the noise frequency is less than 750 kHz.

# Electrical Characteristics<sup>(1)(2)(3)</sup>

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol          | Parameter                                       | Condi                                                                  | tions                          | Min                                              | Тур                               | Max                                              | Units |
|-----------------|-------------------------------------------------|------------------------------------------------------------------------|--------------------------------|--------------------------------------------------|-----------------------------------|--------------------------------------------------|-------|
| LVCMOS          | DC SPECIFICATIONS 3.3                           | / I/O (SER INPUTS, DES C                                               | DUTPUTS, GPIO, CONTR           | OL INPUTS                                        | AND OUTPU                         | ITS)                                             |       |
| VIH             | High Level Input Voltage                        | $V_{IN} = 3.0V$ to $3.6V$                                              |                                | 2.0                                              |                                   | V <sub>IN</sub>                                  | V     |
| V <sub>IL</sub> | Low Level Input Voltage                         | $V_{IN} = 3.0V$ to $3.6V$                                              |                                | GND                                              |                                   | 0.8                                              | V     |
| I <sub>IN</sub> | Input Current                                   | $V_{IN} = 0V \text{ or } 3.6V, V_{IN} = 3.6V$                          | 0V to 3.6V                     | -20                                              | ±1                                | +20                                              | μA    |
| V <sub>OH</sub> | High Level Output Voltage                       | $V_{\text{DDIO}}$ = 3.0V to 3.6V, $I_{\text{OH}}$                      | = -4 mA                        | 2.4                                              |                                   | V <sub>DDIO</sub>                                | V     |
| V <sub>OL</sub> | Low Level Output Voltage                        | $V_{\text{DDIO}}$ = 3.0V to 3.6V, $I_{\text{OL}}$ =                    | = +4 mA                        | GND                                              |                                   | 0.4                                              | V     |
| I <sub>OS</sub> | Output Short Circuit                            | V <sub>OUT</sub> = 0V                                                  | Serializer GPIO<br>Outputs     |                                                  | -24                               |                                                  | mA    |
|                 | Current                                         | 001 - 00                                                               | Deserializer LVCMOS<br>Outputs |                                                  | -39                               |                                                  | ША    |
| I <sub>OZ</sub> | TRI-STATE Output<br>Current                     | $PDB = 0V, V_{OUT} = 0V or V_{DD}$                                     | LVCMOS Outputs                 | -20                                              | ±1                                | +20                                              | μA    |
| LVCMOS          | DC SPECIFICATIONS 1.8                           | / I/O (SER INPUTS, DES O                                               | DUTPUTS, GPIO, CONTR           | OL INPUTS                                        | AND OUTPU                         | ITS)                                             |       |
| VIH             | High Level Input Voltage                        | V <sub>IN</sub> = 1.71V to 1.89V                                       |                                | 0.65 V <sub>IN</sub>                             |                                   | V <sub>IN</sub> +0.3                             | V     |
| V <sub>IL</sub> | Low Level Input Voltage                         | V <sub>IN</sub> = 1.71V to 1.89V                                       |                                | GND                                              |                                   | 0.35 V <sub>IN</sub>                             | v     |
| I <sub>IN</sub> | Input Current                                   | $V_{IN} = 0V$ or 1.89V, $V_{IN} = 1$                                   | .71V to 1.89V                  | -20                                              | ±1                                | +20                                              | μA    |
| V <sub>OH</sub> | High Level Output Voltage                       | $V_{DDIO} = 1.71V$ to 1.89V,<br>$I_{OH} = -2$ mA                       | Serializer GPIO<br>Outputs     | V <sub>DDIO</sub> -                              |                                   | Vaaa                                             | V     |
|                 | Fight Level Output Voltage                      | $V_{DDIO} = 1.71V$ to 1.89V,<br>$I_{OH} = -4$ mA                       | Deserializer LVCMOS<br>Outputs | 0.45                                             |                                   | V <sub>DDIO</sub>                                | v     |
| V <sub>OL</sub> | Low Level Output Voltage                        | $V_{DDIO} = 1.71V$ to 1.89V,<br>$I_{OL} = +2$ mA                       | Serializer GPIO<br>Outputs     | GND                                              |                                   | 0.45                                             | V     |
|                 | Low Level Output Voltage                        | $V_{DDIO} = 1.71V$ to 1.89V,<br>$I_{OL} = +4$ mA                       | Deserializer LVCMOS<br>Outputs | GND                                              |                                   | 0.43                                             | v     |
| I <sub>OS</sub> | Output Short Circuit                            |                                                                        | Serializer GPIO<br>Outputs     |                                                  | -11                               |                                                  |       |
|                 | Current                                         | V <sub>OUT</sub> = 0V                                                  | Deserializer LVCMOS<br>Outputs |                                                  | -20                               |                                                  | mA    |
| I <sub>OZ</sub> | TRI-STATE Output<br>Current                     | $\begin{array}{l} PDB = 0V, \ V_{OUT} = 0V \ or \\ V_{DD} \end{array}$ | LVCMOS Outputs                 | -20                                              | ±1                                | +20                                              | μΑ    |
| CML DR          | IVER DC SPECIFICATIONS                          | (DOUT+, DOUT-)                                                         |                                |                                                  |                                   |                                                  |       |
| V <sub>OD</sub> | Output Differential Voltage                     | $R_T = 100\Omega$ (Figure 8)                                           |                                | 268                                              | 340                               | 412                                              | mV    |
| $\Delta V_{OD}$ | Output Differential Voltage<br>Unbalance        | $R_L = 100\Omega$                                                      |                                |                                                  | 1                                 | 50                                               | mV    |
| V <sub>OS</sub> | Output Differential Offset<br>Voltage           | $R_L = 100\Omega$ (Figure 8)                                           |                                | V <sub>DD (MIN)</sub> -<br>V <sub>OD (MAX)</sub> | V <sub>DD</sub> - V <sub>OD</sub> | V <sub>DD (MAX)</sub> -<br>V <sub>OD (MIN)</sub> | V     |
| $\Delta V_{OS}$ | Offset Voltage Unbalance                        | R <sub>L</sub> = 100Ω                                                  |                                |                                                  | 1                                 | 50                                               | mV    |
| I <sub>OS</sub> | Output Short Circuit<br>Current                 | DOUT+/- = 0V,                                                          |                                |                                                  | -27                               |                                                  | mA    |
| R <sub>T</sub>  | Differential Internal<br>Termination Resistance | Differential across DOUT+                                              | - and DOUT-                    | 80                                               | 100                               | 120                                              | Ω     |
|                 | CEIVER DC SPECIFICATIO                          | NS (RIN+, RIN-)                                                        |                                |                                                  |                                   |                                                  |       |
| $V_{\text{TH}}$ | Differential Threshold High Voltage             | (Figure 10)                                                            |                                |                                                  |                                   | +90                                              | m\/   |
| V <sub>TL</sub> | Differential Threshold Low Voltage              | (Figure 10)                                                            |                                | -90                                              |                                   |                                                  | mV    |

(1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

(2) Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages.

(3) Typical values represent most likely parametric norms at 1.8V or 3.3V,  $T_A = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured.



www.ti.com.cn



ZHCSB01E - JUNE 2010-REVISED APRIL 2013

# Electrical Characteristics<sup>(1)(2)(3)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol              | Parameter                                                                                                                                                                                       | Condi                                                                       | itions                                               | Min | Тур | Max | Units |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|-------|--|
| V <sub>IN</sub>     | Differential Input Voltage<br>Range                                                                                                                                                             | RIN+ - RIN-                                                                 |                                                      | 180 |     |     | mV    |  |
| I <sub>IN</sub>     | Input Current                                                                                                                                                                                   | $V_{IN} = V_{DD}$ or 0V, $V_{DD} = 1.3$                                     | 89V                                                  | -20 | ±1  | +20 | μA    |  |
| R <sub>T</sub>      | Differential Internal<br>Termination Resistance                                                                                                                                                 | Differential across RIN+ a                                                  | nd RIN-                                              | 80  | 100 | 120 | Ω     |  |
| SER/DE              | S SUPPLY CURRENT *DIG                                                                                                                                                                           | ITAL, PLL, AND ANALOG                                                       | VDD                                                  |     |     |     |       |  |
| I <sub>DDT</sub>    | Serializer (Tx)<br>VDDn Supply Current<br>(includes load current)WORST CASE pattern<br>(Figure 5)VDDn = 1.89V<br>PCLK = 43 MHz<br>Default Registers62R <sub>T</sub> = 100Ω<br>RANDOM PRBS-7<br> | WORST CASE pattern                                                          |                                                      |     | 62  | 90  | ٣٨    |  |
|                     |                                                                                                                                                                                                 | 55                                                                          |                                                      | mA  |     |     |       |  |
| I <sub>DDIOT</sub>  | Serializer (Tx)                                                                                                                                                                                 | R <sub>T</sub> = 100Ω<br>WORST CASE pattern                                 | VDDIO = 1.89V<br>PCLK = 43 MHz<br>Default Registers  |     | 2   | 2 5 | mA    |  |
|                     | VDDIO Supply Current<br>(includes load current)                                                                                                                                                 | (Figure 5)                                                                  | VDDIO = 3.6V<br>PCLK = 43 MHz<br>Default Registers   |     | 7   | 15  |       |  |
| I <sub>DDTZ</sub>   |                                                                                                                                                                                                 | PDB = 0V; All other<br>LVCMOS Inputs = 0V                                   | V <sub>DDn</sub> = 1.89V                             |     | 370 | 775 | μA    |  |
| I <sub>DDIOTZ</sub> | Serializer (Tx) Supply<br>Current Power-down                                                                                                                                                    |                                                                             | V <sub>DDIO</sub> = 1.89V                            |     | 55  | 125 |       |  |
|                     |                                                                                                                                                                                                 |                                                                             | $V_{DDIO} = 3.6V$                                    |     | 65  | 135 |       |  |
| I <sub>DDR</sub>    | Deserializer (Rx) VDDn                                                                                                                                                                          | $V_{DDn} = 1.89V, C_L = 8 pF$<br>WORST CASE Pattern,<br>(Figure 5)          | PCLK = 43 MHz<br>SSCG[3:0] = ON<br>Default Registers |     | 60  | 96  |       |  |
|                     | Supply Current (includes<br>load current)                                                                                                                                                       | V <sub>DDn</sub> = 1.89V, C <sub>L</sub> = 8 pF<br>RANDOM PRBS-7<br>Pattern | PCLK = 43 MHz<br>Default Registers                   |     | 53  |     | mA    |  |
| IDDIOR              | Deserializer (Rx) VDDIO<br>Supply Current (includes                                                                                                                                             | $V_{DDIO} = 1.89V, C_L = 8 pF$<br>WORST CASE Pattern,<br>(Figure 5)         | PCLK = 43 MHz<br>Default Registers                   |     | 16  | 25  |       |  |
|                     | load current)                                                                                                                                                                                   | $V_{DDIO} = 3.6V, C_L = 8 pF$<br>WORST CASE Pattern                         | PCLK = 43 MHz<br>Default Registers                   |     | 38  | 64  | 1     |  |
| I <sub>DDRZ</sub>   |                                                                                                                                                                                                 |                                                                             | V <sub>DDn</sub> = 1.89V                             |     | 42  | 400 |       |  |
| I <sub>DDIORZ</sub> | Deserializer (Rx) Supply<br>Current Power-down                                                                                                                                                  | PDB = 0V; All other<br>LVCMOS Inputs = 0V                                   | V <sub>DDIO</sub> = 1.89V                            |     | 8   | 40  | μA    |  |
|                     |                                                                                                                                                                                                 |                                                                             | $V_{DDIO} = 3.6V$                                    |     | 350 | 800 |       |  |



www.ti.com.cn

# Recommended Serializer Timing for PCLK<sup>(1)</sup>

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                              | Conditions      | Min  | Тур  | Max  | Units |
|-------------------|----------------------------------------|-----------------|------|------|------|-------|
| t <sub>TCP</sub>  | Transmit Clock Period                  |                 | 23.3 | Т    | 100  | ns    |
| t <sub>TCIH</sub> | Transmit Clock Input High Time         | 10 MHz – 43 MHz | 0.4T | 0.5T | 0.6T | ns    |
| t <sub>TCIL</sub> | Transmit Clock Input Low<br>Time       |                 | 0.4T | 0.5T | 0.6T | ns    |
| t <sub>CLKT</sub> | PCLK Input Transition Time (Figure 11) |                 | 0.5  |      | 3    | ns    |
| f <sub>OSC</sub>  | Internal oscillator clock source       |                 |      | 25   |      | MHz   |

(1) Recommended Input Timing Requirements are input specifications and not tested in production.

# **Serializer Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol                   | Parameter                                                  | Conditions                                                                                                                                                                                                                        | Min        | Тур         | Max              | Units |
|--------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|------------------|-------|
| t <sub>LHT</sub>         | CML Low-to-High Transition<br>Time                         | $R_L = 100\Omega$ (Figure 6)                                                                                                                                                                                                      |            | 150         | 330              | ps    |
| t <sub>HLT</sub>         | CML High-to-Low Transition Time                            | $R_L = 100\Omega$ (Figure 6)                                                                                                                                                                                                      |            | 150         | 330              | ps    |
| t <sub>DIS</sub>         | Data Input Setup to PCLK                                   | Carializar Data Inputa (Figure 12)                                                                                                                                                                                                | 2.0        |             |                  | ns    |
| t <sub>DIH</sub>         | Data Input Hold from PCLK                                  | Serializer Data Inputs (Figure 12)                                                                                                                                                                                                | 2.0        |             |                  | ns    |
| t <sub>PLD</sub>         | Serializer PLL Lock Time                                   | $R_L = 100\Omega^{(1)(2)}$                                                                                                                                                                                                        |            | 1           | 2                | ms    |
| t <sub>SD</sub>          | Serializer Delay                                           | $R_T = 100\Omega$ , PCLK = 10–43 MHz<br>Register 0x03h b[0] (TRFB = 1)<br>(Figure 14)                                                                                                                                             | 6.386T + 5 | 6.386T + 12 | 6.386T +<br>19.7 | ns    |
| t <sub>JIND</sub>        | Serializer Output Deterministic<br>Jitter                  | Serializer output<br>intrinsic deterministic jitter .<br>Measured (cycle-cycle) with<br>PRBS-7 test pattern<br>PCLK = 43 MHz <sup>(3)(4)</sup>                                                                                    |            | 0.13        |                  | UI    |
| t <sub>JINR</sub>        | Serializer Output Random<br>Jitter                         | Serializer output intrinsic random<br>jitter (cycle-cycle). Alternating-1,0<br>pattern.<br>PCLK = 43 MHz <sup>(3)(4)</sup>                                                                                                        |            | 0.04        |                  | UI    |
| t <sub>JINT</sub>        | Peak-to-peak Serializer Output<br>Jitter                   | Serializer output peak-to-peak jitter<br>includes deterministic jitter,<br>random jitter, and jitter transfer<br>from serializer input. Measured<br>(cycle-cycle) with PRBS-7 test<br>pattern.<br>PCLK = 43 MHz <sup>(3)(4)</sup> |            | 0.396       |                  | UI    |
| $\lambda_{\text{STXBW}}$ | Serializer Jitter Transfer<br>Function -3 dB Bandwidth     | PCLK = 43 MHz, Default Registers<br>(Figure 20) <sup>(3)</sup>                                                                                                                                                                    |            | 1.90        |                  | MHz   |
| $\delta_{\text{STX}}$    | Serializer Jitter Transfer<br>Function (Peaking)           | PCLK = 43 MHz, Default Registers (Figure 20) <sup>(3)</sup>                                                                                                                                                                       |            | 0.944       |                  | dB    |
| $\delta_{\text{STXf}}$   | Serializer Jitter Transfer<br>Function (Peaking Frequency) | PCLK = 43 MHz, Default Registers (Figure 20) <sup>(3)</sup>                                                                                                                                                                       |            | 500         |                  | kHz   |

(1)  $t_{PLD}$  and  $t_{DDLT}$  is the time required by the serializer and deserializer to obtain lock when exiting power-down state with an active PCLK (2) Specification is by design.

(3) Typical values represent most likely parametric norms at 1.8V or 3.3V,  $T_A = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

(4) UI – Unit Interval is equivalent to one ideal serialized data bit width. The UI scales with PCLK frequency.



www.ti.com.cn

### **Deserializer Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                                        | Conditions                                                                              | Pin/Freq.                   | Min           | Тур                | Max            | Units |
|-------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------|---------------|--------------------|----------------|-------|
| t <sub>RCP</sub>  | Receiver Output Clock Period                     | $t_{RCP} = t_{TCP}$                                                                     | PCLK                        | 23.3          | Т                  | 100            | ns    |
| t <sub>PDC</sub>  | PCLK Duty Cycle                                  | Default Registers<br>SSCG[3:0] = OFF                                                    | PCLK                        | 45            | 50                 | 55             | %     |
| t <sub>CLH</sub>  | LVCMOS Low-to-High Transition<br>Time            | V <sub>DDIO</sub> : 1.71V to 1.89V or 3.0V to 3.6V,                                     |                             | 1.3           | 2.0                | 2.8            |       |
| t <sub>CHL</sub>  | LVCMOS High-to-Low Transition<br>Time            | $C_L = 8 \text{ pF}$ (lumped load)<br>Default Registers<br>(Figure 16) <sup>(1)</sup>   | PCLK                        | 1.3           | 2.0                | 2.8            | ns    |
| t <sub>CLH</sub>  | LVCMOS Low-to-High Transition<br>Time            | V <sub>DDIO</sub> : 1.71V to 1.89V or 3.0V to 3.6V,                                     | ROUT[13:0],                 | 1.6           | 2.4                | 3.3            |       |
| t <sub>CHL</sub>  | LVCMOS High-to-Low Transition<br>Time            | C <sub>L</sub> = 8 pF (lumped load)<br>Default Registers<br>(Figure 16) <sup>(1)</sup>  | HSYNC, VSYNC                | 1.6           | 2.4                | 3.3            | ns    |
| t <sub>ROS</sub>  | ROUT Setup Data to PCLK                          | V <sub>DDIO</sub> : 1.71V to 1.89V or                                                   |                             | 0.38T         | 0.5T               |                | ns    |
| t <sub>ROH</sub>  | ROUT Hold Data to PCLK                           | 3.0V to 3.6V,<br>$C_L = 8 \text{ pF}$ (lumped load)<br>Default Registers<br>(Figure 18) | ROUT[13:0],<br>HSYNC, VSYNC | 0.38T         | 0.5T               |                |       |
| t <sub>DD</sub>   | Deserializer Delay                               | Default Registers<br>Register 0x03h b[0]<br>(RRFB = 1) (Figure 17)                      | 10 MHz-43 MHz               | 4.571T<br>+ 8 | 4.571T<br>+ 12     | 4.571T<br>+ 16 | ns    |
| t <sub>DDLT</sub> | Deserializer Data Lock Time                      | (Figure 15) <sup>(2)</sup>                                                              | 10 MHz-43 MHz               |               |                    | 10             | ms    |
| t <sub>RJIT</sub> | Receiver Input Jitter Tolerance                  | (Figure 19,<br>Figure 21) <sup>(3)(4)</sup>                                             | 43 MHz                      |               | 0.53               |                | UI    |
| t <sub>RCJ</sub>  | Receiver Clock Jitter                            | PCLK                                                                                    | 10 MHz                      |               | 300                | 550            | 20    |
|                   | Receiver Clock Jiller                            | $SSCG[3:0] = OFF^{(1)(5)}$                                                              | 43 MHz                      |               | 120                | 250            | ps    |
| t <sub>DPJ</sub>  | Deserializer Period Jitter                       | PCLK                                                                                    | 10 MHz                      |               | 425                | 600            | 20    |
|                   | Desenanzer Ferioù Jiller                         | $SSCG[3:0] = OFF^{(1)(6)}$                                                              | 43 MHz                      |               | 320                | 480            | ps    |
| t <sub>DCCJ</sub> | Deserializer Cycle-to-Cycle Clock                | PCLK                                                                                    | 10 MHz                      |               | 320                | 500            | 20    |
|                   | Jitter                                           | $SSCG[3:0] = OFF^{(7)(1)}$                                                              | 43 MHz                      |               | 300                | 500            | ps    |
| fdev              | Spread Spectrum Clocking<br>Deviation Frequency  | LVCMOS Output Bus<br>SSC[3:0] = ON                                                      | 20 MHz-43 MHz               |               | ±0.5% to<br>±2.0%  |                | %     |
| fmod              | Spread Spectrum Clocking<br>Modulation Frequency | (Figure 22)                                                                             | 20 MHz–43 MHz               |               | 9 kHz to<br>66 kHz |                | kHz   |

Specification is by characterization and is not tested in production. (1)

 $t_{PLD}$  and  $t_{DDLT}$  is the time required by the serializer and deserializer to obtain lock when exiting power-down state with an active PCLK UI – Unit Interval is equivalent to one ideal serialized data bit width. The UI scales with PCLK frequency.  $t_{RJIT}$  max (0.61UI) is limited by instrumentation and actual  $t_{RJIT}$  of in-band jitter at low frequency (<2 MHz) is greater 1 UI.  $t_{DCJ}$  is the maximum amount of jitter measured over 30,000 samples based on Time Interval Error (TIE). (2)

(3)

(4)

(5)

 $t_{\text{DPJ}}$  is the maximum amount the period is allowed to deviate measured over 30,000 samples. (6)

t<sub>DCCJ</sub> is the maximum amount of jitter between adjacent clock cycles measured over 30,000 samples. (7)



# Bidirectional Control Bus AC Timing Specifications (SCL, SDA) - I<sup>2</sup>C Compliant

Over recommended supply and temperature ranges unless otherwise specified. See Figure 4.

| Symbol               | Parameter                                             | Conditions                                                                                                                                                                                                                                                                                  | Min   | Тур | Max  | Units |
|----------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|-------|
| RECOMM               | ENDED INPUT TIMING REQUIREMENTS                       | (1)                                                                                                                                                                                                                                                                                         |       |     |      |       |
| f <sub>SCL</sub>     | SCL Clock Frequency                                   |                                                                                                                                                                                                                                                                                             | >0    |     | 100  | kHz   |
| t <sub>LOW</sub>     | SCL Low Period                                        |                                                                                                                                                                                                                                                                                             | 4.7   |     |      | μs    |
| t <sub>HIGH</sub>    | SCL High Period                                       | NTS <sup>(1)</sup> rt   f <sub>SCL</sub> = 100 kHz   i   f <sub>SCL</sub> = 100 kHz   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i   i | 4.0   |     |      | μs    |
| t <sub>HD:STA</sub>  | Hold time for a start or a repeated start condition   |                                                                                                                                                                                                                                                                                             | 4.0   |     |      | μs    |
| t <sub>SU:STA</sub>  | Set Up time for a start or a repeated start condition |                                                                                                                                                                                                                                                                                             | 4.7   |     |      | μs    |
| t <sub>HD:DAT</sub>  | Data Hold Time                                        | f <sub>SCL</sub> = 100 kHz                                                                                                                                                                                                                                                                  | 0     |     | 3.45 | μs    |
| t <sub>SU:DAT</sub>  | Data Set Up Time                                      |                                                                                                                                                                                                                                                                                             | 250   |     |      | ns    |
| t <sub>SU:STO</sub>  | Set Up Time for STOP Condition                        |                                                                                                                                                                                                                                                                                             | 4.0   |     |      | μs    |
| t <sub>r</sub>       | SCL & SDA Rise Time                                   |                                                                                                                                                                                                                                                                                             |       |     | 1000 | ns    |
| t <sub>f</sub>       | SCL & SDA Fall Time                                   |                                                                                                                                                                                                                                                                                             |       |     | 300  | ns    |
| C <sub>b</sub>       | Capacitive load for bus                               |                                                                                                                                                                                                                                                                                             |       |     | 400  | pF    |
| SWITCHI              | NG CHARACTERISTICS <sup>(2)</sup>                     |                                                                                                                                                                                                                                                                                             |       |     |      |       |
| ,                    | SCL Clock Frequency                                   |                                                                                                                                                                                                                                                                                             |       | 100 |      | kHz   |
| f <sub>SCL</sub>     |                                                       |                                                                                                                                                                                                                                                                                             |       | 100 |      |       |
|                      | SCL Low Period                                        |                                                                                                                                                                                                                                                                                             | - 4.7 |     |      |       |
| t <sub>LOW</sub>     |                                                       |                                                                                                                                                                                                                                                                                             | 4.7   |     |      | μs    |
|                      | CCL Llick Daried                                      |                                                                                                                                                                                                                                                                                             | 4.0   |     |      |       |
| t <sub>HIGH</sub>    | SCL High Period                                       |                                                                                                                                                                                                                                                                                             | 4.0   |     |      | μs    |
| t <sub>HD:STA</sub>  | Hold time for a start or a repeated start condition   |                                                                                                                                                                                                                                                                                             | 4.0   |     |      | μs    |
| t <sub>SU:STA</sub>  | Set Up time for a start or a repeated start condition |                                                                                                                                                                                                                                                                                             | 4.7   |     |      | μs    |
| t <sub>HD:DAT</sub>  | Data Hold Time                                        |                                                                                                                                                                                                                                                                                             | 0     |     | 3.45 | μs    |
| t <sub>SU:DAT</sub>  | Data Set Up Time                                      |                                                                                                                                                                                                                                                                                             | 250   |     |      | ns    |
| t <sub>SU:STO</sub>  | Set Up Time for STOP Condition                        | Serializer MODE = 0                                                                                                                                                                                                                                                                         | 4.0   |     |      | μs    |
| t <sub>f</sub>       | SCL & SDA Fall Time                                   |                                                                                                                                                                                                                                                                                             |       |     | 300  | ns    |
| t <sub>BUF</sub>     | Bus free time between a stop and start condition      | Serializer MODE = 0                                                                                                                                                                                                                                                                         | 4.7   |     |      | μs    |
|                      |                                                       | Serializer MODE = 1                                                                                                                                                                                                                                                                         |       | 1   |      |       |
| t <sub>TIMEOUT</sub> | NACK Time out                                         | Deserializer MODE = 1<br>Register 0x06 b[2:0]=111'b                                                                                                                                                                                                                                         |       | 25  |      | ms    |

(1) Recommended Input Timing Requirements are input specifications and not tested in production.

(2) Specification is by design.



Figure 4. Bidirectional Control Bus Timing

# Bidirectional Control Bus DC Characteristics (SCL, SDA) - I<sup>2</sup>C Compliant

Over recommended supply and temperature ranges unless otherwise specified.

| Symbol          | Parameter                | Conditions                                                 | Min                        | Тур | Max                        | Units |
|-----------------|--------------------------|------------------------------------------------------------|----------------------------|-----|----------------------------|-------|
| V <sub>IH</sub> | Input High Level         | SDA and SCL                                                | 0.7 x<br>V <sub>DDIO</sub> |     | V <sub>DDIO</sub>          | V     |
| V <sub>IL</sub> | Input Low Level Voltage  | SDA and SCL                                                | GND                        |     | 0.3 x<br>V <sub>DDIO</sub> | V     |
| V <sub>HY</sub> | Input Hysteresis         | SDA and SCL                                                |                            | >50 |                            | mV    |
| I <sub>OZ</sub> | TRI-STATE Output Current | $PDB = 0V, V_{OUT} = 0V \text{ or } V_{DD}$                | -20                        | ±1  | +20                        | μA    |
| I <sub>IN</sub> | Input Current            | SDA or SCL,<br>Vin = $V_{DDIO}$ or GND                     | -20                        | ±1  | +20                        | μΑ    |
| C <sub>IN</sub> | Input Pin Capacitance    |                                                            |                            | <5  |                            | pF    |
| V <sub>OL</sub> |                          | SCL and SDA, $V_{DDIO} = 3.0V$<br>I <sub>OL</sub> = 1.5 mA |                            |     | 0.36                       | V     |
|                 | Low Level Output Voltage | SCL and SDA, $V_{DDIO} = 1.71V$<br>I <sub>OL</sub> = 1 mA  |                            |     | 0.36                       | V     |

### **AC Timing Diagrams and Test Circuits**



Figure 5. "Worst Case" Test Pattern



Figure 6. Serializer CML Output Load and Transition Times



www.ti.com.cn

# DS90UB901Q, DS90UB902Q







Figure 7. Serializer CML Output Load and Transition Times



Figure 8. Serializer VOD DC Diagram



Figure 9. Serializer VOD DC Diagram



Figure 10. Differential VTH/VTL Definition Diagram







XAS

**ISTRUMENTS** 



Figure 12. Serializer Setup/Hold Times



Figure 13. Serializer Data Lock Time





Figure 15. Deserializer Data Lock Time



Figure 16. Deserializer LVCMOS Output Load and Transition Times

# DS90UB901Q, DS90UB902Q



www.ti.com.cn

ZHCSB01E-JUNE 2010-REVISED APRIL 2013



Figure 17. Deserializer Delay



Figure 18. Deserializer Output Setup/Hold Times



Sampling Window = 1 UI - t<sub>RJIT</sub>





Figure 20. Typical Serializer Jitter Transfer Function Curve at 43 MHz



www.ti.com.cn



Figure 21. Typical Deserializer Input Jitter Tolerance Curve at 43 MHz



Figure 22. Spread Spectrum Clock Output Profile



www.ti.com.cn

### Table 1. DS90UB901Q Control Registers

| Addr<br>(Hex) | Name                          | Bits | Field                             | R/W  | Default         | Description                                                                                                                                                                                                                              |
|---------------|-------------------------------|------|-----------------------------------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | I <sup>2</sup> C Device ID    | 7:1  | DEVICE ID                         | RW   | 0xB0'h          | 7-bit address of Serializer; 0x58'h<br>(1011_000X'b) default                                                                                                                                                                             |
|               | I C Device iD                 | 0    | SER ID SEL                        | Γ.VV | UXBUT           | 0: Device ID is from ID[x]<br>1: Register I <sup>2</sup> C Device ID overrides ID[x]                                                                                                                                                     |
|               |                               | 7:3  | RESERVED                          |      | 0x00'h          | Reserved                                                                                                                                                                                                                                 |
| 1             | Reset                         | 2    | STANDBY                           | RW   | 0               | Standby mode control. Retains control register data.<br>Supported only when MODE = 0<br>0: Enabled. Low-current Standby mode with wake-up<br>capability. Suspends all clocks and functions.<br>1: Disabled. Standby and wake-up disabled |
|               |                               | 1    | DIGITAL<br>RESET0                 | RW   | 0<br>self clear | 1: Resets the device to default register values. Does not affect device ${\rm I}^2{\rm C}$ Bus or Device ID                                                                                                                              |
|               |                               | 0    | DIGITAL RESET1                    | RW   | 0<br>self clear | 1: Digital Reset, retains all register values                                                                                                                                                                                            |
| 2             | Reserved                      | 7:0  | RESERVED                          |      | 0x20'h          | Reserved                                                                                                                                                                                                                                 |
|               | CRC Fault<br>Tolerant         | 7    | RX CRC<br>CHECKER<br>ENABLE       | RW   | 1               | Back Channel CRC Enable<br>0: Disable<br>1: Enable<br>For proper CRC operation, on Deserailizer 0x03h b[6]<br>control register must be Enabled.                                                                                          |
|               | Transmission                  | 6    | TX CRC GEN<br>ENABLE              | RW   | 1               | Foward Channel CRC Enable<br>0: Disable<br>1: Enable<br>For proper CRC operation, on Deserailizer 0x03h b[7]<br>control register must be Enabled.                                                                                        |
| 3             | VDDIO Control                 | 5    | VDDIO CONTOL                      | RW   | 1               | Auto V <sub>DDIO</sub> detect<br>Allows manual setting of VDDIO by register.<br>0: Disable<br>1: Enable (auto detect mode)                                                                                                               |
|               | VDDIO Mode                    | 4    | VDDIO MODE                        | RW   | 1               | VDDIO voltage set<br>Only used when VDDIOCONTROL = 0<br>0: 1.8V<br>1: 3.3V                                                                                                                                                               |
|               | I <sup>2</sup> C Pass-Through | 3    | I <sup>2</sup> C PASS-<br>THROUGH | RW   | 1               | I <sup>2</sup> C Pass-Through<br>0: Disabled<br>1: Enabled                                                                                                                                                                               |
|               | RESERVED                      | 2    | RESERVED                          |      | 0               | Reserved                                                                                                                                                                                                                                 |
|               | PCLK_AUTO                     | 1    | PCLK_AUTO                         | RW   | 1               | Switch over to internal 25 MHz Oscillator clock in the absence of PCLK<br>0: Disable<br>1: Enable                                                                                                                                        |
|               | TRFB                          | 0    | TRFB                              | RW   | 1               | Pixel Clock Edge Select:<br>0: Parallel Interface Data is strobed on the Falling Clock<br>Edge.<br>1: Parallel Interface Data is strobed on the Rising Clock<br>Edge.                                                                    |
|               |                               | 7:6  | RESERVED                          |      | 10'b            | Reserved                                                                                                                                                                                                                                 |
| 4             | CRC<br>Transmission           | 5    | CRC RESET                         | RW   | 0               | 1: CRC Reset.<br>Clears CRC Error counter.                                                                                                                                                                                               |
|               |                               | 4:0  | RESERVED                          |      | 00000'b         | Reserved                                                                                                                                                                                                                                 |
| 5             | I <sup>2</sup> C Bus Rate     | 7:0  | I <sup>2</sup> C BUS RATE         | RW   | 0x40'h          | $I^{2}C$ SCL frequency is determined by the following:<br>$f_{SCL} = 6.25$ MHz / Register value (in decimal)<br>0x40'h = ~100 kHz SCL (default)<br>Note: Register values <0x32'h are NOT supported.                                      |
| 6             | DES ID                        | 7:1  | DES DEV ID                        | RW   | 0xC0'h          | Deserializer Device ID = 0x60'h<br>(1100_000X'b) default                                                                                                                                                                                 |
| -             |                               | 0    | RESERVED                          |      |                 | Reserved                                                                                                                                                                                                                                 |



# DS90UB901Q, DS90UB902Q

www.ti.com.cn

# ZHCSB01E – JUNE 2010 – REVISED APRIL 2013

| Addr<br>(Hex) | Name                        | Bits | Field        | R/W | Default | Description                                                  |  |
|---------------|-----------------------------|------|--------------|-----|---------|--------------------------------------------------------------|--|
| 7             | Slave ID                    | 7:1  | SLAVE DEV ID | RW  | 0x00'h  | Slave Device ID. Sets remote slave I <sup>2</sup> C address. |  |
| 1             | Slave ID                    | 0    | RESERVED     |     |         | Reserved                                                     |  |
| 8             | Reserved                    | 7:0  | RESERVED     |     | 0x00'h  | Reserved                                                     |  |
| 9             | Reserved                    | 7:0  | RESERVED     |     | 0x01'h  | Reserved                                                     |  |
| А             | CRC Errors                  | 7:0  | CRC ERROR B0 | R   | 0x00'h  | Number of CRC errors - 8 LSBs                                |  |
| В             | CRC Errors                  | 7:0  | CRC ERROR B1 | R   | 0x00'h  | Number of CRC errors - 8 MSBs                                |  |
|               | Reserved                    | 7:3  | RESERVED     |     | 0x00'h  | Reserved                                                     |  |
| С             | PCLK Detect                 | 2    | PCLK DETECT  | R   | 0       | 1: Valid PCLK detected<br>0: Valid PCLK not detected         |  |
| 0             | CRC Check                   | 1    | DES ERROR    | R   | 0       | 1: CRC error during communication with Deserializer          |  |
|               | Cable Link Detect<br>Status | 0    | LINK DETECT  | R   | 0       | 0: Cable link not detected<br>1: Cable link detected         |  |
|               |                             | 7:4  | RESERVED     |     | 0001'b  | Reserved                                                     |  |
|               |                             | 3:2  | RESERVED     |     | 00'b    | Reserved                                                     |  |
| D             | GPIO[0] Config              | 1    | GPIO0 DIR    | RW  | 0       | 0: Output<br>1: Input                                        |  |
|               |                             | 0    | GPIO0 EN     | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                   |  |
|               |                             | 7:4  | RESERVED     |     | 0000'b  | Reserved                                                     |  |
|               |                             | 3:2  | RESERVED     |     | 00'b    | Reserved                                                     |  |
| Е             | GPIO[1] Config              | 1    | GPIO1 DIR    | RW  | 0       | 0: Output<br>1: Input                                        |  |
|               |                             | 0    | GPIO1 EN     | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                   |  |
|               |                             | 7:4  | RESERVED     |     | 0000'b  | Reserved                                                     |  |
|               |                             | 3:2  | RESERVED     |     | 00'b    | Reserved                                                     |  |
| F             | GPIO[2] Config              | 1    | GPIO2 DIR    | RW  | 1       | 0: Output<br>1: Input                                        |  |
|               |                             | 0    | GPIO2 EN     | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                   |  |
|               |                             | 7:4  | RESERVED     |     | 0000'b  | Reserved                                                     |  |
|               |                             | 3:2  | RESERVED     |     | 00'b    | Reserved                                                     |  |
| 10            | GPIO[3] Config              | 1    | GPIO3 DIR    | RW  | 1       | 0: Output<br>1: Input                                        |  |
|               |                             | 0    | GPIO3 EN     | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                   |  |
|               |                             | 7:4  | RESERVED     |     | 0000'b  | Reserved                                                     |  |
|               |                             | 3:2  | RESERVED     |     | 00'b    | Reserved                                                     |  |
| 11            | GPIO[4] Config              | 1    | GPIO4 DIR    | RW  | 1       | 0: Output<br>1: Input                                        |  |
|               |                             | 0    | GPIO4 EN     | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                   |  |
|               |                             | 7:4  | RESERVED     |     | 0000'b  | Reserved                                                     |  |
|               |                             | 3:2  | RESERVED     |     | 00'b    | Reserved                                                     |  |
| 12            | GPIO[5] Config              | 1    | GPIO5 DIR    | RW  | 1       | 0: Output<br>1: Input                                        |  |
|               |                             | 0    | GPIO5 EN     | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                   |  |



ZHCSB01E-JUNE 2010-REVISED APRIL 2013

Table 1. DS90UB901Q Control Registers (continued)

| Addr<br>(Hex) | Name            | Bits | Field   | R/W | Default | Description |
|---------------|-----------------|------|---------|-----|---------|-------------|
|               |                 |      | GPCR[7] |     |         | 0: LOW      |
|               |                 |      | GPCR[6] |     |         | 1: HIGH     |
|               |                 |      | GPCR[5] |     |         |             |
| 40            | General Purpose | 7.0  | GPCR[4] |     | 0001    |             |
| 13            | Control Reg 7:0 | 7:0  | GPCR[3] | RW  | 0x00'h  |             |
|               |                 |      | GPCR[2] |     |         |             |
|               |                 |      | GPCR[1] |     |         |             |
|               |                 |      | GPCR[0] |     |         |             |

### Table 2. DS90UB902Q Control Registers

| Addr<br>(Hex) | Name                       | Bits | Field         | R/W | Default         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|----------------------------|------|---------------|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | 1200 10                    | 7:1  | DEVICE ID     | RW  | 0xC0'h          | 7-bit address of Deserializer; 0x60h<br>(1100_000X) default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0             | I <sup>2</sup> C Device ID | 0    | DES ID SEL    |     |                 | 0: Device ID is from ID[x]<br>1: Register I <sup>2</sup> C Device ID overrides ID[x]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|               |                            | 7:3  | RESERVED      |     | 0x00'h          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1 Reset       | Reset                      | 2    | REM_WAKEUP    | RW  | 0               | Remote Wake-up Select<br>1: Enable<br>Generate remote wakeup signal automatically wake-up<br>the Serializer in Standby mode<br>0: Disable<br>Puts the Serializer (MODE = 0) in Standby mode when<br>Deserializer MODE = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               |                            | 1    | DIGITALRESET0 | RW  | 0<br>self clear | 1: Resets the device to default register values. Does not affect device I <sup>2</sup> C Bus or Device ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               |                            | 0    | DIGITALRESET1 | RW  | 0<br>self clear | 1: Digital Reset, retains all register values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               | RESERVED                   | 7:6  | RESERVED      |     | 00'b            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               | Auto Clock                 | 5    | AUTO_CLOCK    | RW  | 0               | 1: Output PCLK or Internal 25 MHz Oscillator clock<br>0: Only PCLK when valid PCLK present                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               | OSS Select                 | 4    | OSS_SEL       | RW  | 0               | Output Sleep State Select<br>0: Outputs = TRI-STATE, when LOCK = L<br>1: Outputs = LOW , when LOCK = L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2             | SSCG                       | 3:0  | SSCG          |     | 0000'b          | SSCG Select<br>0000: Normal Operation, SSCG OFF (default)<br>0001: fmod (kHz) PCLK/2168, fdev ±0.50%<br>0010: fmod (kHz) PCLK/2168, fdev ±1.00%<br>0011: fmod (kHz) PCLK/2168, fdev ±1.50%<br>0100: fmod (kHz) PCLK/2168, fdev ±0.50%<br>0101: fmod (kHz) PCLK/1300, fdev ±0.50%<br>0110: fmod (kHz) PCLK/1300, fdev ±1.00%<br>0111: fmod (kHz) PCLK/1300, fdev ±1.50%<br>1000: fmod (kHz) PCLK/1300, fdev ±0.50%<br>1001: fmod (kHz) PCLK/868, fdev ±0.50%<br>1011: fmod (kHz) PCLK/868, fdev ±1.50%<br>1010: fmod (kHz) PCLK/868, fdev ±1.50%<br>1101: fmod (kHz) PCLK/868, fdev ±0.50%<br>1101: fmod (kHz) PCLK/868, fdev ±0.50%<br>1101: fmod (kHz) PCLK/650, fdev ±0.50%<br>1101: fmod (kHz) PCLK/650, fdev ±1.50%<br>1101: fmod (kHz) PCLK/650, fdev ±1.50% |



# DS90UB901Q, DS90UB902Q

ZHCSB01E - JUNE 2010-REVISED APRIL 2013

www.ti.com.cn

| Table 2. DS90UB902C | Control Registers | (continued) |
|---------------------|-------------------|-------------|
|---------------------|-------------------|-------------|

| Addr<br>(Hex) | Name                          | Bits | Field                             | R/W | Default | Description                                                                                                                                                                                                                                   |  |
|---------------|-------------------------------|------|-----------------------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|               | CRC Fault                     | 7    | TX CRC<br>CHECKER<br>ENABLE       | RW  | 1       | Back Channel CRC Enable<br>0: Disable<br>1: Enable<br>For proper CRC operation, on Serailizer 0x03h b[6]<br>control register must be Enabled.                                                                                                 |  |
|               | Tolerant<br>Transmission      | 6    | RX CRC GEN<br>ENABLE              | RW  | 1       | Foward Channel CRC Enable<br>0: Disable<br>1: Enable<br>For proper CRC operation, on Serailizer 0x03h b[7]<br>control register must be Enabled.                                                                                               |  |
|               | VDDIO Control                 | 5    | VDDIO CONTROL                     | RW  | 1       | Auto voltage control<br>0: Disable<br>1: Enable (auto detect mode)                                                                                                                                                                            |  |
| 3             | VDDIO Mode                    | 4    | VDDIO MODE                        | RW  | 0       | VDDIO voltage set<br>Only used when VDDIOCONTROL = 0<br>0: 1.8V<br>1: 3.3V                                                                                                                                                                    |  |
|               | I <sup>2</sup> C Pass-Through | 3    | I <sup>2</sup> C PASS-<br>THROUGH | RW  | 1       | I <sup>2</sup> C Pass-Through Mode<br>0: Disabled<br>1: Enabled                                                                                                                                                                               |  |
|               | Auto ACK                      | 2    | AUTO ACK                          | RW  | 0       | 0: Disable<br>1: Enable                                                                                                                                                                                                                       |  |
|               | CRC Reset                     | 1    | CRC RESET                         | RW  | 0       | 1: CRC reset                                                                                                                                                                                                                                  |  |
|               | RRFB                          | 0    | RRFB                              | RW  | 1       | Pixel Clock Edge Select<br>0: Parallel Interface Data is strobed on the Falling Clock<br>Edge<br>1: Parallel Interface Data is strobed on the Rising Clock<br>Edge.                                                                           |  |
| 4             | EQ Control                    | 7:0  | EQ                                | RW  | 0x00'h  | EQ Gain<br>00'h = ~0.0  dB<br>01'h = ~4.5  dB<br>03'h = ~6.5  dB<br>07'h = ~7.5  dB<br>0F'h = ~8.0  dB<br>1F'h = ~11.0  dB<br>3F'h = ~12.5  dB<br>FF'h = ~14.0  dB                                                                            |  |
| 5             | RESERVED                      | 7:0  | RESERVED                          |     | 0x00'h  | Reserved                                                                                                                                                                                                                                      |  |
|               | RESERVED                      | 7    | RESERVED                          |     | 0       | Reserved                                                                                                                                                                                                                                      |  |
|               | SCL Prescale                  | 6:4  | SCL_PRESCALE                      | RW  | 000'Ь   | Prescales the SCL clock line when reading data byte<br>from a slave device (MODE = 0)<br>000 : ~100 kHz SCL (default)<br>001 : ~125 kHz SCL<br>101 : ~11 kHz SCL<br>110 : ~33 kHz SCL<br>111 : ~50 kHz SCL<br>Other values are NOT supported. |  |
| 6             | Remote NACK                   | 3    | REM_NACK_TIME<br>R                | RW  | 1       | Remote NACK Timer Enable<br>In slave mode (MODE = 1) if bit is set the $I^2C$ core will<br>automatically timeout when no acknowledge condition<br>was detected.<br>1: Enable<br>0: Disable                                                    |  |
|               | Remote NACK                   | 2:0  | NACK_TIMEOUT                      | RW  | 111'b   | Remote NACK Timeout.<br>000: 2.0 ms<br>001: 5.2 ms<br>010: 8.6 ms<br>011: 11.8 ms<br>100: 14.4 ms<br>101: 18.4 ms<br>110: 21.6 ms<br>111: 25.0 ms                                                                                             |  |



www.ti.com.cn

| Addr<br>(Hex) | Name                    | Bits | Field        | R/W | Default | Description                                                          |
|---------------|-------------------------|------|--------------|-----|---------|----------------------------------------------------------------------|
| 7             | SER ID                  | 7:1  | SER DEV ID   | RW  | 0xB0'h  | Serializer Device ID = 0x58'h<br>(1011_000X'b) default               |
|               |                         | 0    | RESERVED     |     |         | Reserved                                                             |
| 0             | ID[0] Index             | 7:1  | ID[0] INDEX  | RW  | 0x00'h  | Target slave Device ID slv_id0 [7:1]                                 |
| 8             | ID[0] Index             | 0    | RESERVED     |     |         | Reserved                                                             |
| 9             | ID[1] Index             | 7:1  | ID[1] INDEX  | RW  | 0x00'h  | Target slave Device ID slv_id1 [7:1]                                 |
| 9             | ID[1] Index             | 0    | RESERVED     | RW  | 000011  | Reserved                                                             |
| А             | ID[2] Index             | 7:1  | ID[2] INDEX  | RW  | 0x00'h  | Target slave Device ID slv_id2 [7:1]                                 |
| A             |                         | 0    | RESERVED     |     | 000011  | Reserved                                                             |
| В             | ID[3] Index             | 7:1  | ID[3] INDEX  | RW  | 0x00'h  | Target slave Device ID slv_id3 [7:1]                                 |
| D             |                         | 0    | RESERVED     |     | 0,0011  | Reserved                                                             |
| С             | ID[4] Index             | 7:1  | ID[4] INDEX  | RW  | 0x00'h  | Target slave Device ID slv_id4 [7:1]                                 |
| C             | ID[4] Index             | 0    | RESERVED     | RW  | 000011  | Reserved                                                             |
| D             | ID[5] Index             | 7:1  | ID[5] INDEX  | RW  | 0v00'h  | Target slave Device ID slv_id5 [7:1]                                 |
| D             | ID[5] Index             | 0    | RESERVED     | RVV | 0x00'h  | Reserved                                                             |
| -             | ID[6] Index             | 7:1  | ID[6] INDEX  |     | 0.00%   | Target slave Device ID slv_id6 [7:1]                                 |
| E             | ID[6] Index             | 0    | RESERVED     | RW  | 0x00'h  | Reserved                                                             |
| -             |                         | 7:1  | ID[7] INDEX  |     | 000/h   | Target slave Device ID slv_id7 [7:1]                                 |
| F             | ID[7] Index             | 0    | RESERVED     | RW  | 0x00'h  | Reserved                                                             |
| 10            | ID[0] Matab             | 7:1  | ID[0] MATCH  | RW  | 0.00%   | Alias to match Device ID slv_id0 [7:1]                               |
| 10            | ID[0] Match             | 0    | RESERVED     |     | 0x00'h  | Reserved                                                             |
|               | ID[4] Matak             | 7:1  | ID[1] MATCH  |     | 0x00'h  | Alias to match Device ID slv_id1 [7:1]                               |
| 11            | ID[1] Match             | 0    | RESERVED     | RW  |         | Reserved                                                             |
| 12            | ID[2] Matab             | 7:1  | ID[2] MATCH  |     | 0.00    | Alias to match Device ID slv_id2 [7:1]                               |
| 12            | ID[2] Match             | 0    | RESERVED     | RW  | 0x00'h  | Reserved                                                             |
| 40            | ID[2] Matak             | 7:1  | ID[3] MATCH  |     | 0x00'h  | Alias to match Device ID slv_id3 [7:1]                               |
| 13            | ID[3] Match             | 0    | RESERVED     | RW  |         | Reserved                                                             |
| 11            | ID[4] Motob             | 7:1  | ID[4] MATCH  |     | 0.00%   | Alias to match Device ID slv_id4 [7:1]                               |
| 14            | ID[4] Match             | 0    | RESERVED     | RW  | 0x00'h  | Reserved                                                             |
| 15            | ID[5] Motob             | 7:1  | ID[5] MATCH  |     | 0.00%   | Alias to match Device ID slv_id5 [7:1]                               |
| 15            | ID[5] Match             | 0    | RESERVED     | RW  | 0x00'h  | Reserved                                                             |
| 16            | IDIG1 Match             | 7:1  | ID[6] MATCH  |     | 0.00%   | Alias to match Device ID slv_id6 [7:1]                               |
| 16            | ID[6] Match             | 0    | RESERVED     | RW  | 0x00'h  | Reserved                                                             |
| 17            | ID[7] Match             | 7:1  | ID[7] MATCH  | RW  | 0.00%   | Alias to match Device ID slv_id [7:1]                                |
| 17            |                         | 0    | RESERVED     | RVV | 0x00'h  | Reserved                                                             |
| 18            | RESERVED                | 7:0  | RESERVED     |     | 0x00'h  | Reserved                                                             |
| 19            | RESERVED                | 7:0  | RESERVED     |     | 0x01'h  | Reserved                                                             |
| 1A            | CRC Errors              | 7:0  | CRC ERROR B0 | R   | 0x00'h  | Number of CRC errors 8 LSBs                                          |
| 1B            | CRC Errors              | 7:0  | CRC ERROR B1 | R   | 0x00'h  | Number of CRC errors 8 MSBs                                          |
|               | RESERVED                | 7:3  | RESERVED     |     | 0x00'h  | Reserved                                                             |
|               | CRC Check               | 2    | SER ERROR    | R   | 0       | CRC error during communication with Serializer on<br>Forward Channel |
| 1C            | Signal Detect<br>Status | 1    |              | R   | 0       | 0: Active signal not detected<br>1: Active signal detected           |
|               | LOCK Pin Status         | 0    |              | R   | 0       | 0: CDR/PLL Unlocked<br>1: CDR/PLL Locked                             |



www.ti.com.cn

Table 2. DS90UB902Q Control Registers (continued)

| Addr<br>(Hex) | Name                           | Bits | Field                                                                                | R/W | Default | Description                                                               |
|---------------|--------------------------------|------|--------------------------------------------------------------------------------------|-----|---------|---------------------------------------------------------------------------|
|               |                                | 7:3  | RESERVED                                                                             |     | 00010'b | Reserved                                                                  |
|               |                                | 2    | GPIO0 SET                                                                            | RW  | 1       | 1: Configured as GPIO<br>0: Configured as ROUT data (OSS_SEL controlled)  |
| 1D            | GPIO[0] Config                 | 1    | GPIO0 DIR                                                                            |     | 1       | 0: Output<br>1: Input                                                     |
|               |                                | 0    | GPIO0 EN                                                                             | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                                |
|               |                                | 7:3  | RESERVED                                                                             |     | 0x00'h  | Reserved                                                                  |
|               |                                | 2    | GPIO1 SET                                                                            | RW  | 1       | 1: Configured as GPIO<br>0: Configured as ROUT data (OSS_SEL controlled)  |
| 1E            | GPIO[1] Config                 | 1    | GPIO1 DIR                                                                            | RW  | 1       | 0: Output<br>1: Input                                                     |
|               |                                | 0    | GPIO1 EN                                                                             | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                                |
|               |                                | 7:3  | RESERVED                                                                             |     | 0x00'h  | Reserved                                                                  |
| _             |                                | 2    | GPIO2 SET                                                                            | RW  | 0       | 1: Configured as GPIO<br>0: Configured as ROUT0 data (OSS_SEL controlled) |
| 1F            | GPIO[2] Config                 | 1    | GPIO2 DIR                                                                            | RW  | 0       | 0: Output<br>1: Input                                                     |
|               |                                | 0    | GPIO2 EN                                                                             | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                                |
|               |                                | 7:3  | RESERVED                                                                             |     | 0x00'h  | Reserved                                                                  |
|               | GPIO[3] Config                 | 2    | GPIO3 SET                                                                            | RW  | 0       | 1: Configured as GPIO<br>0: Configured as ROUT1 data (OSS_SEL controlled) |
| 20            |                                | 1    | GPIO3 DIR                                                                            | RW  | 0       | 0: Output<br>1: Input                                                     |
|               |                                | 0    | GPIO3 EN                                                                             | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                                |
|               |                                | 7:3  | RESERVED                                                                             |     | 0x00'h  | Reserved                                                                  |
|               |                                | 2    | GPIO4 SET                                                                            | RW  | 0       | 1: Configured as GPIO<br>0: Configured as ROUT2 data (OSS_SEL controlled) |
| 21            | GPIO[4] Config                 | 1    | GPIO4 DIR                                                                            | RW  | 0       | 0: Output<br>1: Input                                                     |
|               |                                | 0    | GPIO4 EN                                                                             | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                                |
|               |                                | 7:3  | RESERVED                                                                             |     | 0x00'h  | Reserved                                                                  |
|               |                                | 2    | GPIO5 SET                                                                            | RW  | 0       | 1: Configured as GPIO<br>0: Configured as ROUT3 data (OSS_SEL controlled) |
| 22            | GPIO[5] Config                 | 1    | GPIO5 DIR                                                                            | RW  | 0       | 0: Output<br>1: Input                                                     |
|               |                                | 0    | GPIO5 EN                                                                             | RW  | 1       | 0: TRI-STATE<br>1: Enabled                                                |
| 23            | General Purpose<br>Control Reg | 7:0  | GPCR[7]<br>GPCR[6]<br>GPCR[5]<br>GPCR[4]<br>GPCR[3]<br>GPCR[2]<br>GPCR[1]<br>GPCR[0] | RW  | 0x00'h  | 0: LOW<br>1: HIGH                                                         |
| 24            | BIST                           | 0    | BIST_EN                                                                              | RW  | 0       | BIST Enable<br>0: Normal operation<br>1: Bist Enable                      |
| 25            | BIST_ERR                       | 7:0  | BIST_ERR                                                                             | R   | 0x00'h  | Bist Error Counter                                                        |



www.ti.com.cn

| Table 2. | DS90UB902Q | <b>Control Registers</b> | (continued) |
|----------|------------|--------------------------|-------------|
|----------|------------|--------------------------|-------------|

| Addr<br>(Hex) | Name                  | Bits | Field                | R/W | Default | Description                                                                                 |
|---------------|-----------------------|------|----------------------|-----|---------|---------------------------------------------------------------------------------------------|
| 26            | Remote Wake<br>Enable | 7:6  | REM_WAKEUP_E<br>N    | RW  | 00'b    | 11: Enable remote wake mode<br>00: Normal operation mode<br>Other values are NOT supported. |
|               |                       | 5:0  | RESERVED             | RW  | 0       | Reserved                                                                                    |
| 27            | BCC                   | 7:6  | BCC                  | RW  | 00'b    | 11: Normal operation mode                                                                   |
|               |                       | 5:0  | RESERVED             |     | 0       | Reserved                                                                                    |
| 3F            | CMLOUT Config         | 7:5  | RESERVED             |     | 0       | Reserved                                                                                    |
|               |                       | 4    | CMLOUT P/N<br>Enable | RW  | 1       | 1: Disabled (Default)<br>0: Enabled                                                         |
|               |                       | 3:0  | RESERVED             |     | 0       | Reserved                                                                                    |



ZHCSB01E - JUNE 2010-REVISED APRIL 2013

# FUNCTIONAL DESCRIPTION

The DS90UB901Q/902Q FPD-Link III chipset is intended for camera applications. The Serializer/ Deserializer chipset operates from a 10 MHz to 43 MHz pixel clock frequency. The DS90UB901Q transforms a 16-bit wide parallel LVCMOS data bus along with a bidirectional control bus into a single high-speed differential pair. The high-speed serial bit stream contains an embedded clock and DC-balance information which enhances signal quality to support AC coupling. The DS90UB902Q receives the single serial data stream and converts it back into a 16-bit wide parallel data bus together with the bidirectional control channel data bus.

The bidirectional control channel of the DS90UB901Q/902Q provides bidirectional communication between the image sensor and Electronic Control Unit (ECU) over the same differential pair used for video data interface. This interface offers advantages over other chipsets by eliminating the need for additional wires for programming and control. The bidirectional control channel bus is controlled via an I<sup>2</sup>C port. The bidirectional control channel offers asymmetrical communication and is not dependent on video blanking intervals.

### SERIAL FRAME FORMAT

The DS90UB901Q/902Q chipset will transmit and receive a pixel of data in the following format:



Figure 23. Serial Bitstream for 28-bit Symbol

The High Speed Forward Channel is a 28-bit symbol composed of 16 bits of data containing camera data & control information transmitted from Serializer to Deserializer. CLK1 and CLK0 represent the embedded clock in the serial stream. CLK1 is always HIGH and CLK0 is always LOW. This data payload is optimized for signal transmission over an AC coupled link. Data is randomized, balanced and scrambled. The data payload may be checked using a 4-bit CRC function. The CRC monitors the link integrity of the serialized data and reports when an error condition is detected.

The bidirectional control channel data is transferred along with the high-speed forward data over the same serial link. This architecture provides a full duplex low speed back channel across the serial link together with a high speed forward channel without the dependence of the video blanking phase.

# DESCRIPTION OF BIDIRECTIONAL CONTROL BUS AND I2C MODES

The I<sup>2</sup>C compatible interface allows programming of the DS90UB901Q, DS90UB902Q, or an external remote device (such as a camera) through the bidirectional control channel. Register programming transactions to/from the DS90UB901Q/902Q chipset are employed through the clock (SCL) and data (SDA) lines. These two signals have open-drain I/Os and both lines must be pulled-up to VDDIO by external resistor. Figure 4 shows the timing relationships of the clock (SCL) and data (SDA) signals. Pull-up resistors or current sources are required on the SCL and SDA busses to pull them high when they are not being driven low. A logic zero is transmitted by driving the output low. A logic high is transmitted by releasing the output and allowing it to be pulled-up externally. The appropriate pull-up resistor values will depend upon the total bus capacitance and operating speed. The DS90UB901Q/902Q I<sup>2</sup>C bus data rate supports up to 100 kbps according to I<sup>2</sup>C specification.

To start any data transfer, the DS90UB901Q/902Q must be configured in the proper I<sup>2</sup>C mode. Each device can function as an I<sup>2</sup>C slave proxy or master proxy depending on the mode determined by MODE pin. The Ser/Des interface acts as a virtual bridge between Master controller (MCU) and the remote device. When the MODE pin is set to High, the device is treated as a slave proxy; acts as a slave on behalf of the remote slave. When addressing a remote peripheral or Serializer/Deserializer (not wired directly to the MCU), the slave proxy will forward any byte transactions sent by the Master controller to the target device. When MODE pin is set to Low, the device will function as a master proxy device; acts as a master on behalf of the I<sup>2</sup>C master controller. Note that the devices must have complementary settings for the MODE configuration. For example, if the Serializer MODE pin is set to Low and vice-versa.

# DS90UB901Q, DS90UB902Q

TEXAS INSTRUMENTS

ZHCSB01E-JUNE 2010-REVISED APRIL 2013

www.ti.com.cn



Figure 27. START and STOP Conditions

# SLAVE CLOCK STRETCHING

In order to communicate and synchronize with remote devices on the I2C bus through the bidirectional control channel, slave clock stretching must be supported by the I2C master controller/MCU. The chipset utilizes bus clock stretching (holding the SCL line low) during data transmission; where the I2C slave pulls the SCL line low prior to the 9th clock of every I2C data transfer (before the ACK signal). The slave device will not control the clock and only stretches it until the remote peripheral has responded.



Any remote access involves the clock stretching period following the transmitted byte, prior to completion of the acknowledge bit. Since each byte transferred to the I2C slave must be acknowledged separately, the clock stretching will be done for each byte sent by the host controller. For remote accesses, the "Response Delay" shown is on the order of 12 µs (typical). See Application Note AN-2173 (SNLA131) for more details.

### **ID[X] ADDRESS DECODER**

The ID[x] pin is used to decode and set the physical slave address of the Serializer/Deserializer (I<sup>2</sup>C only) to allow up to six devices on the bus using only a single pin. The pin sets one of six possible addresses for each Serializer/Deserializer device. The pin must be pulled to VDD (1.8V, NOT VDDIO)) with a 10 k $\Omega$  resistor and a pull down resistor (RID) of the recommended value to set the physical device address. The recommended maximum resistor tolerance is 0.1% worst case (0.2% total tolerance).



Figure 28. Bidirectional Control Bus Connection



www.ti.com.cn

| ID[x] Resistor Value - DS90UB901Q Ser |                            |                                |  |  |
|---------------------------------------|----------------------------|--------------------------------|--|--|
| Resistor RID Ω (±0.1%)                | Address 7'b <sup>(1)</sup> | Address 8'b 0 appended (WRITE) |  |  |
| 0, GND                                | 7b' 101 1000 (h'58)        | 8b' 1011 0000 (h'B0)           |  |  |
| 2.0k                                  | 7b' 101 1001 (h'59)        | 8b' 1011 0010 (h'B2)           |  |  |
| 4.7k                                  | 7b' 101 1010 (h'5A)        | 8b' 1011 0100 (h'B4)           |  |  |
| 8.2k                                  | 7b' 101 1011 (h'5B)        | 8b' 1011 0110 (h'B6)           |  |  |
| 12.1k                                 | 7b' 101 1100 (h'5C)        | 8b' 1011 1000 (h'B8)           |  |  |
| 39.0k                                 | 7b' 101 1110 (h'5E)        | 8b' 1011 1100 (h'BC)           |  |  |

(1) Specification is by design.

| Table 4. ID[x] Resistor Value – DS90UB902 |
|-------------------------------------------|
|-------------------------------------------|

| ID[x] Resistor Value - DS90UB902Q Des |                            |                                |  |  |
|---------------------------------------|----------------------------|--------------------------------|--|--|
| Resistor RID Ω (±0.1%)                | Address 7'b <sup>(1)</sup> | Address 8'b 0 appended (WRITE) |  |  |
| 0, GND                                | 7b' 110 0000 (h'60)        | 8b' 1100 0000 (h'C0)           |  |  |
| 2.0k                                  | 7b' 110 0001 (h'61)        | 8b' 1100 0010 (h'C2)           |  |  |
| 4.7k                                  | 7b' 110 0010 (h'62)        | 8b' 1100 0100 (h'C4)           |  |  |
| 8.2k                                  | 7b' 110 0011 (h'63)        | 8b' 1101 0110 (h'C6)           |  |  |
| 12.1k                                 | 7b' 110 0100 (h'64)        | 8b' 1101 1000 (h'C8)           |  |  |
| 39.0k                                 | 7b' 110 0110 (h'66)        | 8b' 1100 1100 (h'CC)           |  |  |

(1) Specification is by design.

# **CAMERA MODE OPERATION**

In Camera mode,  $I^2C$  transactions originate from the Master controller at the Deserializer side (Figure 29). The  $I^2C$  slave core in the Deserializer will detect if a transaction is intended for the Serializer or a slave at the Serializer. Commands are sent over the bidirectional control channel to initiate the transactions. The Serializer will receive the command and generate an  $I^2C$  transaction on its local  $I^2C$  bus. At the same time, the Serializer will capture the response on the  $I^2C$  bus and return the response on the forward channel link. The Deserializer parses the response and passes the appropriate response to the Deserializer  $I^2C$  bus.

To configure the devices for camera mode operation, set the Serializer MODE pin to Low and the Deserializer MODE pin to High. Before initiating any I<sup>2</sup>C commands, the Deserializer needs to be programmed with the target slave device addresses and Serializer device address. SER\_DEV\_ID Register 0x07h sets the Serializer device address and SLAVE\_x\_MATCH/SLAVE\_x\_INDEX registers 0x08h~0x17h set the remote target slave addresses. In slave mode the address register is compared with the address byte sent by the I<sup>2</sup>C master. If the addresses are equal to any of registers values, the I<sup>2</sup>C slave will acknowledge and hold the bus to propagate the transaction to the target device otherwise it returns no acknowledge.



Figure 29. Typical Camera System Diagram



### DISPLAY MODE OPERATION

In Display mode,  $I^2C$  transactions originate from the controller attached to the Serializer. The  $I^2C$  slave core in the Serializer will detect if a transaction targets (local) registers within the Serialier or the (remote) registers within the Deserializer or a remote slave connected to the  $I^2C$  master interface of the Deserializer. Commands are sent over the forward channel link to initiate the transactions. The Deserializer will receive the command and generate an  $I^2C$  transaction on its local  $I^2C$  bus. At the same time, the Deserializer will capture the response on the  $I^2C$  bus and return the response as a command on the bidirectional control channel. The Serializer parses the response and passes the appropriate response to the Serializer  $I^2C$  bus.

The physical device ID of the  $I^2C$  slave in the Serializer is determined by the analog voltage on the ID[x] input. It can be reprogrammed by using the DEVICE\_ID register and setting the bit . The device ID of the logical  $I^2C$  slave in the Deserializer is determined by programming the DES ID in the Serializer. The state of the ID[x] input on the Deserializer is used to set the device ID. The  $I^2C$  transactions between Ser/Des will be bridged between the host controller to the remote slave.

To configure the devices for display mode operation, set the Serializer MODE pin to High and the Deserializer MODE pin to Low. Before initiating any I<sup>2</sup>C commands, the Serializer needs to be programmed with the target slave device address and Serializer device address. DES\_DEV\_ID Register 0x06h sets the Deserializer device address and SLAVE\_DEV\_ID register 0x7h sets the remote target slave address. If the I<sup>2</sup>C slave address matches any of registers values, the I<sup>2</sup>C slave will hold the transaction allowing read or write to target device. Note: In Display mode operation, registers 0x08h~0x17h on Deserializer must be reset to 0x00.

### **CRC (CYCLIC REDUNDANCY CHECK) DETECTION**

A 4-bit CRC per symbol is reserved for checking the link integrity during transmission. The reporting status pin (PASS) is provided on the Deserializer side, which flags any mismatch of data transmitted to and from the remote device. The Deserializer's PLL must first be locked (LOCK pin HIGH) to ensure the PASS status is valid. This error detection handling generates an interrupt signal onto the PASS output pin; notifying the host controller as soon as any errors are identified. When an error occurs, the PASS asserts LOW. CRC registers (CRC ERROR B0/B1) are also available for managing the data error count.

The DS90UB901Q/902Q chipset provides several mechanisms (operations) for ensuring data integrity in long distance transmission and reception. The data error detection function offers user flexibility and usability of performing bit-by-bit and data transmission error checking. The error detection operating modes support data validation of the following signals:

- Bidirectional Channel Control
- Control VSYNC and HSYNC signals across serial link
- Parallel video/pixel data across serial link

### PROGRAMMABLE CONTROLLER

An integrated I<sup>2</sup>C slave controller is embedded in each of the DS90UB901Q Serializer and DS90UB902Q Deserializer. It must be used to access and program the extra features embedded within the configuration registers. Refer to Table 1 and Table 2 for details of control registers.

### MULTIPLE DEVICE ADDRESSING

Some applications require multiple camera devices with the same fixed address to be accessed on the same I<sup>2</sup>C bus. The DS90UB901/902 provides slave ID matching/aliasing to generate different target slave addresses when connecting more than two identical devices together on the same bus. This allows the slave devices to be independently addressed. Each device connected to the bus is addressable through a unique ID by programming of the SLAVE\_ID\_MATCH register on Deserializer. This will remap the SLAVE\_ID\_MATCH address to the target SLAVE\_ID\_INDEX address; up to 8 ID indexes are supported. The ECU Controller must keep track of the list of I<sup>2</sup>C peripherals in order to properly address the target device. In a camera application, the microcontroller is located on the Deserializer side. In this case, the microcontroller programs the slave address matching registers and handles all data transfers to and from all slave I<sup>2</sup>C devices. This is useful in the event where camera modules are removed or replaced.



For example in the configuration shown in Figure 30:

- ECU is the I<sup>2</sup>C master and has an I<sup>2</sup>C master interface
- The I<sup>2</sup>C interfaces in DES A and DES B are both slave interfaces
- The I<sup>2</sup>C protocol is bridged from DES A to SER A and from DES B to SER B
- The I<sup>2</sup>C interfaces in SER A and SER B are both master interfaces

If master controller transmits I<sup>2</sup>C slave 0xA0, the DES A address 0xC0 will forward the transaction to remote Camera A. If the controller transmits slave address 0xA4, the DES B 0xC2 will recognize that 0xA4 is mapped to 0xA0 and will be transmitted to the remote Camera B. If controller sends command to address 0xA6, the DES B 0xC2 will forward transaction to slave device 0xA2.

The Slave ID index/match is supported only in the camera mode (SER: MODE pin = L; DES: MODE pin = H). For Multiple device addressing in display mode (SER: MODE pin = H; DES: MODE pin = L), use the  $I^2C$  pass through function.



Figure 30. Multiple Device Addressing

# I<sup>2</sup>C PASS THROUGH

I<sup>2</sup>C pass-through provides an alternative means to independently address slave devices. The mode enables or disables I<sup>2</sup>C bidirectional control channel communication to the remote I<sup>2</sup>C bus. This option is used to determine whether or not an I<sup>2</sup>C instruction is to be transferred over to the remote I<sup>2</sup>C device. When enabled, the I<sup>2</sup>C bus traffic will continue to pass through and will be received by I<sup>2</sup>C devices downstream. If disabled, I<sup>2</sup>C commands will be blocked to the remote I<sup>2</sup>C device. The pass through function also provides access and communication to only specific devices on the remote bus. The feature is effective for both Camera mode and Display mode.

For example in the configuration shown in Figure 31:

If master controller transmits  $I^2C$  transaction for address 0xA0, the SER A with  $I^2C$  pass through enabled will transfer  $I^2C$  commands to remote Camera A. The SER B with  $I^2C$  pass through disabled, any  $I^2C$  commands will be bypassed on the  $I^2C$  bus to Camera B.

FXAS

NSTRUMENTS

ZHCSB01E - JUNE 2010-REVISED APRIL 2013



Figure 31. I<sup>2</sup>C Pass Through

#### SYNCHRONIZING MULTIPLE CAMERAS

For applications requiring multiple cameras for frame-synchronization, it is recommended to utilize the General Purpose Input/Output (GPIO) pins to transmit control signals to synchronize multiple cameras together. To synchronize the cameras properly, the system controller needs to provide a field sync output (such as a vertical or frame sync signal) and the cameras must be set to accept an auxiliary sync input. The vertical synchronize signal corresponds to the start and end of a frame and the start and end of a field. Note this form of synchronization timing relationship has a non-deterministic latency. After the control data is reconstructed from the birectional control channel, there will be a time variation of the GPIO signals arriving at the different target devices (between the parallel links). The maximum latency delta (t1) of the GPIO data transmitted across multiple links is 25 us.

Note: The user must verify that the timing variations between the different links are within their system and timing specifications.

For example in the configuration shown in (Figure 32):

The maximum time (t1) between the rising edge of GPIO (i.e. sync signal) arriving at Camera A and Camera B is 25 us.







Figure 32. Synchronizing Multiple Cameras





### **GENERAL PURPOSE I/O (GPIO)**

The DS90UB901Q/902Q has up to 6 GPIO (2 dedicated and 4 programmable). GPIO[0] and GPIO[1] are always available and GPIO[2:5] are available depending on the parallel data bus size. DIN/ROUT[0:3] can be programmed into GPIOs (GPIO[2:5]) when the parallel data bus is less than 12 bits wide (10-bit data + HS,VS). Each GPIO can be configured as either an input or output port. The GPIO maximum switching rate is up to 66 kHz when configured for communication between Deserializer GPI to Serializer GPO. Whereas data flow configured for communication between Serializer GPI to Deserializer GPO is limited by the maximum data rate of the PCLK.

### AT-SPEED BIST (BISTEN, PASS)

An optional AT SPEED Built in Self Test (BIST) feature supports at speed testing of the high-speed serial and the bidirectional control channel link. Control pins at the Deserializer are used to enable the BIST test mode and allow the system to initiate the test and set the duration. A HIGH on PASS pin indicates that all payloads received during the test were error free during the BIST duration test. A LOW on this pin at the conclusion of the test indicates that one or more payloads were detected with errors.



The BIST duration is defined by the width of BISTEN. BIST starts when Deserializer LOCK goes HIGH and BISTEN is set HIGH. BIST ends when BISTEN goes LOW. Any errors detected after the BIST Duration are not included in PASS logic.

Note: AT-SPEED BIST is only available in the Camera mode and not the Display mode

The following diagram shows how to perform system AT SPEED BIST:



Figure 34. AT-SPEED BIST System Flow Diagram

Step 1: Place the Deserializer in BIST Mode.

Serializer and Deserializer power supply must be supplied. Enable the AT SPEED BIST mode on the Deserializer by setting the BISTEN pin High. The 902 GPIO[1:0] pins are used to select the PCLK frequency of the on-chip oscillator for the BIST test on high speed data path.

| Des GPIO[1:0] | Oscillator Source | min (MHz) | typ (MHz) | max (MHz ) |
|---------------|-------------------|-----------|-----------|------------|
| 00            | External PCLK     | 10        |           | 43         |
| 01            | Internal          |           | 50        |            |
| 10            | Internal          |           | 25        |            |
| 11            | Internal          |           | 12.5      |            |

| Table 5. BIST | <b>Oscillator F</b> | Frequency | / Select |
|---------------|---------------------|-----------|----------|
|---------------|---------------------|-----------|----------|

The Deserializer GPIO[1:0] set to 00 will bypass the on-chip oscillator and an external oscillator to Serializer PCLK input is required. This allows the user to operate BIST under different frequencies other than the predefined ranges.

Step 2: Enable AT SPEED BIST by placing the Serializer into BIST mode.

Deserializer will communicate through the bidirectional control channel to configure Serializer into BIST mode. Once the BIST mode is set, the Serializer will initiate BIST transmission to the Deserializer.

# DS90UB901Q, DS90UB902Q



www.ti.com.cn

#### ZHCSB01E-JUNE 2010-REVISED APRIL 2013

Wait 10 ms for Deserializer to acquire lock and then monitor the LOCK pin transition from LOW to HIGH. At this point, AT SPEED BIST is operational and the BIST process has begun. The Serializer will start transfer of an internally generated PRBS data pattern through the high speed serial link. This pattern traverses across the interconnecting link to the Deserializer. Check the status of the PASS pin; a HIGH indicates a pass, a LOW indicates a fail. A fail will stay LOW for ½ a clock cycle. If two or more bits in the serial frame fail, the PASS pin will toggle ½ clock cycle HIGH and ½ clock cycle low. The user can use the PASS pin to count the number of fails on the high speed link. In addition, there is a defined SER and DES register that will keep track of the accumulated error count. The Serializer 901 GPIO[0] pin will be assigned as a PASS flag error indicator for the bidirectional control channel link.



Figure 35. BIST Timing Diagram

Step 3: Stop at SPEED BIST by turning off BIST mode in the Deserializer to determine Pass/Fail.

To end BIST, the system must pull BISTEN pin of the Deserializer LOW. The BIST duration is fully defined by the BISTEN width and Deserializer LOCK is HIGH; thus the Bit Error Rate is determined by how long the system holds BISTEN HIGH.

 $\frac{\text{BIST Duration (s)}}{1 \text{ Pixel period (ns) x Total Bits}} = \text{BIST Duration (s) x } \frac{f_{\text{pixel}} (\text{MHz})}{\text{Pixel}} \text{ x Total Pixels Transmitted} = \text{Total Bits Transmitted}$   $\bullet \quad \text{Bit (Pixel) Error Rate} \\ \bullet \bullet \quad (\text{for passing BIST}) = [\text{Total Bits Transmitted}]^{-1} \\ = [\text{Total Bits Transmitted x Bits/Pixel}]^{-1}$ 

### Figure 36. BIST BER Calculation

For instance, if BISTEN is held HIGH for 1 second and the PCLK is running at 43 MHz with 16 bpp, then the Bit Error Rate is no better than 1.46E-9.

Step 4: Place system in Normal Operating Mode by disabling BIST at the Serializer.



Once Step 3 is complete, AT SPEED BIST is over and the Deserializer is out of BIST mode. To fully return to Normal mode, apply Normal input data into the Serializer.

Any PASS result will remain unless it is changed by a new BIST session or cleared by asserting and releasing PDB. The default state of PASS after a PDB toggle is HIGH.

It is important to note that AT SPEED BIST will only determine if there is an issue on the link that is not related to the clock and data recovery of the link (whose status is flagged with LOCK pin).

### LVCMOS VDDIO OPTION

1.8V or 3.3V SER Inputs and DES Outputs are user seletable to provide compatibility with 1.8V and 3.3V system interfaces.

### **REMOTE WAKE UP (Camera Mode)**

After initial power up, the Serializer is in a low-power Standby mode. The Deserializer (controlled by ECU/MCU) 'Remote Wake-up' register allows the Deserializer side to generate a signal across the link to remotely wake-up the Serializer. Once the Serializer detects the wake-up signal Serializer switches from Standby mode to active mode. In active mode, the Serializer locks onto PCLK input (if present), otherwise the on-chip oscillator is used as the input clock source. Note the MCU controller should monitor the Deserializer LOCK pin and confirm LOCK = H before performing any I<sup>2</sup>C communication across the link.

For Remote Wake-up to function properly:

- The chipset needs to be configured in Camera mode: Serializer MODE = 0 and Deserializer MODE = 1
- Serializer expects remote wake-up by default at power on.
- Configure the control channel driver of the Deserializer to be in remote wake-up mode by setting Deserializer Register 0x26h = 0xC0h.
- Perform remote wake-up on Serializer by setting Deserializer Register 0x01 b[2] = 1
- Return the control channel driver of the Deserializer to the normal operation mode by setting Deserializer Register 0x26h = 0x00h
- Configure the control channel driver of the Deserializer to be in normal operation mode by setting Deserializer Register 0x27h = 0xC0h.

Serializer can also be put into standby mode by programming the Deserializer remote wake-up control register 0x01 b[2] REM\_WAKEUP to 0.

### POWERDOWN

The SER has a PDB input pin to ENABLE or Powerdown the device. The modes can be controlled by the host and is used to disable the Link to save power when the remote device is not operational. An auto mode is also available. In this mode, the PDB pin is tied High and the SER switches over to an internal oscillator when the PCLK stops or not present. When a PCLK starts again, the SER will then lock to the valid input PCLK and transmits the data to the DES. In powerdown mode, the high-speed driver outputs are static (High).

The DES has a PDB input pin to ENABLE or Powerdown the device. This pin can be controlled by the system and is used to disable the DES to save power. An auto mode is also available. In this mode, the PDB pin is tied High and the DES will enter powerdown when the serial stream stops. When the serial stream starts up again, the DES will lock to the input stream and assert the LOCK pin and output valid data. In powerdown mode, the Data and PCLK outputs are set by the OSS\_SEL control register.

### POWER UP REQUIREMENTS AND PDB PIN

It is required to delay and release the PDB input signal after VDD (VDDn and VDDIO) power supplies have settled to the recommended operating voltages. A external RC network can be connected to the PDB pin to ensure PDB arrives after all the VDD have stabilized.



www.ti.com.cn

### SIGNAL QUALITY ENHANCERS

#### Des - Receiver Input Equalization (EQ)

The receiver inputs provided input equalization filter in order to compensate for loss from the media. The level of equalization is controlled via register setting. Note this function can be observed at the CMLOUTP/N test port enabled via the control registers.

#### EMI REDUCTION

#### **Des - Receiver Staggered Output**

The Receiver staggered outputs allows for outputs to switch in a random distribution of transitions within a defined window. Outputs transitions are distributed randomly. This minimizes the number of outputs switching simultaneously and helps to reduce supply noise. In addition it spreads the noise spectrum out reducing overall EMI.

#### Des Spread Spectrum Clocking

The DS90UB902Q parallel data and clock outputs have programmable SSCG ranges from 9 kHz–66 kHz and  $\pm 0.5\% - \pm 2\%$  from 20 MHz to 43 MHz. The modulation rate and modulation frequency variation of output spread is controlled through the SSC control registers.

### PIXEL CLOCK EDGE SELECT (TRFB/RRFB)

The TRFB/RRFB selects which edge of the Pixel Clock is used. For the SER, this register determines the edge that the data is latched on. If TRFB register is 1, data is latched on the Rising edge of the PCLK. If TRFB register is 0, data is latched on the Falling edge of the PCLK. For the DES, this register determines the edge that the data is strobed on. If RRFB register is 1, data is strobed on the Rising edge of the PCLK. If RRFB register is 0, data is strobed on the Falling edge of the PCLK.



Figure 37. Programmable PCLK Strobe Select



ZHCSB01E – JUNE 2010 – REVISED APRIL 2013

#### **APPLICATIONS INFORMATION**

#### **AC COUPLING**

www.ti.com.cn

The SER/DES supports only AC-coupled interconnects through an integrated DC balanced decoding scheme. External AC coupling capacitors must be placed in series in the FPD-Link III signal path as illustrated in Figure 38.



Figure 38. AC-Coupled Connection

For high-speed FPD-Link III transmissions, the smallest available package should be used for the AC coupling capacitor. This will help minimize degradation of signal quality due to package parasitics. The I/O's require a 100 nF AC coupling capacitors to the line.

#### TYPICAL APPLICATION CONNECTION

Figure 39 shows a typical connection of the DS90UB901Q Serializer.



Figure 39. DS90UB901Q Typical Connection Diagram — Pin Control



www.ti.com.cn

ZHCSB01E – JUNE 2010 – REVISED APRIL 2013

Figure 40 shows a typical connection of the DS90UB902Q Deserializer.





#### **TRANSMISSION MEDIA**

The Ser/Des chipset is intended to be used over a wide variety of balanced cables depending on distance and signal quality requirements. The Ser/Des employ internal termination providing a clean signaling environment. The interconnect for FPD-Link III interface should present a differential impedance of 100 Ohms. Use of cables and connectors that have matched differential impedance will minimize impedance discontinuities. Shielded or un-shielded cables may be used depending upon the noise environment and application requirements. The chipset's optimum cable drive performance is achieved at 43 MHz at 10 meters length. The maximum signaling



#### www.ti.com.cn

rate increases as the cable length decreases. Therefore, the chipset supports 50 MHz at shorter distances. Other cable parameters that may limit the cable's performance boundaries are: cable attenuation, near-end crosstalk and pair-to-pair skew. The maximum length of cable that can be used is dependent on the quality of the cable (gauge, impedance), connector, board (discontinuities, power plane), the electrical environment (e.g. power stability, ground noise, input clock jitter, PCLK frequency, etc.) and the application environment.

The resulting signal quality at the receiving end of the transmission media may be assessed by monitoring the differential eye opening of the CMLOUT P/N output. A differential probe should be used to measure across the termination resistor at the CMLOUT P/N pins.

For obtaining optimal performance, we recommend:

- Use Shielded Twisted Pair (STP) cable
- 100Ω differential impedance and 24 AWG (or lower AWG) cable
- Low skew, impedance matched
- Ground and/or terminate unused conductors

Figure 41 shows the Typical Performance Characteristics demonstrating various lengths and data rates using Rosenberger HSD and Leoni DACAR 538 Cable.



\*Note: Equalization is enabled for cable lengths greater than 7 meters

Figure 41. Rosenberger HSD and Leoni DACAR 538 Cable Performance

#### PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS

Circuit board layout and stack-up for the Ser/Des devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 uF to 0.1 uF. Tantalum capacitors may be in the 2.2 uF to 10 uF range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage being used.

Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50uF to 100uF range and will smooth low frequency switching noise. It is recommended to connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path.

A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Copyright © 2010–2013, Texas Instruments Incorporated



ZHCSB01E – JUNE 2010 – REVISED APRIL 2013

www.ti.com.cn

Some devices provide separate power for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the differential lines to prevent coupling from the LVCMOS lines to the differential lines. Closely-coupled differential lines of 100 Ohms are typically recommended for differential interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less.

Information on the WQFN style package is provided in Application Note: AN-1187 "Leadless Leadframe Package (LLP) Application Report" (literature number SNOA401).

### INTERCONNECT GUIDELINES

See Application Notes AN-1108 (SNLA008) and AN-905 (SNLA035) for full details.

- Use 100Ω coupled differential pairs
- Use the S/2S/3S rule in spacings
  - S = space between the pair
  - 2S = space between pairs
  - 3S = space to LVCMOS signal
- Minimize the number of Vias
- Use differential connectors when operating above 500Mbps line speed
- Maintain balance of the traces
- Minimize skew within the pair

Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the Texas Instruments web site at: www.ti.com/lvds



ZHCSB01E - JUNE 2010-REVISED APRIL 2013

#### www.ti.com.cn

#### **Revision History**

#### 04/17/2012

- Added CMLOUT P/N to Deserializer Pin Descriptions
- Added CMLOUT P/N to Deserializer Pin Diagram
- Added ESD CDM and ESD MM values
- Added 3.3V I/O VOH conditions: IOH = -4 mA
- Corrected 3.3V I/O VOL conditions: IOL = +4 mA
- Changed NSID DS90UB901/902QSQX to qty 2500
- Added "Only used when VDDIOCONTROL = 0" note for Deserializer Register 0x03 bit[4] description
- Added Register 0x27 BCC in Deserializer Register table
- Added Register 0x3F CML Output in Deserializer Register table
- Updated SLAVE CLOCK STRETCHING in Functional Description section
- Updated REMOTE WAKE UP (Camera Mode) procedure in Functional Description section
- Updated Des Receiver Input Equalization (EQ) in Functional Description section
- Updated TRANSMISSION MEDIA in Applications Information section

#### 04/16/2013

Changed layout of National Data Sheet to TI format



### **PACKAGING INFORMATION**

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                    |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| DS90UB901QSQ/NOPB  | ACTIVE        | WQFN         | RTV                | 32   | 1000           | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 105   | UB901SQ                 | Samples |
| DS90UB901QSQE/NOPB | ACTIVE        | WQFN         | RTV                | 32   | 250            | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 105   | UB901SQ                 | Samples |
| DS90UB901QSQX/NOPB | ACTIVE        | WQFN         | RTV                | 32   | 2500           | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 105   | UB901SQ                 | Samples |
| DS90UB902QSQ/NOPB  | ACTIVE        | WQFN         | RTA                | 40   | 1000           | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 105   | UB902QSQ                | Samples |
| DS90UB902QSQE/NOPB | ACTIVE        | WQFN         | RTA                | 40   | 250            | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 105   | UB902QSQ                | Samples |
| DS90UB902QSQX/NOPB | ACTIVE        | WQFN         | RTA                | 40   | 2500           | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 105   | UB902QSQ                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS90UB901QSQ/NOPB           | WQFN            | RTV                | 32 | 1000 | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS90UB901QSQE/NOPB          | WQFN            | RTV                | 32 | 250  | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS90UB901QSQX/NOPB          | WQFN            | RTV                | 32 | 2500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| DS90UB902QSQ/NOPB           | WQFN            | RTA                | 40 | 1000 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS90UB902QSQE/NOPB          | WQFN            | RTA                | 40 | 250  | 178.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS90UB902QSQX/NOPB          | WQFN            | RTA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Aug-2022



| Device             | vice Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|-------------------|-----|------|------|-------------|------------|-------------|--|
| DS90UB901QSQ/NOPB  | WQFN              | RTV | 32   | 1000 | 208.0       | 191.0      | 35.0        |  |
| DS90UB901QSQE/NOPB | WQFN              | RTV | 32   | 250  | 208.0       | 191.0      | 35.0        |  |
| DS90UB901QSQX/NOPB | WQFN              | RTV | 32   | 2500 | 356.0       | 356.0      | 35.0        |  |
| DS90UB902QSQ/NOPB  | WQFN              | RTA | 40   | 1000 | 356.0       | 356.0      | 35.0        |  |
| DS90UB902QSQE/NOPB | WQFN              | RTA | 40   | 250  | 208.0       | 191.0      | 35.0        |  |
| DS90UB902QSQX/NOPB | WQFN              | RTA | 40   | 2500 | 356.0       | 356.0      | 35.0        |  |

# **RTV0032A**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RTV0032A**

# **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RTV0032A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **RTA0040A**



# **PACKAGE OUTLINE**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RTA0040A**

# **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RTA0040A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司