AFE5851

# 16 CHANNEL VARIABLE GAIN AMPLIFIER (VGA) WITH OCTAL HIGH SPEED ADC 

Check for Samples: AFE5851

## FEATURES

- 16 Variable Gain Amplifiers (VGA)
- 16 Single-Ended Buffered Inputs With 1V PP Maximum Swing
- $5.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ VCA Input Noise (31dB Gain).
- Variable Gain -5dB to 31dB With 0.125dB Steps
- Digital Gain Control
- $3^{\text {rd }}$ Order Anti-Aliasing Filter With

Programmable Cut-Off Frequency (7.5, 10 and
14MHz).

- Clamping
- Analog-to-Digital Converter (ADC)
- Octal channel 12-bit, 65 MSPS
- 32.5 MSPS Maximum per Input Channel
- 2 VGA Outputs Alternately Sampled by Each ADC
- Internal and External Reference Support
- No External Decoupling Required for References
- Serial LVDS Outputs
- 1.8V and 3.3V Supply
- 39 mW Total Power per Channel at 32.5 MSPS
- 64-QFN Package ( $9 \mathrm{~mm} \times 9 \mathrm{~mm}$ )


## APPLICATIONS

- Imaging: Ultrasound, PET


## RELATED DEVICES

- AFE5801: Octal VGA+ADC, 65 MSPS/channel


## DESCRIPTION

The AFE5851 is an analog front-end targeting applications where the power and level of integration are critical. The device contains 16 variable gain amplifiers (VGA), followed by an octal high speed (up to 65 MSPS) analog to digital converter (ADC).

Each of the 16 single ended inputs is buffered, accepts up to $1 \mathrm{~V}_{\mathrm{PP}}$ maximum input swing and it is followed by a VGA with a gain range from -5 dB to 31 dB . The VGA gain is digitally controlled and the gain curves versus time can be stored in memory, integrated within the device using the serial interface.

A selectable clamping and anti-alias low pass filter (with 3 dB attenuation at $7.5,10$ or 14 MHz ) is also integrated between the VGA and ADC for every channel. The VGA/anti-alias filter outputs are differential (limited to $2 \mathrm{~V}_{\mathrm{PP}}$ ) and drive the on-board 12-bit 65MSPS ADC that is shared between two VGAs to optimize the power dissipation. Each VGA output is sampled at alternate clock cycles, making the effective sampling frequency half the input clock rate. The ADC also scales down its power consumption should a lower sampling rate be selected.

The ADC outputs are serialized in LVDS streams further minimizing power and board area. The AFE5851 is available in a 64-pin QFN package $\left(9 \times 9 \mathrm{~mm}^{2}\right)$ and is specified over the full industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.85^{\circ} \mathrm{C}\right)$.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## BLOCK DIAGRAM



InSTRUMENTS

## PINOUT



PIN FUNCTIONS

| NAME | NUMBER |  |
| :--- | :--- | :--- |
| IN1-IN16 | $1-16$ | Single-ended analog input pins for channel 1 to 16. |
| CLKINP, CLKINM | 21,22 | Differential clock input pins. Single-ended clock also supported (See Clock Inputs Section). |
| VCM | 17,64 | Common-mode output pins for possible bias of the analog input signals. |
| VREF_IN | 25 | Reference input in the external reference mode. |
| RESET | 57 | Hardware reset pin (active high). |
| SCLK | 56 | Serial interface clock input. |
| SDATA | 55 | Serial interface data input. |
| SEN | 54 | Serial interface enable. |
| SDOUT | 53 | Serial interface data readout. |
| PDN | 59 | Global power down control input (active high). |
| SYNC | 58 | TGC/VGA synchronization signal input |
| D1P/M... D4P/M <br> D5P/M... D8P/M | $50 \ldots . .43$ <br> $38 . .31$ | LVDS output for channels 1 and 2, 3 and 4, 5 and 6.... to 15 and 16. |
| FCLKM, FCLKP | 39,40 | LVDS frame clock output. |
| DCLKM,DCLP | 41,42 | LVDS bit clock output. |
| AVDD3 | 18 | $3.3 V$ Analog supply voltage. |
| AVDD18 | $19,24,62$ | $1.8 V$ Analog supply voltage. |
| DVDD18 | $28,30,51$ | $1.8 V$ LVDS buffer supply voltage. |
| AVSS | $20,23,61,63$ | Analog ground. |
| DVSS | 29,52 | Digital ground. |
| NC | $26,27,60$ | Do not connect. |
| Thermal Pad | Bottom of the <br> package | Connect to AVSS. |

PACKAGING/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE- <br> LEAD | PACKAGE <br> DESIGNATOR | SPECIFIED <br> TEMPERATURE RANGE | PACKAGE <br> MARKING | ORDERING <br> NUMBER | TRANSPORT MEDIA, <br> QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AFE5851 | QFN-64 ${ }^{(2)}$ | RGC | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | AFE5851 | AFE5851IRGCT | Tape/Reel, 250 |
|  |  |  | AFE5851 | AFE5851IRGCR | Tape/Reel, 2000 |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the Tl website at www.ti.com.
(2) For the thermal pad size on the package, see the mechanical drawings at the end of this document

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

over operating free-air temperature range (unless otherwise noted)

|  | RANGE |  |
| :--- | :---: | :---: |
|  | AVDD3 to AVSS | UNIT |
| AVDD18 to AVSS | -0.3 to 3.8 |  |
|  | DVDD18 to DVSS | -0.3 to 2.2 |
|  | Voltage between AVSS and DVSS | -0.3 to 2.2 |
|  | Analog input pins (IN $\mathrm{i}_{\mathrm{i}}$ ) to AVSS | -0.3 to 0.3 |
|  | VREF_IN to AVSS | -0.3 V to Minimum (3.6, AVDD3+0.3) |
|  | V $_{\text {CLKP, }}$ CLKM to AVSS | V |
|  | Digital control pins to DVSS | -0.3 to 2.2 |
| ESD Human body model | -0.3 to 2.2 |  |
| $\mathrm{~T}_{J}$ | Maximum operating junction temperature | -0.3 to 2.2 |
| $\mathrm{~T}_{\text {stg }}$ | Storage temperature range | 2 |

(1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied Exposure to absolute maximum rated conditions for extended periods may degrade device reliability

## THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|  |  | TYP | UNIT |
| :--- | :--- | :---: | :---: |
| $\theta_{\text {JA }}$ | OLFM air flow | 23.17 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JC}}$ | 2 oz. copper trace and pad soldered directly to a JEDEC standard 4-layer 3inch $\times$ 3inch PCB | 22.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## RECOMMENDED OPERATING CONDITIONS

| PARAMETER |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Temperature | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
| SUPPLIES |  |  |  |  |  |
| AVDD3 | Analog Supply Voltage (VGA) | 3.0 | 3.3 | 3.6 | V |
| AVDD18 | Analog Supply Voltage (ADC) | 1.7 | 1.8 | 1.9 | V |
| DVDD18 | Digital Supply Voltage (ADC, LVDS) | 1.7 | 1.8 | 1.9 | V |
| ANALOG INPUTS |  |  |  |  |  |
| $\mathrm{IN}_{\mathrm{i}}$ | Input voltage | VCM-0.5 |  | + +0.5 | V |
| VREF_IN in external reference mode |  | 1.35 | 1.4 | 1.45 | V |
| VCM load |  |  | 3 |  | mA |
| CLOCK INPUT |  |  |  |  |  |
| $\mathrm{f}_{\text {CLKIN }}$ | Input clock frequency | 5 |  | 65 | MHz |
| $\mathrm{f}_{\text {Channel }}$ | Channel sampling frequency (fCLKIN/2) | 2.5 |  | 32.5 | MSPS |
| Input Clock Duty Cycle |  | 40\% | 50\% | 60\% |  |

InSTRUMENTS

## RECOMMENDED OPERATING CONDITIONS (continued)

| PARAMETER |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CLKP-CLKM }}$ | Sine wave, AC-coupled | 0.5 |  | $V_{\text {PP }}$ |
|  | LVPECL, AC-coupled | 1.6 |  | $V_{\text {PP }}$ |
|  | LVDS, AC-coupled | 0.7 |  | $V_{P P}$ |
| V CLKP | LVCMOS, single-ended, $\mathrm{V}_{\text {CLKM }}$ connected to AVSS | 1.8 |  | $V_{\text {PP }}$ |
| DIGITAL OUTPUT |  |  |  |  |
| CLOAD | External load capacitance from each output pin to DVSS | 5 |  | pF |
| $\mathrm{R}_{\text {LOAD }}$ | Differential load resistance (external) between the LVDS output pairs | 100 |  | $\Omega$ |

## ELECTRICAL CHARACTERISTICS

Unless otherwise noted, typical values are at $25^{\circ} \mathrm{C}$, min and max values are across full temperature range $\mathrm{T}_{\text {min }}=-40^{\circ} \mathrm{C}$ to $\mathrm{T}_{\max }=85^{\circ} \mathrm{C}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{AVDD} 18=1.8 \mathrm{~V}$, DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS), LVCMOS (single-ended) clock, $50 \%$ duty cycle, anti-aliasing filter set at 14 MHz (3dB corner), output clamp disabled and analog high-pass filter enabled.


## ELECTRICAL CHARACTERISTICS (continued)

Unless otherwise noted, typical values are at $25^{\circ} \mathrm{C}$, min and max values are across full temperature range $\mathrm{T}_{\text {min }}=$ $-40^{\circ} \mathrm{C}$ to $\mathrm{T}_{\max }=85^{\circ} \mathrm{C}$, $\mathrm{AVDD} 3=3.3 \mathrm{~V}$, $\mathrm{AVDD18}=1.8 \mathrm{~V}$, DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS ), LVCMOS (single-ended) clock, $50 \%$ duty cycle, anti-aliasing filter set at 14 MHz (3dB corner), output clamp disabled and analog high-pass filter enabled.

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SFDR | Spurious free dynamic range | -1 dBFS ADC input, 17 dB VGA gain, $\mathrm{f}_{\text {in }}=2 \mathrm{MHz}$ | 55 |  | dBc |
| THD | Total harmonic distortion | -1 dBFS ADC input, 17 dB VGA gain, $\mathrm{f}_{\text {in }}=2 \mathrm{MHz}$ | 54 |  | dBc |
| IMD | Intermodulation distortion | $\begin{aligned} & \mathrm{f}_{\text {in1 }}=1 \mathrm{MHz}, \mathrm{f}_{\text {in2 }}=2 \mathrm{MHz}, \mathrm{~A}_{\text {in1 } 1, ~ i n 2 ~}=-7 \mathrm{dBFS}, 30 \mathrm{~dB} \text { VGA } \\ & \text { gain } \end{aligned}$ | -70 |  | dBFS |
| Group delay variation |  | fin from 100 kHz to 14 MHz , across gain settings and channels | $\pm 3.5$ |  | ns |
|  |  | $\mathrm{f}_{\text {in }}$ from 100 kHz to 14 MHz , across channels | $\pm 1.5$ |  |  |
|  | Input overload recovery | $\leq 6 d B$ overload to within $1 \%$ | 1 |  | Input clock cycles |
|  | Clamp level | After amplification. Clamp enabled by default | 3 |  | dB |
|  | ADC number of bits |  | 12 |  |  |
|  | Crosstalk | Aggressor: $\mathrm{f}_{\mathrm{in}}=2 \mathrm{MHz}, 1 \mathrm{~dB}$ below ADC full-scale Victims (channel sharing same ADC): $50 \Omega$ to AVSS | 65 |  | dB |
| POWER |  |  |  |  |  |
| Total power dissipation |  | Default-noise mode | 633 | 723 | mW |
|  |  | Low-noise mode | 715 | 831 |  |
| $\mathrm{I}_{\text {AVDD3 }}$ | AVDD3 Current consumption |  | 4.7 | 7 | mA |
| $\mathrm{I}_{\text {AVDD18 }}$ | AVDD18 Current consumption | Default-noise mode | 259 | 290 | mA |
|  |  | Low-noise mode | 310 | 350 |  |
| IDVDD18 | DVDD18 Current consumption |  | 81 | 100 | mA |
|  | Power down | Standby mode | 64 |  | mW |
|  |  | Full power down mode | 5 | 30 | mW |
| AC PSRR | Power-supply rejection ratio |  | 30 |  | dBc |

## DIGITAL CHARACTERISTICS ${ }^{(1)}$

The DC specifications refer to the condition where the digital outputs are not switching, but permanently at a valid logic level 0 or 1 . Unless otherwise noted, typical values are at $25^{\circ} \mathrm{C}$, min and max values are across full temperature range $\mathrm{T}_{\text {min }}=-40^{\circ} \mathrm{C}$ to $\mathrm{T}_{\max }=85^{\circ} \mathrm{C}$, AVDD3 $=3.3 \mathrm{~V}, \mathrm{AVDD18}=1.8 \mathrm{~V}$, DVDD18 $=1.8 \mathrm{~V}$, external differential load resistance between the LVDS output pair $R_{\text {load }}=100 \Omega$.

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS |  |  |  |  |  |
| High-level input voltage |  | 1.4 |  | 3.6 | V |
| Low-level input voltage |  |  |  | 0.8 | V |
| High-level input current |  |  | 10 |  | $\mu \mathrm{A}$ |
| Low-level input current |  |  | 10 |  | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 4 |  | pF |
| DIGITAL OUTPUTS |  |  |  |  |  |
| High-level output voltage |  | 1375 |  |  | mV |
| Low-level output voltage |  | 1025 |  |  |  |
| Output differential voltage $\left\|\mathrm{V}_{\mathrm{OD}}\right\|$ |  | 270 | 380 | 490 |  |
| Output offset voltage $\mathrm{V}_{\mathrm{OS}}$ | Common-mode voltage of $\mathrm{D}_{\mathrm{i}} \mathrm{P}$ and $\mathrm{D}_{\mathrm{i}} \mathrm{M}$ | 0.9 | 1.15 | 1.5 | V |
| Output capacitance | Output capacitance inside the device, from either output to DVSS |  | 2 |  | pF |

(1) Note: All LVDS specifications have been characterized but not production tested.

InSTRUMENTS

## OUTPUT INTERFACE TIMING ${ }^{(1)}$

Typical values are at $25^{\circ} \mathrm{C}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{AVDD18}=\mathrm{DVDD}=1.8 \mathrm{~V}, \mathrm{LVCMOS}$ (single ended) clock, $\mathrm{C}_{\text {LOAD }}=5 \mathrm{pF}, \mathrm{R}_{\text {LOAD }}=$ $100 \Omega, \mathrm{I}_{\mathrm{O}}=3.5 \mathrm{~mA}$, unless otherwise noted. Minimum and maximum values are across the full temperature range $\mathrm{T}_{\mathrm{MIN}}=$ $-40^{\circ} \mathrm{C}$ to $\mathrm{T}_{\text {MAX }}=85^{\circ} \mathrm{C}$.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ta}_{\text {a }}$ | Aperture delay | The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs | 0.7 | 3 |  | ns |
|  | Aperture delay matching | Across channels within the same device |  | $\pm 150$ |  | ps |
| t | Aperture jitter |  |  | 450 |  | fs rms |
|  | Wake-up time | Time to valid data after coming out of STANDBY mode |  | 10 | 50 | $\mu \mathrm{S}$ |
|  |  | Time to valid data after coming out of PDN GLOBAL mode |  | 50 | 200 |  |
|  |  | Time to valid data after stopping and restarting the input clock |  | 30 | 200 |  |
|  | ADC latency | Default, after reset | 11 |  |  | Input clock cycles |
| $\mathrm{t}_{\text {delay }}$ |  | Input clock rising edge (zero cross) to frame clock rising edge (zero cross) minus half the input clock period ( T ). | 3 | 4.7 | 6.4 | ns |
| $t_{\text {delay }}$ | Variation | At fixed supply and $20^{\circ} \mathrm{C} T$ difference | -1 |  | 1 | ns |
| $\mathrm{t}_{\text {RISE }}$ $\mathrm{t}_{\text {FALL }}$ | Data rise time Data fall time | Rise time measured from -100 mV to 100 mV Fall time measured from 100 mV to -100 mV $10 \mathrm{MHz}<\mathrm{f}_{\text {CLKIN }}<65 \mathrm{MHz}$ | 0.1 | 0.25 | 0.4 | ns |
| $t_{\text {fCLKRISE }}$ $\mathrm{t}_{\text {FCLKFALL }}$ | Frame clock rise time Frame clock fall time | Rise time measured from -100 mV to 100 mV Fall time measured from 100 mV to -100 mV $10 \mathrm{MHz}<\mathrm{f}_{\text {CLKIN }}<65 \mathrm{MHz}$ | 0.1 | 0.25 | 0.4 | ns |
|  | Frame clock duty cycle | Zero crossing of the rising edge to zero crossing of the falling edge | 48 | 50 | 52 | ns |
| $\mathrm{t}_{\text {DCLKRISE }}$ $\mathrm{t}_{\text {DCLKFALL }}$ | Bit clock rise time Bit clock fall time | Rise time measured from -100 mV to 100 mV Fall time measured from 100 mV to -100 mV $10 \mathrm{MHz}<\mathrm{f}_{\text {CLKIN }}<65 \mathrm{MHz}$ | 0.1 | 0.2 | 0.35 | ns |
|  | Bit clock duty cycle | Zero crossing of the rising edge to zero crossing of the falling edge $10 \mathrm{MHz}<\mathrm{f}_{\text {CLKIN }}<65 \mathrm{MHz}$ | 44\% | 50\% | 56\% |  |

Table 1. Output Interface Timing ${ }^{(1)}$

| fCLKIN, Input Clock Frequency [2x Channel Sampling frequency] | Period (T) | Setup Time (tsu), ns |  |  | $\underset{\mathrm{ns}}{\text { Hold Time (th), }}$ |  |  | tpdi $=0.5 \times$ Ts + tdelay, ns |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MHz | ns | Zero-Cross Data to Zero-Cross Clock (both edges) |  |  | Zero-Cross Clock to Zero-Cross Data (both edges) |  |  | Input Clock Zero-Cross (rise edge) to Frame Clock Zero-Cross (rise-edge) |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |
| 65 | 15 | 0.35 | 0.65 |  | 0.3 | 0.6 |  |  | 12.35 |  |
| 50 | 20 | 0.5 | 0.8 |  | 0.5 | 0.8 |  |  | 14.6 |  |
| 40 | 25 | 0.75 | 1.05 |  | 0.75 | 1.05 |  |  | 17.04 |  |
| 30 | 33 | 1 | 1.4 |  | 1 | 1.4 |  |  | 21.19 |  |
| 20 | 50 | 1.7 | 2.1 |  | 1.7 | 2.1 |  |  | 29.52 |  |
| 10 | 100 | 3.8 | 4.2 |  | 3.8 | 4.2 |  |  | 54.71 |  |

(1) See timing diagrams on the following page.


## TYPICAL CHARACTERISTICS

All graphs are at $25^{\circ} \mathrm{C}, \mathrm{AVDD} 3=3.3 \mathrm{~V}$, AVDD18 $=$ DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS ), LVCMOS (single-ended) clock, $50 \%$ duty cycle, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{MHz}$, anti-aliasing filter set at 14 MHz (3dB corner), output clamp disable and analog high-pass filter enabled.


Figure 1. FFT for 2MHz Input Signal and 6dB Gain


Figure 3. Fine Gain versus Gain Code


Figure 5. Gain Error versus Gain Code and Temperature


Figure 2. FFT for 2MHz Input Signal and 30dB Gain


Figure 4. Measured Gain versus Gain Code and Temperature


Figure 6. Output-Referred Noise versus Gain

## TYPICAL CHARACTERISTICS (continued)

All graphs are at $25^{\circ} \mathrm{C}$, AVDD3 $=3.3 \mathrm{~V}$, AVDD18 $=$ DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS ), LVCMOS (single-ended) clock, $50 \%$ duty cycle, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{MHz}$, anti-aliasing filter set at 14 MHz ( 3 dB corner), output clamp disable and analog high-pass filter enabled.


Figure 7. Input-Referred Noise for Low Gains


Figure 9. HD2 Across Coarse Gain and 3 Fin ( -1 dBFS ) ${ }^{(1)}$


Figure 11. HD3 Across Coarse Gain and 3 Fin ( $-1 \mathrm{dBFS})^{(1)}$


Figure 8. Input-Referred Noise for High Gains


Figure 10. HD2 Across Coarse Gain and 3 Fin ( -6 dBFS ) ${ }^{(2)}$


Figure 12. HD3 Across Coarse Gain and 3 Fin (-6dBFS) ${ }^{(2)}$
(1) For gains $\geq 5 \mathrm{~dB}$, the input amplitude is adjusted to give -1 dBFS . At 5 dB gain, input amplitude is 4 dBm (corresponding to -1 dBFS ). For gains less than 5 dB , the input is kept constant at 4 dBm .
(2) For gains $\geq 0 \mathrm{~dB}$, the input amplitude is adjusted to give -6 dBFS . At 0 dB gain, input amplitude is 4 dBm (corresponding to -6 dBFS ). For gains less than 0 dB , the input is kept constant at 4 dBm .

InSTRUMENTS

## TYPICAL CHARACTERISTICS (continued)

All graphs are at $25^{\circ} \mathrm{C}$, AVDD3 $=3.3 \mathrm{~V}$, AVDD18 $=$ DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS ), LVCMOS (single-ended) clock, $50 \%$ duty cycle, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{MHz}$, anti-aliasing filter set at 14 MHz ( 3 dB corner), output clamp disable and analog high-pass filter enabled.


Figure 13. HD2 versus Output Amplitude


Figure 15. HD2 (at 24 dB Gain) Across Fine Gain


Figure 17. Crosstalk ${ }^{(3)}$


Figure 14. HD3 versus Output Amplitude


Figure 16. HD3 (at 24 dB Gain) Across Fine Gain


Figure 18. Output Offset Across TGC Gain
(3) -1dB signal applied on one channel at a time and output is observed on:

1. Shared channel - second channel in the pair having a common ADC
2. Adjacent channel - channel next to the aggressor channel, but not a shared channel
3. Far channel - all other channels (neither shared or adjacent)

## TYPICAL CHARACTERISTICS (continued)

All graphs are at $25^{\circ} \mathrm{C}$, AVDD3 $=3.3 \mathrm{~V}$, AVDD18 $=$ DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS ), LVCMOS (single-ended) clock, $50 \%$ duty cycle, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{MHz}$, anti-aliasing filter set at 14 MHz (3dB corner), output clamp disable and analog high-pass filter enabled.


Figure 19. Antialiasing Filter Frequency Response


Figure 21. Analog Power versus Input Clock Frequency


Figure 23. Gain Matching Measured at a Single Gain (30 dB) as Peak-to-Peak Variation of Gain Across Channels on Every Device and Measured at 3 Temperatures. Every Device at Each Temperature is Counted as One Event.


Figure 20. Highpass Filter Options


Figure 22. Total Power versus Input Clock Frequency


Figure 24. Offset (Average Code) with Signal. Every Channel Counted as One Event.

InSTRUMENTS
AFE5851

## TYPICAL CHARACTERISTICS (continued)

All graphs are at $25^{\circ} \mathrm{C}$, AVDD3 $=3.3 \mathrm{~V}$, AVDD18 $=$ DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS ), LVCMOS (single-ended) clock, $50 \%$ duty cycle, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{MHz}$, anti-aliasing filter set at 14 MHz ( 3 dB corner), output clamp disable and analog high-pass filter enabled.


Figure 25. TGC Sweep with Interpolation Disabled and High-Pass Filter Enabled


Figure 26. TGC Sweep with Interpolation Disabled and High-Pass Filter Disabled


Figure 27. TGC Sweep with Interpolation Enabled and High-Pass Filter Disabled

## TYPICAL CHARACTERISTICS (continued)

All graphs are at $25^{\circ} \mathrm{C}$, AVDD3 $=3.3 \mathrm{~V}$, AVDD18 $=$ DVDD18 $=1.8 \mathrm{~V},-1 \mathrm{dBFS}$ analog input AC coupled with $0.1 \mu \mathrm{~F}$, internal reference mode, maximum rated channel sampling frequency ( 32.5 MSPS ), LVCMOS (single-ended) clock, $50 \%$ duty cycle, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{MHz}$, anti-aliasing filter set at 14 MHz ( 3 dB corner), output clamp disable and analog high-pass filter enabled.


Figure 28. Intermodulation Distortion


Figure 29. IRN versus Frequency (Gain = 31dB)


Figure 30. LVDS Eye Pattern

## APPLICATION INFORMATION

## THEORY OF OPERATION

The AFE5851 is a low power CMOS monolithic analog front end that includes a 16 -channel variable gain amplifier (VGA) followed by an 8-channel 12-bit high speed pipeline analog to digital converter (ADC) based on switched capacitor architecture.
Each of the 16 VGA single ended inputs is buffered and accepts a maximum swing of $1 \mathrm{~V}_{\mathrm{PP}}$ centered at a DC level (VCM) of about 1.6 V .
Each VGA has a gain range from -5 dB to 31 dB and it is digitally controlled, with a resolution of 0.125 dB . The gain curves (common to all VGAs) versus time can be stored in memory integrated within the device using the serial interface.
A hardware sync input pin is available (SYNC). When a pulse is applied to this pin, all the VGAs in the device start stepping through the selected time-gain curve at the same clock cycle. This sync can also be initiated by software using the serial interface.

A selectable anti-alias low pass filter (AAF) with 6 dB attenuation at $7.5 \mathrm{MHz}, 10 \mathrm{MHz}$ or 14 MHz , is also integrated, together with clamping (which can be disabled).
The VGA/AAF can output $2 V_{\text {PP }}$ differential swing without degradation in the specified linearity, and drive an on-board 12-bit ADC shared between two VGAs to optimize power dissipation. Each VGA output is sampled at the rising edge of alternating clock cycles, making the effective sampling frequency half the input clock rate. For instance, in order to sample each analog channel at 30 MSPS , the input clock frequency needs to be 60 MHz . This effectively introduces a half (sampling) clock delay between the sampling instants of the two analog channels.
After the input signals are captured by the sample and hold circuit, the samples are sequentially converted by a series of low resolution stages. The stage outputs are combined in a digital correction logic block to form the final 12-bit word with a latency of 11 clock cycles (without taking into account the delays introduced by the optional digital signal processing functions). The 12-bit words of each channel are serialized and output as LVDS levels in straight offset binary format. In addition to the data streams, a bit clock and frame clock are also output. The frame clock is aligned with the 12-bit word boundary.
Notice that for the correct operation of the device (see Serial Interface Section) a positive pulse must be applied to the Reset pin. This sets the internal control registers to zero. There is, nevertheless, no need for any type of power-up sequencing.

## INPUT CONFIGURATION

The analog input for the AFE5851 (Figure 31) consists of an analog buffer input gate biased to a value of 1.6 V (usually referred as voltage common mode, VCM). The biasing is done with an internal resistor of $5 \mathrm{k} \Omega$. For proper operation, the input signal should be in the recommended input range. The maximum input swing is limited to $1 \mathrm{~V}_{\mathrm{PP}}$ before distortion/saturation of the input stage occurs. As the input DC level (VCM) is about 1.6 V , the input of the VGA should stay between 1.1 V and 2.1 V . If the information in the low frequencies of the signal is irrelevant AC coupling can be used. As the input capacitor forms a high-pass filter with the internal bias resistor $(5 \mathrm{k} \Omega)$, the value of the capacitor should allow the lowest frequency of interest to pass with minimum attenuation. For the typical frequencies used in ultrasound ( $>1 \mathrm{MHz}$ ) a value of 10 nF or greater is recommended. If DC coupling is preferred, the user can tap the VCM output pins to set the DC level of the input signal. VCM output should be connected to high input impedance circuits as its driving capability is limited. Regardless of the chosen input configuration, a capacitor of 100 nF should be connected on each VCM input to AVSS.


Figure 31. Input Equivalent Circuit

## SERIAL INTERFACE

## Register Initialization

After power-up, the internal registers must be initialized to the default value (zero). Initialization can be done in one of two ways:

1. Through a hardware reset, by applying a positive pulse in the RESET pin
2. Through a software reset, using the serial interface, by setting the SOFTWARE RESET bit to high. Setting this bit initializes the internal registers to the respective default values (all zeros) and then self-resets the SOFTWARE RESET bit to low. In this case, the RESET pin can stay low (inactive).

## Reset Timing

Typical values at $25^{\circ} \mathrm{C}$, min and max values across the full temperature range $\mathrm{T}_{\mathrm{MIN}}=-40^{\circ} \mathrm{C}$ to $\mathrm{T}_{\mathrm{MAX}}=85^{\circ} \mathrm{C}, \mathrm{AVDD3}=3.3 \mathrm{~V}$, AVDD18 = DVDD18 $=1.8 \mathrm{~V}$ unless otherwise noted.

| PARAMETER |  | CONDITIONS | MIN | TYP |
| :--- | :--- | :--- | ---: | :---: |
| $\mathrm{t}_{1}$ | Power-on delay time | Delay from power-up of AVDD and LVDD to RESET pulse <br> active | 5 | UNIT |
| $\mathrm{t}_{2}$ | Reset pulse width | Pulse width of active RESET signal | 10 | ms |
| $\mathrm{t}_{3}$ | Register write delay time | Delay from RESET disable to SEN active | 25 | ns |
| $\mathrm{t}_{\text {PO }}$ | Power-up delay time | Delay from power-up of AVDD and LVDD to output stable |  | ns |



Figure 32. Reset Timing Diagram
Programming of different modes can be done through the serial interface formed by pins $\overline{\mathrm{SEN}}$ (serial interface enable), SCLK (serial interface clock), SDATA (serial interface data) and RESET. SCLK and SDATA have a pull-down resistor to GND of $100 \mathrm{k} \Omega$ and SEN has a $100 \mathrm{k} \Omega$ pullup resistor to DVDD18. Serial shift of bits into the device is enabled when SEN is low. Serial data SDATA is latched at every rising edge of SCLK when SEN is active (low). The serial data is loaded into the register at every 24th SCLK rising edge when SEN is low. If the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiple of 24 -bit words within a single active SEN pulse (there is an internal counter that counts groups of 24 clocks after the falling edge of SEN). The interface can work with the SCLK frequency from 20 MHz down to low speeds (few Hertz) and even with non-50\% duty cycle SCLK.

The data is divided into two main portions: a register address ( 8 bits) and the data itself, to load on the addressed register (16bits). When writing to a register with unused bits, these should be set to 0 . The following timing diagram illustrates this process:


Figure 33. Serial Interface Register Write

Minimum values across the full temperature range, $\mathrm{T}_{\mathrm{MIN}}=-40^{\circ} \mathrm{C}$ to $\mathrm{T}_{\mathrm{MAX}}=85^{\circ} \mathrm{C}, \mathrm{AVDD} 3=3.3 \mathrm{~V}$, AVDD18 = DVDD18 $=1.8 \mathrm{~V}$.

| PARAMETER |  | DESCRIPTION | MIN |
| :---: | :--- | :---: | :---: |
| $\mathrm{t}_{1}$ | SCLK period | 50 | TYP |
| $\mathrm{t}_{2}$ | SCLK high time | MAX | UNIT |
| $\mathrm{t}_{3}$ | SCLK low time | 20 |  |
| $\mathrm{t}_{4}$ | Data setup time | ns |  |
| $\mathrm{t}_{5}$ | Data hold time | 5 | ns |
| $\mathrm{t}_{6}$ | SEN fall to SCLK rise | 5 | ns |
| $\mathrm{t}_{7}$ | Time between last SCLK rising edge to SEN rising edge | 8 | ns |

## General Purpose Register Map

The internal registers can be divided into two groups. A group of registers to control all the general functions and settings of the device, and a bank of registers to control the TGC/gain curves operation. Those two sets of registers overlap in all the address space, except for the address 0 which holds the control of the register bank. One of the bits of this register, TGC_REG_WREN (see table below) is used to access one set of registers or the other. Its default value is zero and gives access to the general purpose registers. The TGC control registers (described after the general purpose registers) can be accessed by writing ' 1 ' to TGC_REG_WREN.
The following table describes the function of the general purpose registers (when TGC_REGISTER_WREN is zero, default). The address format is "address[bit of the register]":

| ADDRESS | FUNCTION | DESCRIPTION |
| :---: | :---: | :---: |
| O[2] | TGC_REGISTER_WREN | 0: Access to general-purpose registers. 1: Access to TGC registers |
| $0[1]$ | REGISTER_READOUT_ENABLE | 1: Enables readout of the registers |
| O[0] | SOFTWARE_RESET | 1: Resets the device and self-resets the bit to zero |
| 1[13] | EXTERNAL_REFERENCE | 0: Internal reference. 1: External reference |
| 1[11] | LOW_FREQUENCY_NOISE_SUPRESSION | 0 : No suppression. 1: Suppresses noise at low frequencies and pushes it to $\mathrm{f}_{\text {channel }} / 2$ |
| 1[10] | STDBY | 0: Power up. 1: Standby (fast power-up mode) |
| 1[9:2] | PDN CHANNEL<7:0> | PDN for each individual channel (VCA+ADC). LVDS outputs logic 0 . |
| 1[1] | OUTPUT_DISABLE | 0 : Output enabled. 1: Output disabled |
| 1[0] | GLOBAL_PDN | 0: Power up. 1: Global power down (slow power-up mode) |
| 2[15:13] | PATTERN_MODE | Pattern modes for serial LVDS. 000: No pattern. 001: Sync. 010: Deskew. 011: Custom reg. 100: All 1s. 101: toggle. 110: All 0s. 111: Ramp |
| 2[11] | AVERAGING_ENABLE | 0 : Default (no averaging). 1: Average two channels to increase SNR. |
| 2[10:3] | PDN_LVDS | Power down the eight data-output LVDS pairs. |
| 3[14:13] | SERIALIZED_DATA_RATE | Serialization factor. 00: 12x. 01: 10x. 10: 16x. 11: 14x |
| 3[12] | DIGITAL_GAIN_ENABLE | 0 : Default (no gain). 1: Apply digital gain set by the following registers. |
| 3[8] | REGISTER_OFFSET_SUBTRACTION_ENA BLE | 0 : Default (no subtraction). 1: Subtract offset value set in the corresponding registers. |
| 4[3] | DFS | Data format select. 0: 2s complement. 1: Offset binary |
| 5[13:0] | CUSTOM_PATTERN | Custom pattern data for LVDS (PATTERN_MODE = 011) |
| 7[10] | VCA_LOW_NOISE_MODE_(INCREASE_P OWER) | 0 : Low power. 1: Low noise, at the expense of increased power ( 5 mW per channel) |
| 7[8:7] | SELF_TEST | 00,10 : No self-test. 01: Self-test enabled. 100 mV DC applied to the input of the channels. 11: Self-test enabled. 150 mV DC applied to the input of the channels. |
| 7[3:2] | FILTER_BW | 00: 14MHz. 01: 10MHz. 10: 7.5MHz. 11: Not used. |
| 7[1] | INTERNAL_AC_COUPLING | VGA coupling. 0: AC-coupled. 1: DC-coupled |
| 13[15:11] | DIG_GAIN1 | 0 dB to 6dB in steps of 0.2 dB |
| 13[9:2] | OFFSET_CH1 | Value to be subtracted from channel 1 |
| 14[15:11] | DIG_GAIN2 | 0 dB to 6dB in steps of 0.2 dB |

Texas
InSTRUMENTS

| ADDRESS | FUNCTION | DESCRIPTION |
| :---: | :---: | :---: |
| 14[9:2] | OFFSET_CH2 | Value to be subtracted from channel 2 |
| 15[15:11] | DIG_GAIN3 | 0 dB to 6dB in steps of 0.2 dB |
| 15[9:2] | OFFSET_CH3 | Value to be subtracted from channel 3 |
| 16[15:11] | DIG_GAIN4 | 0 dB to 6dB in steps of 0.2dB |
| 16[9:2] | OFFSET_CH4 | Value to be subtracted from channel 4 |
| 17[15:11] | DIG_GAIN5 | 0 dB to 6dB in steps of 0.2dB |
| 17[9:2] | OFFSET_CH5 | Value to be subtracted from channel 5 |
| 18[15:11] | DIG_GAIN6 | 0 dB to 6 dB in steps of 0.2 dB |
| 18[9:2] | OFFSET_CH6 | Value to be subtracted from channel 6 |
| 19[15:11] | DIG_GAIN7 | 0 dB to 6 dB in steps of 0.2 dB |
| 19[9:2] | OFFSET_CH7 | Value to be subtracted from channel 7 |
| 20[15:11] | DIG_GAIN8 | 0 dB to 6 dB in steps of 0.2 dB |
| 20[9:2] | OFFSET_CH8 | Value to be subtracted from channel 8 |
| 21[4:1] | DIGITAL_HIGH_PASS_FILTER_CORNER_ FREQ_FÖR_CHAANNELS-1-4 | Sets k for the high-pass filter as described in General-Purpose Register Description (k from 2 to 10). |
| 21[0] | DIGITAL_HIGH_PASS_FILTER_ENABLE_F OR_CHĀNNELS̄_1-4 | 0: No high-pass filter. 1: High-pass filter enabled |
| 25[15:11] | DIG_GAIN15 | 0 dB to 6 dB in steps of 0.2 dB |
| 25[9:2] | OFFSET_CH15 | Value to be subtracted from channel 16 |
| 26[15:11] | DIG_GAIN16 | 0 dB to 6 dB in steps of 0.2 dB |
| 26[9:2] | OFFSET_CH16 | Value to be subtracted from channel 15 |
| 27[15:11] | DIG_GAIN13 | 0 dB to 6 dB in steps of 0.2 dB |
| 27[9:2] | OFFSET_CH13 | Value to be subtracted from channel 14 |
| 28[15:11] | DIG_GAIN14 | 0 dB to 6 dB in steps of 0.2 dB |
| 28[9:2] | OFFSET_CH14 | Value to be subtracted from channel 13 |
| 29[15:11] | DIG_GAIN11 | 0 dB to 6 dB in steps of 0.2 dB |
| 29[9:2] | OFFSET_CH11 | Value to be subtracted from channel 12 |
| 30[15:11] | DIG_GAIN12 | 0 dB to 6 dB in steps of 0.2 dB |
| 30[9:2] | OFFSET_CH12 | Value to be subtracted from channel 11 |
| 31[15:11] | DIG_GAIN9 | 0 dB to 6dB in steps of 0.2 dB |
| 31[9:2] | OFFSET_CH9 | Value to be subtracted from channel 10 |
| 32[15:11] | DIG_GAIN10 | 0 dB to 6 dB in steps of 0.2 dB |
| 32[9:2] | OFFSET_CH10 | Value to be subtracted from channel 9 |
| 33[4:1] | DIGITAL_HIGH_PASS_FILTER_CORNER FREQ_FŌR_CHAANNEL̄S_5-8 | Sets k for the high-pass filter as described in General-Purpose Register Description (k from 2 to 10). |
| 33[0] | DIGITAL_HIGH_PASS_FILTER_ENABLE_F OR_CHANNELS | 0: No high-pass filter. 1: High-pass filter enabled |
| 70[14] | CLAMP_DISABLE | 0: Enabled. 1: Disabled |

## General Purpose Register Description

## AVERAGING_ENABLE

Address: 2[11]
When set to one, two samples, corresponding to two different channels on the same pair, are averaged (channel 1 with 3,2 with 4,5 with 7,6 with 8,9 with 11,10 with 12,13 with 15 and 14 with 16 ). If both channels receive the same input, the net effect is an improvement on SNR. The averaging is performed as:

1. Channel 1 with channel 3 comes out on channel 3 LVDS pair, followed by the average of channels 2 and 4 (on the same pair).
2. Channel 5 with channel 7 comes out on channel 4 LVDS pair, followed by the average of channels 6 and 8 (on the same pair).
3. Channel 9 with channel 11 comes out on channel 5 LVDS pair, followed by the average of channels 10 and 12 (on the same pair).
4. Channel 13 with channel 15 comes out on channel 6 LVDS pair, followed by the average of channels 14 and 16 (on the same pair).

## CUSTOM_PATTERN

Address: 5[13:0]
This register stores the code that will be output when PATTERN_MODE equal to '011'. See PATTERN_MODE for more details.

## DFS

Address: 4[3]
DFS stands for Data Format Select. The ADC output, by default, is in 2 s complement mode. Programming the DFS bit to ' 1 ' inverts the MSB, and the output becomes straight offset binary mode.

## DIGITAL_GAIN_ENABLE

Address: 3[12]
Setting this bit to ' 1 ' applies to each channel I the corresponding gain given by DIG_GAIN $\ll 15: 11>$. The gain is given as $0 \mathrm{~dB}+0.2 \mathrm{~dB}^{\star} \mathrm{DIG}_{2} \mathrm{GAIN}_{\mathrm{i}}<15: 11>$. For instance, if DIG_GAIN ${ }_{5}<15: 11>=3$, channel 5 is increased by 0.6 dB gain. DIG_GAIN $<15: 11>=31$ produces the same effect as DIG_GAIN $_{\mathrm{i}}<15: 11>=30$ setting the gain of channel i to 6 dB .

## DIGITAL_HIGH_PASS_FILTER and DIGITAL_HIGH_PASS_FILTER_CORNER_FREQ

Address: 21[0]
Address: 33[0]
Address: 21[4:1]
Address: 33[4:1]
This group of 4 registers controls the characteristics of a digital high pass transfer function applied to the output data, following the formula: $y(n)=2^{\wedge} k /\left(2^{\wedge} k+1\right)[x(n)-x(n-1)+y(n-1)]$. $K$ is set as described by the DIGITAL_HIGH_PASS_FILTER_CORNER_FREQ registers (one for the first 8 channels and one for the second group of 8 channels).

## EXTERNAL_REFERENCE

Address: 1[13]
Internal reference mode (default) uses approximately 3 mW more power on AVDD (already included in all the specification tables). The AFE5851 can operate in external reference mode by programming EXTERNAL_REFERENCE to ' 1 '. In this mode, drive the VREF_IN pin with 1.4 V . Due to the high input impedance of this pin, no special drive capabilities are required. The advantage of using the external reference mode is that multiple AFE5851 units can be made to operate with the same external reference, thereby improving parameters such as gain matching across devices.

## FILTER_BW

Address: 7[3:2]
This bit sets the 3dB attenuation frequency for the anti-aliasing filter (AAF).

## GLOBAL_PDN

Address: 1[0]
The Global PDN bit is ORed with the signal in the external PDN pin (59). Hereby, a '1' on this bit shuts down the device completely.

## INTERNAL_AC_COUPLING

Address: 7[1]
This bit controls an internal high pass filter, Figure 31, set between the input buffer and the VCA. This filter removes the input offset to avoid its amplification by the TGC. An alternative method is to remove the offset effect on the digital domain, either on the device following the ADC or at the ADC output, by using the DIGITAL HIGH PASS FILTER registers (see above).

## LOW_FREQUENCY_NOISE_SUPRESSION

Address: 0[11]
low-frequency noise suppression mode is specifically useful in applications where good noise performance is desired in the frequency band of 0 MHz to 1 MHz (around DC). Setting this mode shifts the low-frequency noise of the ADC in the AFE5851 to approximately fchannel/2, thereby reducing the noise floor around DC to a much lower value.

## OUTPUT_DISABLE

Address: 1[1]
A '1' on this bit sets the outputs into high-impedance state.

## PATTERN_MODE

Address: 2[15:13]
AFE5851 can output a variety of test patterns on the LVDS outputs. These test patterns replace the normal ADC data output and help on debugging and synchronization with the device reading the output of the ADC:

1. PATTERN_MODE equal to ' 000 ' is the default and disables this test mode, i.e., the output data is the same as the ADC data.
2. PATTERN_MODE equal to ' 001 ' (SYNC mode) replaces the normal ADC word by a fixed 111111000000 word.
3. PATTERN_MODE equal to ' 010 ' sets the DESKEW mode, where the 12 -bit ADC output $\mathrm{D}<11: 0>$ is replaced with the '101010101010' word, creating a continuous stream of ones and zeros in the data line. The exact sequence (first a zero or a one) depends on power-up. This mode only ensures alternating ones and zeros at the output.
4. PATTERN_MODE equal to ' 011 ' will output a constant code set by the bits in CUSTOM_PATTERN<13:0>. Depending on the value of SERIALIZED_DATA_RATE (see below) the output bits follow these rules:
(a) On the default case, where SERIALIZED_DATA_RATE is ' 00 ', for a 12 -bit ADC data at the output, CUSTOM_PATTERN<13:2> would be used, replacing the sampled data. These would still be controlled by LSB-first and MSB-first modes in the same way as normal ADC data are.
(b) For SERIALIZED_DATA_RATE $=$ ' 01 ', 10 -bit output mode is selected, and bits CUSTOM_PATTER $\overline{\mathrm{N}}<13: 4>$ are used.
(c) For SERIALIZED_DATA_RATE = '10', 16 -bit output mode is selected. On this case, CUSTOM_PATTERN<13:0> are used for the first 14 most significant bits, and two zeros take the place of the LSBs.
(d) For SERIALIZED_DATA_RATE = '11', 14-bit mode is selected, and CUSTOM_PATTERN<13:0> takes the place of the output word.
5. PATTERN_MODE equal to ' 100 ' makes it always ' 1 ', while setting it to ' 110 ' makes the output always ' 0 '.
6. PATTERN_MODE equal to ' 101 ' makes the output of the device toggle between all zeros and all ones. On the nth sample clock, the data would be ' 000000000000 ' and on the following one (nth +1 ) it would be '111111111111'.
7. PATTERN_MODE equal to ' 111 ' causes all the channels to output a repeating full-scale ramp pattern. The ramp increments from zero code to full-scale code in steps of 1LSB every clock cycle. After hitting the full-scale code, it returns back to zero code and ramps again.

## PDN_Channel<7:0>

Address: 1[9:2]
Each bit controls the power down of a pair of consecutive channels (that share the same ADC). For example: PDN_Channel<0> powers down channels 1 and 2 and the corresponding LVDS pair become high impedance. DCLK and FCLK are not powered down; they will be active if terminated with $100 \Omega$.

## PDN_LVDS

Address: 2[10:3]
PDN_LVDS<7..0> selects which LVDS pairs become inactive (zero output). The frame and clock LVDS streams get powerdown only when OUTPUT_DISABLE or GLOBAL_PDN are set.

## REGISTER_OFFSET_SUBSTRACTION_ENABLE

Address: 3[8]
Setting this bit to ' 1 ' enables the subtraction of the value on the corresponding OFFSET_CHANNEL $<9$ : $2>$ from the ADC output. The number is specified in 2 s complement format. For example, OFFSET_CHANNEL $\ll 9: 2>={ }^{\prime} 1000000$ ' means "subtract -128". For OFFSET_CHANNEL $L_{i}<9: 2>={ }^{\prime} 01111111^{\prime}$ the effect will be to subtract 127. Hereby, both addition and subtraction can be done.
Notice that the offset is applied before the digital gain (see next). In fact, digital gain is the last step and the whole data path is 2 s complement through out internally. Only when DFS='1' (straight binary output format), the 2 s complement word is translated into offset binary right at the end.

## REGISTER_READOUT_ENABLE

Address:0[1]
The device includes an option where the contents of the internal registers can be read back. This may be useful as a diagnostic to verify the serial interface communication between the external controller and the AFE. First, the <REGISTER READOUT ENABLE> bit needs to be set to ' 1 '. Then the user should initiate a serial interface cycle specifying the address of the register (A7-A0) whose content has to be read. The data bits are "don't care". The device will output the contents (D15-D0) of the selected register on the SDOUT pin. The external controller can latch the contents at the rising edge of SCLK. To enable serial register writes, set the <REGISTER READOUT ENABLE> bit back to ' 0 '. The following timing diagram shows this operation (the time specifications follow the same information provided on the table for a serial interface register write):


## SERIALIZED_DATA_RATE

Address: 3[14:13]
These two bits control the length of the data word, i.e., the number of DCLK per FCLK periods. It is possible, for instance, to output 16bit data stream, even with a 12bit ADC. In this case, the last 4 LSBs are padded with zeros. The pass from higher resolution to lower serialization is not supported though; i.e, it is not possible to select a 10bit stream with a 12bit ADC.

## TGC_REGISTER_WREN

Address: 0[2]
Set this bit to ' 1 ' to access the TGC table and ' 0 ' (default after reset) to access the general purpose register table. As explained before, the same address may point to one bank of registers or to the other. Nevertheless, observe that register 0 of the general purpose registers is always accessible, regardless of the value of TGC_REGISTER_WREN. The TGC table starts at address 1 .

## VCA_LOW_NOISE_MODE

## Address: 7[10]

Setting this bit to ' 1 ' reduces the equivalent input noise of the channel to $5 \mathrm{nV} / \mathrm{NHz}$ (for a 31 dB gain) at the expense of an increase in power consumption ( $5 \mathrm{~mW} /$ channel).

## TGC CONTROL REGISTER MAP

The TGC operation is described in the VGA/TGC Operation section below. This section describes the TGC control registers which can be accessed by writing '1' to TGC_REG_WREN bit. The following table describes the register map for all the registers involved in the TGC operation.

| ADDRESS | D[15:7] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x01...0x94 |  | REG_VALUES |  |  |  |  |  |  |  |  |
| 0x95 | NOT USED |  | START_INDEX |  |  |  |  |  |  |  |
| $0 \times 96$ |  |  | STOP_INDEX |  |  |  |  |  |  |  |
| 0x97 |  |  | INTERP <br> ENABLE | 0 | START _GAIN |  |  |  |  |  |
| 0x98 |  |  | HOLD_GAIN_TIME |  |  |  |  |  |  |  |
| 0x99 |  |  | 0 | 0 | SOFT SYNC | UNIFORM GAIN MODE | STATIC PGA | FINE_GAIN |  |  |
| $0 \times 9 \mathrm{~A}$ |  |  | 0 | 0 | COARSE_GAIN |  |  |  |  |  |
| $0 \times 9 \mathrm{~B}$ |  |  | UNIFORM_GAIN_SLOPE |  |  |  |  |  |  |  |

## REG_VALUE

Address: $0 \times 01$ [8:0] to $0 \times 94[8: 0]$
Each of these 9 bit registers (148 of them) stores the time to stay at a given gain setting, during the gain ramp. The most significant bit of each register (REG_VALUE<8>) denotes either increment or decrement gain from current gain value. The other 8 bits (REG_VALUE<7:0>) denote the time (a multiple of $8 \times$ Tclk; Tclk being the channel sampling clock, i.e., double the period of the device input clock) for the change of the gain from the CURRENT_GAIN to CURRENT_GAIN $\pm 1 \mathrm{~dB}$ (depending on the REG_VALUE<8>). The fastest ramp (shortest time) for this 1 dB gain change is set by REG_VALUE<7:0> equal to $0 \times 00$ and it is $8 \times$ Tclk. The slowest ramp (longest time) for this 1dB gain change is set by REG_VALUE<7:0> equal to 0xFF and it is $255 \times 8 \times$ Tclk (see VGA operation - described later).

## START_INDEX

Address: 0x95[7:0]
This 8 bit register specifies/points to the first REG_VALUE register of the TGC curve (i.e., where the curve starts) and can have values ranging from 1 to 148 (in decimal).

## STOP_INDEX

Address: 0x96[7:0]
This 8 bit register specifies/points to the last REG_VALUE register of the TGC curve (i.e., where the curve finishes) and can have values ranging from 1 to 148 (in decimal).

## START_GAIN

Address: 0x97[5:0]
This 6 bit register specifies the start gain value from -5 dB to 31 dB .
START_GAIN $=[-5+$ REG_VALUE $] d B$

| REG_VALUE | GAIN |
| :--- | ---: |
| $0 \times 0$ | -5 dB |
| $0 \times 1$ | -4 dB |
| $0 \times 24$ | 31 dB |

STOP_GAIN
(Not a programmable register, it is an internally computed value)
Case 1:
INTERP_ENABLE=1,
STOP_GAIN = START_GAIN + (STOP_INDEX -START_INDEX) - ( 2 * Number of decrements) +0.875 dB .
Case 2:
INTERP_ENABLE='0',
STOP_GAIN = START_GAIN + (STOP_INDEX-START_INDEX) - ( 2 * Number of Decrements).

HOLD_GAIN_TIME
Address: 0x98[7:0]
This 8 bit register specifies the time for holding of the STOP_GAIN, after reaching either the STOP_GAIN value as computed earlier or the maximum/minimum gain. After this time, the TGC starts stepping down to the START_GAIN value in 1dB steps every Tclk. The STOP_GAIN value is held for the following number of clocks:

HOLD_GAIN_TIME $=[33$ * REG_VALUE] Tclks
where Tclk is the channel sampling clock.

```
REG_VALUE
0x0
0x1
0xFF
```

HOLD_GAIN_TIME
0 Tclks
33 Tclks
8415 Tclks

## INTERP_ENABLE

Address: 0x97[7]
This 8 bit register sets the ramp rate. When INTERP_ENABLE=' 1 ' the ramp rate is 0.125 dB for every number of clocks stored in REG_VALUE:

| REG_VALUE | SLOPE |
| :--- | :--- |
| $0 \times 0$ | 0.125 dB per Tclk |
| $0 \times 1$ | 0.125 dB per Tclk |
| $0 \times 2$ | 0.125 dB per $2^{\star} \mathrm{T} \mathrm{Tlk}$ |
| $0 \times \mathrm{FF}$ | 0.125 dB per $255^{\star} \mathrm{Tclk}$ |

When INTERP_ENABLE='0' the ramp rate is 1 dB for every 8 times the number of clocks stored in REG_VALUE:
REG_VALUE
$0 \times 0$
$0 \times 1$
$0 \times 2$
$0 \times F F$

## SLOPE

1dB per $8 \times$ Tclk
1 dB per $8 \times$ Tclk
1 dB per $16 \times$ Tclk
1 dB per $255 \times 8 \times$ Tclk

## SOFT_SYNC

Address 0x99[5]
Setting SOFT_SYNC bit to '1' enables the TGC engine to run periodically following a given TGC curve, without the need for a high pulse signal in the SYNC pin (see more details below).

## UNIFORM_GAIN_MODE

Address 0x99[4]
Setting this bit to ' 0 ' (default) directs the TGC engine to follow an arbitrary gain versus time curve. If this bit to ' 1 ' the gain is ramped up with a slope set by the UNIFORM_GAIN_SLOPE register. (See more details below)

## UNIFORM_GAIN_SLOPE

Address 0x9B[7:0]
See Uniform Gain Increment Mode section below.

## STATIC_PGA

Address 0x99[3]
Setting this bit to ' 1 ' disables the TGC engine. COARSE_GAIN and FINE_GAIN will control the gain value, which will be independent of time.

## COARSE_GAIN

Address 0x9A[5:0]
This 6 bit register specifies the coarse gain from -5 to 31 dB , in 1 dB steps. Observe that only values from $0 \times 00$ to $0 \times 24$, both included, are valid. Setting a value bigger than $0 \times 24$ on the COARSE_GAIN register is the same as setting $0 \times 24$. COARSE_GAIN $=[-5+$ REG_VALUE $] d B$

| REG_VALUE | GAIN |
| :--- | :--- |
| $0 \times 0$ | -5 dB |
| $0 \times 1$ | -4 dB |
| $0 \times 24$ | 31 dB |

## FINE_GAIN

Address 0x99[2:0]
This 3 bit register specifies the fine gain in steps of 0.125 dB resolution, from 0 dB to 0.875 dB . FINE_GAIN $=$ [ $0.125 \times$ REG_VALUE ] dB

| REG_VALUE | GAIN |
| :--- | :--- |
| $0 \times 0$ | 0 dB |
| $0 \times 1$ | 0.125 dB |
| $0 \times 7$ | 0.875 dB |

## VGA/TGC OPERATION

The gain variation of the variable gain amplifier (VGA) versus time is called TGC function and on the AFE5851 is controlled digitally. The gain is implemented by a switched network where the switches controlling the gain are synchronized with the ADC sampling instant to minimize glitches on the output data. The gain setting depends on the mode of operation selected by the user. There are 3 possible modes of operation: non-uniform gain, uniform gain, and static mode. The following sections describe each in detail.


Sync Period $=$ tru + th + trd + tw
Figure 34. SYNC Period

## Non-Uniform Gain Increment Mode

In the non-uniform gain increment mode, the user sets an arbitrary shape for the gain versus time curve. For a given time/sampling instant, the digital gain setting is obtained from an internal memory of 148 positions/registers (named REG_VALUEs), each 9 bits wide, loaded by the user through the serial port (see Serial Interface section). Addresses 1 to 148 can be used to access these registers, while TGC_REGISTER_WREN='1'.
As explained above, the most significant bit of each register (REG_VALUE<8>) denotes either increment or decrement gain from current gain value. The other 8 bits (REG_VALUE $<7: 0>$ ) denote the time (a multiple of $8^{\star}$ Tclk, being Tclk the sampling clock) for the change of the gain from the CURRENT_GAIN to CURRENT_GAIN $\pm 1 \mathrm{~dB}$ (depending on the REG_VALUE<8>). The fastest ramp (shortest time) for this 1 dB gain change is set by REG_VALUE $<7$ : $0>$ equal to $0 \times 00$ and it is $8 \times$ Tclk. The slowest ramp (longest time) for this 1 dB gain change is set by REG_VALUE<7:0> equal to $0 \times F F$ and it is $255 \times 8 \times$ Tclk.
INTERP_ENABLE sets the way the gain is increased/decreased. By default the gain ramp is implemented in steps of 1 dB (INTERP_ENABLE equal to 0 ). If INTERP_ENABLE is equal to 1 , the actual 1 dB gain step is implemented in 8 steps of 0.125 dB .
The 148 REG_VALUE registers can be used to store either a single curve or multiple TGC curves. The START_INDEX register points to the REG_VALUE register where the TGC curve starts and the STOP_INDEX register points to the REG_VALUE register where the TGC curve stops. Using the START_INDEX and STOP_INDEX registers the desired TGC curves can be chosen.

As shown in Figure 34, a pulse high signal on the SYNC pin will set the starting gain value of the TGC curve to the START_GAIN register value, and it will initiate the progression through the different REG_VALUEs, starting at START_INDEX. Observe that there is no option to delay the start of gain stepping after the SYNC pulse is received. Then, the progression continues until either the STOP_INDEX is reached or maximum/minimum gain is exceeded. After that, the last valid value of gain is held for an extra given number of clocks set by the register HOLD_GAIN_TIME.
After the elapsing of clocks mentioned by the HOLD_GAIN_TIME register, the TGC starts to step down (or up) to the START_GAIN in steps of 1 dB every Tclk (channel sampling clock) in preparation for the next TGC profile. The TGC will start updating/following the REG_VALUEs again after a new high pulse on the SYNC pin is given.
The SYNC signal is latched by the rising edge of the channel sampling clock. In other words, the gain increments at the rising edge of the channel sampling clock. Setup time with rising edge is 7 ns , and hold time 4 ns .

## SOFT_SYNC

The TGC can run periodically following a given TGC curve but without the need for a high pulse signal in the SYNC pin. This is done by setting SOFT_SYNC bit to ' 1 '. Once this bit is set, the sequence of events is the same as with the hardwired SYNC pulse. The TGC curve updates from START_INDEX to STOP_INDEX. After reaching STOP_INDEX or the maximum/minimum gain, the STOP_GAIN value is held for HOLD_VALUE_TIME and then the gain ramps up or down to START_GAIN. After this the TGC update starts again automatically and repeats all these steps periodically till the SOFT_-SYNC bit becomes zero.
The SYNC process through register write occurs at the serial clock edge where the register is written. If serial clock and sample clock (channel sampling clock) are synchronous then the described relation in the hardwired SYNC section will hold and the SYNC bit is latched by the rising edge of the channel sampling clock, respecting a setup time with rising edge of 7 ns and hold time of 4 ns . If sample clock and serial clock are not synchronous then this relationship does not apply and a clock uncertainty of $\pm 1$ sample will apply in respect to the nearest sample clock rising edge.
Example 1: In the following example of non-uniform gain mode, all the 148 registers are loaded. Nevertheless, the start address for the TGC is set in START_INDEX to 2 and the stop address (STOP_INDEX) to 7. The START_GAIN is set to 6 and HOLD_GAIN_TIME is 4 .
With a high pulse on the SYNC pin the gain starts from 1dB (START_GAIN=0x06). 1dB to 2 dB ramp is done in 120Tclks, using eight 0.125 dB steps (as INTERP_ENABLE is set to 1 ), each 15Tclks long. The ramp from 2 dB to 3 dB is done in 64 Tclks , also in 0.125 dB steps. The ramp from 3 dB to 4 dB is done in 40 Tclks. Decrement from 4 dB to 3 dB in 64 Tclks . Gain increment from 3 dB to 4 dB in 56 Tclks and from 4 dB to 4.875 dB in 80 Tclks .

Observe that in the case where INTERP_ENABLE=1, STOP_GAIN = START_GAIN + (STOP_INDEX -START_INDEX) - ( $2 \times$ Number of decrements +0.875 dB . In the case where INTERP_ENABLE='0', STOP_GAIN = START_GAIN + (STOP_INDEX-START_INDEX) - ( $2 \times$ Number of Decrements). This is due to the fact that the interpolation engine keeps the gain increasing or decreasing when INTERP_ENABLE=1, while the gain is frozen when INTERP_ENABLE=0.

| TGC REG INDEX | REG_VALUE[8:0] | Number of Tclks | Direction of Gain Change |
| :---: | :---: | :---: | :---: |
| 1 | $0 \times 004$ | $4 \times 8=32$ | Increment |
| 2 | $0 \times 00 F$ | $15 \times 8=120$ | Increment |
| 3 | $0 \times 008$ | $8 \times 8=64$ | Increment |
| 4 | $0 \times 005$ | $5 \times 840$ | Increment |
| 5 | $0 \times 108$ | $8 \times 8=64$ | Decrement |
| 6 | $0 \times 007$ | $7 \times 8=56$ | Increment |
| 7 | $0 \times 00 A$ | $10 \times 8=80$ | Increment |
| $\ldots$ | $\ldots$ | $\ldots$ | $\ldots$ |
| 147 | $0 x 00 F$ | $15 \times 8=120$ | Increment |
| 148 | $0 x 00 F$ | $15 \times 8=120$ | Increment |


| NAME | VALUE |
| :---: | :---: |
| START_INDEX | $0 \times 02$ |
| STOP_INDEX | $0 \times 07$ |
| START_GAIN | $0 \times 06$ |
| HOLD_GAIN_TIME | $0 \times 04$ |
| INTERP_ENABLE | 1 |
| UNIFORM_GAIN_MODE | 0 |

## Uniform Gain Increment Mode

By setting UNIFORM_GAIN_MODE to '1', the TGC engine can also be configured for a uniform increment gain ramp mode where the gain is ramped up from the START_GAIN value to the STOP_GAIN with a slope set by the UNIFORM_GAIN_SLOPE register. Note: STOP_GAIN is not a programmable register, but just an internally computed value from START_GAIN, UNIFORM_GAIN_SLOPE, START_INDEX and STOP_INDEX.
If INTERP_ENABLE=1, UNIFORM_GAIN_SLOPE sets the number of Tclk (channel sampling clock) at a given gain before incrementing or decrementing 0.125 dB . If $\operatorname{INTERP}$ _ENABLE $=0$, this register sets the number of $8^{\star}$ Tclk (eight sampling periods) at a given gain before incrementing or decrementing 1 dB . Observe that in both cases the time it takes to step by 1dB is the same. In INTERP_ENABLE=0 the gain is stationary at the same setting for the given time, while in the other case the gain increments in fine gain steps of 0.125 dB to cover that 1 dB step
When INTERP_ENABLE is zero, the STOP_GAIN is computed as START_GAIN + (STOP_INDEX-START_INDEX). Nevertheless, when INTERP_ENABLE = ' 1 ', the STOP_GAIN is equal to START_GAIN + (STOP_INDEX - START_INDEX) + 0.875dB. This is basically due to the fact that the interpolation engine keeps the gain increasing on the second case, while, as explained above, is frozen on the first case. Observe that START_INDEX and STOP_INDEX are not used in this case as pointers to the REG_VALUEs table. Instead, only the difference between the two is important to compute STOP_GAIN. As such, START_INDEX can be set to zero and STOP_INDEX will store STOP_GAIN - START_GAIN. Observe that only positive slope ramps are possible.
Example 1: setting START_GAIN=0x2 (-3dB), START_INDEX=0x00, STOP_INDEX=0x06, INTERP_ENABLE=0 and UNIFORM_GAIN_SLOPE $=0 \times 8$, will set the gain at -3 dB for $8 \times 8 \times$ Tclk, then to -2 dB for another 64 Tclk, and so on, through $-1,0,1,2$ and 3 . After spending $64 \times$ Tclk in 3dB, the gain will stay at that gain setting for HOLD_GAIN_TIME and start stepping down back to START_GAIN, with 1dB per Tclk.
Example 2: for the same settings, START_GAIN=0x2 ( -3 dB ), START_INDEX=0x00, STOP_INDEX=0x06, and UNIFORM_GAIN_SLOPE $=0 \times 8$, if we set $\operatorname{INTERP}$ _ENABLE $=1$, the gain will start at -3 dB for 8 Tclk, then -2.875 dB for another 8 Tclk , then -2.750 dB and so on, till 3 dB . At this point, while in example 1, with INTERP_ENABLE=0 the gain would be frozen for another 64 Tclk, in this example, the gain will continue to increase with 0.125 dB steps every 8 Tclk till 3.875 dB is reached. There will stay for another 8 Tclk before starting to wait for HOLD_GAIN_TIME and start stepping down.

Example 3: for START_GAIN=0x2(-3dB), START_INDEX=0x00, STOP_INDEX=0x00, INTERP_ENABLE=1 and UNIFORM_GAIN_SLOPE=0x1, the gain will step through $-3 \mathrm{~dB},-2.875,-2.75,-2.625,-2.5,-2.375,-2.25$ and -2.125 , staying at each of these 8 values 1 clock cycle ( 8 total). Then it will wait for HOLD_GAIN_TIME in -2.125 dB and then it will start stepping down back to -3dB.

Example 4: same settings as example 3, but with INTERP_ENABLE=0, would simply set the VGA gain to -3dB for 8 clock cycles and then the logic would wait for HOLD_GAIN_TIME.

## Static PGA Mode

The 3rd mode of operation is actually a mode where the TGC engine is disabled by writing ' 1 ' into the STATIC_PGA bit. This enables the use of a fixed gain mode where the gain is obtained by the sum of a coarse and a fine gain. Coarse gain can be set from -5 to 31 dB , in 1dB steps, by the register COARSE_GAIN ( 6 bit word from $0 \times 00$ to $0 \times 24$ ). Setting a value bigger than $0 \times 24$ on the COARSE_GAIN register is the same as setting $0 \times 24$. The fine gain can be set in steps of 0.125 dB resolution, from 0 dB to 0.875 dB by the FINE_GAIN register ( 3 bit word with range from $0 \times 00$ to $0 \times 07$ ). Observe that the maximum gain, when both registers are set to their maximum gains, is actually 31.875 dB .

## ANTI ALIAS FILTER (AAF)

The AFE5851 integrates a selectable 3 order low pass filter for each of the 16 channels. The cutoff frequency can be set for all the channels simultaneously through the serial interface (see FILTER_BW register, in the General Purpose Register table) between 3 possible settings: $7.5,10$ and 14 MHz . Figure 19 shows the frequency response for each of these settings. The filter characteristics are set by passive components which are subject to variations over process and temperature. A typical variation of $\pm 5 \%$ on the frequency characteristics is expected.

## CLAMPING CIRCUIT AND OVERLOAD RECOVERY

The AFE5851 is designed in particular for ultrasound applications where the front-end device is required to recover very quickly from an overload condition. Such overload can either be the result of a transmit pulse feed-through or a strong echo, which can cause overload of the VGA and ADC.
Enabled by default, the AFE5851 includes a clamping circuit to further optimize the overload recovery behavior of the complete channel (see Figure 31). The circuit can be disabled by writing a ' 1 ' in the bit 14 of the address 70 (decimal) of the General Purpose Register Map. The clamp is set to limit the signal at 3dB above the full scale of the ADC (2Vpp).

## CLOCK INPUTS

The 16 channels on the device operate from a single clock input. To ensure that the aperture delay and jitter are the same for all channels, the AFE5851 uses a clock tree network to generate individual sampling clocks to each channel. The clock channels for all the channels are matched from the source point to the sampling circuit of each of the eight internal ADCs. The variation on this delay is described in the Aperture Delay parameter of the Output Interface Timing. Its variation over time is described in the Aperture Jitter number of the same table. Observe that the rising edges of the input clock are used to sample the even channels in one input clock period and the odd channels in the next. Using an input clock double the speed of the channel sampling clock ensures that the sampling instant between even and odd channels is exactly an input clock period apart and does not depend on its duty cycle..
The AFE5851 clock input can be driven differentially (sinewave, LVPECL or LVDS) or single-ended (LVCMOS). The clock input of the device has an internal buffer/clock amplifier (see Figure 35) which is enabled or disabled automatically depending on the type of clock provided (autodetect feature). When enabled, the device will consume 6 mW more power from the AVDD18 supply rail, but it will also accept differential or single ended inputs of smaller swing.


Figure 35. Internal Clock Buffer for Differential Clock Mode

If the preferred clocking scheme for the device is single-ended, CLKINM pin should be connected to ground, i.e., shorted directly to AVSS (see Figure 37). In this case, the autodetect feature will shut down the internal clock buffer and the device will go into single-ended clock input automatically. The user should connect the single-ended clock source directly (no decoupling) to CLKINP pin, which would be the only device clock input. In that case, it is recommended the use of low jitter square signals (LVCMOS levels, 1.8 V amplitude) to drive the ADC (see SLYT075 for further details on the theory).
For single ended sinusoidal clocks or for differential clocks (differential sinewave, LVPECL, LVDS...), the clock amplifier should be enabled. For that, the connection scheme of Figure 36 should be used. The common-mode voltage of the clock source should match one of the clock inputs of the AFE5851 (VCM) which is set internally using $5 \mathrm{k} \Omega$ resistors, as shown in Figure 35. The easiest way to ensure this is to AC couple the inputs as shown in Figure 36. The same scheme applies to the case where the clock is single ended but its amplitude is small or its edges are not sharp (for instance, with a sinusoidal single-ended clock). In this case, the input clock signal can be connected with a capacitor to CLKINP (as in Figure 36) and the CLKINM should be connected to ground also through a capacitor, i.e., AC coupled to AVSS.


Figure 36. Differential Clock Driving Circuit
If a transformer is used with the secondary floating (for instance, to pass from single-ended to differential), it can then obviously be connected directly to the clock inputs, without the need of the 100 nF series capacitors.


Figure 37. Single-Ended Clock Driving Circuit

Finally, on the differential clock configurations, Figure 38 shows the use of the CDCM7005 to generate the AFE5851 clock signals.


Figure 38. PECL Clock Drive Using CDCM7005

## DIGITAL OUTPUTS

The conversion results from all 8 ADCs are serialized and output using one LVDS data pair per ADC, at 12 times the device input clock rate. Besides that, two more LVDS pairs are used to facilitate the interface to the circuit reading the ADC output. For one side, a reference frame LVDS signal running at the channel rate (half the input clock rate) indicates the beginning and end of the sample word. On top of that, the device outputs a reference clock running at 6 times the input clock rate, with rise and fall times aligned with the individual bits. See the Output Interface Timing section for a description of the timing diagram as well as details on the timing margins.
Figure 39 represents the device LVDS output circuit. Observe that for an LVDS output high (OUTP=1.375V, OUTM $=1.025 \mathrm{~V}$ ) the "high" switches would be closed and the "low" switches would be open. For LVDS output low (OUTP $=1.025 \mathrm{~V}$, OUTM $=1.375 \mathrm{~V}$ ) the "low" switches would be closed and the "high" left open. As the "high" and "low" switches have a nominal $R_{O N}$ of $50 \Omega \pm 10 \%$, notice that the output impedance will be nominally $100 \Omega$ in any of those two configurations ("high" or "low" switches closed).


Figure 39. LVDS Output Circuit

## EXTERNAL/INTERNAL REFERENCE

See EXTERNAL_REFERENCE register description in the General Purpose Register Description Section.

## POWER SUPPLIES

The use of low noise power supplies with adequate decoupling is recommended, being the linear supplies the first choice vs switched ones, which tend to generate more noise components that can be coupled to the AFE5851.

There is no need of any type of power-up sequencing, although a positive pulse must be applied to the Reset pin once the power supplies are considered stable (see Serial Interface Section)
There are several types of powerdown modes. On the standby mode all circuits but the reference generator are powered-down. This enables for a fast recovery from power down to full operation. On the full power down mode, all the blocks are powered down (except some digital circuits). The power savings are bigger but the power-up will also be slower (see specification tables for more details). The device includes also the possibility of powering down pairs of channels (corresponding to the same ADC) through the use of PDN_Channel<7:0> and powering down the LVDS outputs by using PDN_LVDS.

Finally, notice that the metallic heat sink under the package is also connected to analog ground.

## LAYOUT INFORMATION

The evaluation board represents a good guideline of how to layout the board to obtain the maximum performance out of the AFE5851. General design rules as the use of multilayer boards, single ground plane for both, analog and digital ADC ground connections, and local decoupling ceramic chip capacitors should be applied. The input traces should be isolated from any external source of interference or noise, including the digital outputs as well as the clock traces. Clock should also be isolated from other signals although the low frequencies of the input signal relaxes the jitter requirements.
In order to maintain proper LVDS timing, all LVDS traces should follow a controlled impedance design (for example, $100 \Omega$ differential). In addition, all LVDS trace lengths should be equal and symmetrical. It is recommended to keep trace length variations less than 150 mil ( 0.150 in or 3.81 mm ).
It is necessary to solder the exposed pad at the bottom of the package to a ground plane for best thermal performance. For detailed information, see application notes QFN Layout Guidelines (SLOA122A) and QFN/SON PCB Attachment (SLUA271A).

## DEFINITION OF SPECIFICATIONS

Analog Bandwidth - The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low frequency value.
Aperture Delay -The delay in time between the rising or the falling edge of the input sampling clock (depending on the channel) and the actual time at which the sampling occurs. This delay will be different across channels. The maximum variation is specified as aperture delay variation (channel-channel).
Aperture Uncertainty (Jitter) - The sample-to-sample variation in aperture delay.
Clock Pulse Width/Duty Cycle - The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a $50 \%$ duty cycle.
Maximum Conversion Rate - The maximum sampling rate at which certified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted.
Minimum Conversion Rate - The minimum sampling rate at which the ADC functions.
Differential Nonlinearity (DNL) - An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSBs.
Integral Nonlinearity (INL) - The INL is the deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs.
Gain Error - The difference between the actual gain of a channel \& its ideal (theoretical) gain, i.e., the error in the absolute gain of the channel.
Gain Matching - The gain difference between two channels with same theoretical gain setting. For perfect matching, the difference should be zero. On the context of this device, the gain matching is obtained in two different ways:

1. The values on the specification table represent the expected gain matching between any two channels on the system. The gain is measured on every channel of every device, for a given gain setting, at any temperature. The difference between the maximum recorded gain and the minimum recorded gain represents the gain matching at that given gain setting. The same is done for every gain setting and the maximum difference for any gain setting is presented on the table.
2. The gain matching histogram represents the channel to channel matching inside the same device, i.e., the maximum expected gain difference between any two channels of the same device, or in other words, the peak-to-peak variation of absolute gains across all channels in the device. At a given gain setting for all the channels of a given device (at one temperature assumed common to the whole device), the difference between the channel with maximum gain and the channel with minimum gain represents one count. The same thing is done for all the devices and for 3 temperatures ( $-40 \mathrm{C}, 25 \mathrm{C}$ and 85 C ). Every measurement of a device at one given temperature represents one count.
Offset Error - The offset error is the difference, given in mV, between the ADC's actual average idle channel output code and the ideal average idle channel output code.

Temperature Drift - The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$. It is calculated by dividing the maximum deviation of the parameter across the $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ range by the difference $\mathrm{T}_{\text {MAX }}-\mathrm{T}_{\text {MIN }}$.
Signal-to-Noise Ratio - SNR is the ratio of the power of the fundamental (PS) to the noise floor power (PN), excluding the power at DC and the first nine harmonics.

$$
\begin{equation*}
S N R=10 \log 10 \frac{P_{S}}{P_{N}} \tag{1}
\end{equation*}
$$

SNR is either given in units of dBc ( dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS ( dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range.
Signal-to-Noise and Distortion (SINAD) - SINAD is the ratio of the power of the fundamental ( $\mathrm{P}_{\mathrm{s}}$ ) to the power of all the other spectral components including noise ( $\mathrm{P}_{\mathrm{N}}$ ) and distortion ( $\mathrm{P}_{\mathrm{D}}$ ), but excluding dc.

$$
\begin{equation*}
\text { SINAD }=10 \log 10 \frac{P_{S}}{P_{N}+P_{D}} \tag{2}
\end{equation*}
$$

SINAD is either given in units of dBc ( dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS ( dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range.
Effective Number of Bits (ENOB) - The ENOB is a measure of a converter's performance as compared to the theoretical limit based on quantization noise.

$$
\begin{equation*}
\mathrm{ENOB}=\frac{\mathrm{SINAD}-1.76}{6.02} \tag{3}
\end{equation*}
$$

Spurious Free Dynamic Range (SFDR) - SFDR is the ratio of the power of the fundamental (PS) to the highest FFT bin, harmonic or not, excluding DC. SFDR is typically given in units of dBc ( dB to carrier).
Second Harmonic Distortion (HD2) - HD2 is the ratio of the power of the fundamental (PS) to the second harmonic, typically given in units of dBc ( dB to carrier).
Third Harmonic Distortion (HD3) -HD3 is the ratio of the power of the fundamental (PS) to the third harmonic, typically given in units of dBc (dB to carrier).
Total Harmonic Distortion (THD) - THD is the ratio of the power of the fundamental ( $\mathrm{P}_{\mathrm{s}}$ ) to the power of the first nine harmonics (PD).

$$
\begin{equation*}
T H D=10 \log 10 \frac{P_{S}}{P_{D}} \tag{4}
\end{equation*}
$$

THD is typically given in units of dBc (dB to carrier).
AC Power Supply Rejection Ratio (AC PSRR) - A measure of the device immunity to variations in its supply voltage. In this datasheet, if $\triangle \mathrm{VSUP}$ represents the change in supply voltage and $\triangle \mathrm{VOUT}$ is the resultant change of the ADC output code (referred to the input), then:

$$
\begin{equation*}
\text { PSRR }=20 \log \left(\frac{\Delta V \text { out }}{\Delta V \text { sup }}\right) \tag{5}
\end{equation*}
$$

INSTRUMENTS

## REVISION HISTORY

NOTE: Page numbers of current version may differ from previou versions.
Changes from Original (September 2008) to Revision A Page

- Changed document status from Product Preview to Production Data ..... 1
Changes from Revision A (March 2009) to Revision B ..... Page
- Deleted Registers 3[7:0] INVERT CHANNEL and 4[4] MSB_FIRST from General Purpose Register Map ..... 18
- Deleted description for Registers 3[7:0] INVERT_CHANNEL; and, 4[4] MSB_FIRST ..... 21

TeXAS

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> (iameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AFE5851IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 |

PACKAGE MATERIALS INFORMATION

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AFE5851IRGCR | VQFN | RGC | 64 | 2000 | 350.0 | 350.0 | 43.0 |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.


NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


SOLDER MASK DETAILS

NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271)
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to TI's Terms of Sale (https:www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

