

ZHCSBQ8-OCTOBER 2013

# 电压输出可编程传感器调节器

查询样片: PGA309-HT

### 特性

- 完整的桥式传感器调节器
- 电压输出:成比例或绝对值
- 数字计算:无电位器/传感器调整
- 传感器误差补偿 •
  - 跨度、偏移和温度漂移
- 低误差、时间稳定
- 传感器线性化电路 •
- 温度感测:内部或外部
- 校准查询表逻辑 •
  - 使用外部 EEPROM (小外形尺寸晶体管 (SOT)23-5 封装)
- 过量程/欠量程限制 •
- 传感器故障检测 ٠
- +2.7V 至 +5.5V 工作电压范围
- 小型薄型小尺寸 (TSSOP)-16 封装 •

### 应用范围

- 桥式传感器
- 远程 4-20mA 发射器
- 应变、负载和衡器
- 车载传感器 •

## 支持极端温度环境下的应用 受控基线

- 同一组装和测试场所 ٠
- 同一制造场所
- 极端(-55°C 至 150°C)温度范围内可用 (1) •
- 延长的产品生命周期 •
- 延长的产品变更通知 •
- 产品可追溯性
- 德州仪器 (TI) 高温产品利用高度优化的硅(芯片) 解决方案,此解决方案对设计和制造工艺进行了提 升以在拓展的温度范围内大幅提高性能。 在最大额 定温度下,器件可连续正常运行1000小时。

评估工具

- 硬件设计人员套件 (PGA309EVM)
  - PGA309 + 传感器的温度评估
  - PGA309 完全编程
  - 传感器补偿分析工具

(1) 可定制工作温度范围

### 说明

PGA309 是为电桥传感器设计的可编程模拟信号调节器。模拟信号路径可以放大传感器信号,并通过外加应力(压 力、应变等)为零、跨度、零漂移、跨度漂移和传感器线性化误差提供数字校准。通过1线数字串行接口或2线 行业标准连接进行校准。 校准参数存储在外部非易失性存储器(通常为 SOT23-5),无需手动修整并可以实现长 期稳定性。

全部模拟信号路径包含一个2x2输入复用器 (mux),自动归零可编程增益仪表放大器,线性化电路,电压基准, 内部振荡器,控制逻辑和一个输出放大器。可编程电平位移对传感器直流偏移做出补偿。

PGA309 的内核是精密、低漂移、无 1/f 噪声前端 PGA(可编程增益放大器)。前端 PGA + 输出放大器的总体增 益可在 2.7V/V 至 1152V/V 之间进行调节。可通过输入复用器来切换输入的极性,以使传感器适应未知的极性输 出。故障监控电路检测并发出传感器烧断、过载、和系统故障状态信号。

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of 匃 Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

**PGA309-HT** 



#### ZHCSBQ8-OCTOBER 2013

要获得参考应用信息,请参阅商用器件《PGA309 用户指南》(文献号: SBOU024),此文件可从www.ti.com内下载。





#### www.ti.com.cn

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| ORDERING | INFORMATION <sup>(1)</sup> |
|----------|----------------------------|
|----------|----------------------------|

| TJ             | PACKAGE       | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------|-----------------------|------------------|
| –55°C to 150°C | TSSOP-16 (PW) | PGA309ASPWT           | PGA309AS         |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

Over operating free-air temperature range, unless otherwise noted.

|                                  | PARAMETER                         | PGA309                       | UNIT |
|----------------------------------|-----------------------------------|------------------------------|------|
| Supply Voltage, Vs               | <sub>SD</sub> , V <sub>SD</sub>   | +7.0                         | V    |
| Input Voltage, VIN1              | , V <sub>IN2</sub> <sup>(2)</sup> | –0.3 to V <sub>SA</sub> +0.3 | V    |
| Input Current, V <sub>FB</sub> , | V <sub>OUT</sub>                  | ±150                         | mA   |
| Input Current                    |                                   | ±10                          | mA   |
| Output Current Lim               | iit                               | 50                           | mA   |
| Storage Temperate                | ure Range                         | –60 to +150                  | °C   |
| Operating Tempera                | ature Range                       | –55 to +150                  | °C   |
| Junction Temperature             |                                   | +170                         | °C   |
| ESD Ratings                      | Human Body Model (HBM)            | 4                            | kV   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current limited to 10mA or less.

#### THERMAL INFORMATION

|                    |                                                             | PGA309-HT |        |
|--------------------|-------------------------------------------------------------|-----------|--------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | PW        | UNITS  |
|                    |                                                             | 16 PINS   |        |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 95.3      |        |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 28.1      |        |
| $\theta_{JB}$      | Junction-to-board thermal resistance <sup>(4)</sup>         | 41.4      | °C /// |
| ΨJT                | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.4       | C/VV   |
| $\Psi_{JB}$        | Junction-to-board characterization parameter <sup>(6)</sup> | 40.6      |        |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A       |        |

(1) 有关传统和全新热度量的更多信息,请参阅 /C 封装热度量 应用报告 (文献号:ZHCA543)。

(4) 按照 JESD51-8 中的说明,通过在配有用于控制 PCB 温度的环形冷板夹具的环境中进行仿真,以获得结至电路板的热阻。

(5) 结至顶部的特征参数,(ψ<sub>JT</sub>),估算真实系统中器件的结温,并使用 JESD51-2a(第 6 章和第 7 章)中描述的程序从仿真数据中提取出该 参数以便获得 θ<sub>JA</sub>。

(6) 结至电路板的特征参数,(ψ<sub>JB</sub>),估算真实系统中器件的结温,并使用 JESD51-2a(第 6 章和第7 章)中描述的程序从仿真数据中提取出该参数以便获得 θ<sub>JA</sub>。
 (7) 通过在外露(电源)焊盘上进行冷板测试仿真来获得结至芯片外壳(底部)热阻。 不存在特定的 JEDEC 标准测试,但可在 ANSI SEMI

(7) 通过在外露(电源)焊盘上进行冷板测试仿真来获得结至芯片外壳(底部)热阻。 不存在特定的 JEDEC 标准测试,但可在 ANSI SEMI 标准 G30-88 中找到了内容接近的说明。



www.ti.com.cn

# **ELECTRICAL CHARACTERISTICS**

#### Boldface limits apply over the specified temperature range, T<sub>J</sub> = -55°C to +150°C.

At  $T_J = +25^{\circ}C$ ,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF}$ =  $REF_{IN}/REF_{OUT}$  = +5V, unless otherwise noted.

|                                                                              |                                                                                 | PGA309 |                               |                       |                  |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------|-------------------------------|-----------------------|------------------|
| PARAMETER                                                                    | CONDITIONS                                                                      | MIN    | ТҮР                           | MAX                   | UNIT             |
| Front-End PGA + Output Amplifier                                             |                                                                                 |        |                               |                       |                  |
| $V_{\text{OUT}}/V_{\text{IN}}$ Differential Signal Gain $\text{Range}^{(1)}$ | Fine gain adjust = 1                                                            |        | 8 to 1152                     |                       | V/V              |
|                                                                              | Front-End PGA Gains: 4, 8, 16, 23.27, 32, 42.67, 64, 128                        |        |                               |                       |                  |
|                                                                              | Output Amplifier gains: 2, 2.4, 3, 3.6, 4.5, 6, 9                               |        |                               |                       |                  |
| Input Voltage Noise Density                                                  | f = 1kHz                                                                        |        | 210                           |                       | nV/√Hz           |
| V <sub>OUT</sub> Slew Rate                                                   |                                                                                 |        | 0.5                           |                       | V/µs             |
| V <sub>OUT</sub> Settling Time (0.01%)                                       | $V_{OUT}/V_{IN}$ Differential gain = 8, R <sub>L</sub> = 5k $\Omega$    200pF   |        | 6                             |                       | μs               |
| V <sub>OUT</sub> Settling Time (0.01%)                                       | $V_{\text{OUT}}/V_{\text{IN}}$ Differential gain = 191, R_L = 5k\Omega    200pF |        | 4.1                           |                       | μs               |
| V <sub>OUT</sub> Nonlinearity                                                |                                                                                 |        | 0.002                         |                       | %FSR             |
| External Sensor Output Sensitivity                                           | $V_{SA} = V_{SD} = V_{EXC} = +5V$                                               |        | 1 to 245                      |                       | mV/V             |
| Front-End PGA                                                                |                                                                                 |        |                               |                       |                  |
| Auto-Zero Internal Frequency                                                 |                                                                                 |        | 7                             |                       | kHz              |
| Offset Voltage (RTI) <sup>(2)</sup>                                          | Coarse offset adjust disabled                                                   |        | ±3                            | ±70                   | μV               |
| vs Supply Voltage, V <sub>SA</sub>                                           |                                                                                 |        | ±2                            |                       | μV/V             |
| vs Common-Mode Voltage                                                       | G <sub>F</sub> = Front-End PGA gain                                             |        | 1500/G <sub>F</sub>           | 6500/G <sub>F</sub>   | μV/V             |
| Linear Input Voltage Range <sup>(3)</sup>                                    |                                                                                 | 0.2    |                               | V <sub>SA</sub> - 1.5 | v                |
| Input Bias Current                                                           |                                                                                 |        | 0.1                           | 1.5                   | nA               |
| Input Impedance: Differential                                                |                                                                                 |        | 30    6                       |                       | GΩ∥pF            |
| Input Impedance: Common-Mode                                                 |                                                                                 |        | 50    20                      |                       | GΩ∥pF            |
| Input Voltage Noise                                                          | 0.1Hz to 10Hz, G <sub>F</sub> = 128                                             |        | 4                             |                       | μV <sub>PP</sub> |
| PGA Gain                                                                     |                                                                                 |        |                               |                       |                  |
| Gain Range Steps                                                             | 4, 8, 16, 23.27, 32, 42.67, 64, 128                                             |        | 4 to 128                      |                       | V/V              |
| Initial Gain Error                                                           | G <sub>F</sub> = 4 to 42                                                        |        | 0.2                           | ±1.3                  | %                |
|                                                                              | G <sub>F</sub> = 64                                                             |        | 0.25                          | ±1.3                  | %                |
|                                                                              | G <sub>F</sub> = 128                                                            |        | 0.3                           | ±1.6                  | %                |
| vs Temperature                                                               |                                                                                 |        | 10                            |                       | ppm/°C           |
| Output Voltage Range                                                         |                                                                                 |        | 0.05 to V <sub>SA</sub> - 0.1 |                       | v                |
| Bandwidth                                                                    | Gain = 4                                                                        |        | 400                           |                       | kHz              |
|                                                                              | Gain = 128                                                                      |        | 60                            |                       | kHz              |
| Coarse Offset Adjust<br>(RTI of Front-End PGA)                               |                                                                                 |        |                               |                       |                  |
| Range                                                                        | ±(14)(V <sub>REF</sub> )(0.00085)                                               | ±56    | ±59.5                         | ±64                   | mV               |
| vs Temperature                                                               |                                                                                 |        | 0.004                         |                       | %/°C             |
| Drift                                                                        | ±14 steps, 4-bit + sign                                                         |        | 4                             |                       | mV               |
| Fine Offset Adjust (Zero DAC)<br>(RTO of the Front-End PGA) <sup>(2)</sup>   |                                                                                 |        |                               |                       |                  |
| Programming Range                                                            |                                                                                 | 0      |                               | V <sub>RFF</sub>      | v                |
| Output Voltage Range                                                         |                                                                                 | 0.1    |                               | V <sub>SA</sub> – 0.1 | v                |
| Resolution                                                                   | 65,536 steps, 16-bit DAC                                                        |        | 73                            |                       | μV               |
| Integral Nonlinearity                                                        |                                                                                 |        | 20                            |                       | LSB              |
| Differential Nonlinearity                                                    |                                                                                 |        | 0.5                           |                       | LSB              |
| Gain Error                                                                   |                                                                                 |        | 0.1                           |                       | %                |
| Gain Error Drift                                                             |                                                                                 |        | 10                            |                       | ppm/°C           |
| Offset                                                                       |                                                                                 |        | 5                             |                       | mV               |
| Offset Drift                                                                 |                                                                                 |        | 10                            |                       | µV/°C            |

(1) PGA309 total differential gain from input ( $V_{IN1} - V_{IN2}$ ) to output ( $V_{OUT}$ ).  $V_{OUT} / (V_{IN1} - V_{IN2}) =$  (Front-end PGA gain) × (Output Amplifier gain)  $\times$  (Gain DAC). RTI = Referred-to-input. RTO = referred to output.

(2)

Linear input range is the allowed min/max voltage on the  $V_{IN1}$  and  $V_{IN2}$  pins for the input PGA to continue to operate in a linear region. The allowed common-mode and differential voltage depends on gain and offset settings. Refer to the *Gain Scaling* section for more (3) information.



### **ELECTRICAL CHARACTERISTICS (continued)**

**Boldface** limits apply over the specified temperature range,  $T_J = -55^{\circ}C$  to  $+150^{\circ}C$ . At  $T_J = +25^{\circ}C$ ,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.

|                                                         | PGA309                                                                                                                         |     |           |                      |        |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----------|----------------------|--------|
| PARAMETER                                               | CONDITIONS                                                                                                                     | MIN | ТҮР       | MAX                  | UNIT   |
| Output Fine Gain Adjust (Gain DAC)                      |                                                                                                                                |     |           |                      |        |
| Range                                                   |                                                                                                                                |     | 0.33 to 1 |                      | V/V    |
| Resolution                                              | 65,536 steps, 16-bit DAC                                                                                                       |     | 10        |                      | μV/V   |
| Integral Nonlinearity                                   |                                                                                                                                |     | 20        |                      | LSB    |
| Differential Nonlinearity                               |                                                                                                                                |     | 0.5       |                      | LSB    |
| Output Amplifier                                        |                                                                                                                                |     |           |                      |        |
| Offset Voltage (RTI of Output Amplifier) <sup>(4)</sup> |                                                                                                                                |     | 3         |                      | mV     |
| vs Temperature                                          |                                                                                                                                |     | 5         |                      | µV/°C  |
| vs Supply Voltage, V <sub>SA</sub>                      |                                                                                                                                |     | 30        |                      | μV/V   |
| Common-Mode Input Range                                 |                                                                                                                                | 0   |           | V <sub>s</sub> – 1.5 | v      |
| Input Bias Current                                      |                                                                                                                                |     | 100       | -                    | pА     |
| Amplifier Internal Gain                                 |                                                                                                                                |     |           |                      | -      |
| Gain Range Steps                                        | 2, 2.4, 3, 3.6, 4.5, 6, 9                                                                                                      |     | 2 to 9    |                      | V/V    |
| Initial Gain Error                                      | 2, 2.4, 3.6                                                                                                                    |     | 0.25      | ±1.1                 | %      |
|                                                         | 4.5                                                                                                                            |     | 0.3       | ±1.3                 | %      |
|                                                         | 6                                                                                                                              |     | 0.4       | ±1.6                 | %      |
|                                                         | 9                                                                                                                              |     | 0.6       | ±2.0                 | %      |
| vs Temperature                                          | 2, 2.4, 3.6                                                                                                                    |     | 5         |                      | ppm/°C |
|                                                         | 4.5                                                                                                                            |     | 5         |                      | D°/maa |
|                                                         | 6                                                                                                                              |     | 15        |                      | ppm/°C |
|                                                         | 9                                                                                                                              |     | 30        |                      | npm/°C |
| Output Voltage Range <sup>(5)</sup>                     | $B_1 = 10k\Omega$                                                                                                              | 0.1 |           | 4.9                  | V      |
| Open-Loop Gain                                          |                                                                                                                                |     | 115       |                      | dB     |
| Gain-Bandwidth Product                                  |                                                                                                                                |     | 2         |                      | MH7    |
| Phase Margin                                            | Gain = 2 C. = 200nE                                                                                                            |     | 45        |                      | dea    |
|                                                         | AC Small-signal open-loop $f = 1MHz$ $I_0 = 0$                                                                                 |     | 675       |                      | 0      |
| Over- and Under-Scale Limits                            | Vors = 4,096                                                                                                                   |     | 010       |                      |        |
| Over-Scale Thresholds                                   | $V_{REF} = 4.000$<br>Ratio of V <sub></sub> Register 5—bits D5_D4_D3 = '000'                                                   |     | 0.9708    |                      |        |
|                                                         | Ratio of $V_{\text{REF}}$ , Register 5—bits D5, D4, D3 = '000'                                                                 |     | 0.9610    |                      |        |
|                                                         | Potio of V Pogister 5 bits D5, D4, D3 = $(010)$                                                                                |     | 0.0304    |                      |        |
|                                                         | Ratio of $V_{\text{REF}}$ , Register 5—bits D5, D4, D5 = 010                                                                   |     | 0.9394    |                      |        |
|                                                         | Ratio of $V_{\text{REF}}$ , Register 5 bits D5, D4, D3 = 011<br>Potio of $V_{\text{REF}}$ , Register 5 bits D5, D4, D3 = (100) |     | 0.9100    |                      |        |
|                                                         | Patie of V Pagister 5 bits D5, D4, D3 = $(101)^2$                                                                              |     | 0.3102    |                      |        |
|                                                         | Ratio of $V_{\text{REF}}$ , Register 5 bits D5, D4, D3 = 101                                                                   |     | 0.7324    |                      |        |
| Over Scale Componeter Offect                            | Ratio of $v_{\text{REF}}$ , Register 5—bits D5, D4, D5 = 110                                                                   |     | 0.5528    | . 4 4 4              |        |
| Over-Scale Comparator Offset                            |                                                                                                                                | +0  | +60       | +114                 | m)//8C |
| Over-Scale Comparator Offset Drift                      | Dette (A) Destinants hits DO DA DO (AAA)                                                                                       |     | +0.37     |                      | mv/°C  |
| Under-Scale Inresholds                                  | Ratio of $V_{\text{REF}}$ , Register 5—bits D2, D1, D0 = 111                                                                   |     | 0.0605    |                      |        |
|                                                         | Ratio of $V_{\text{REF}}$ , Register 5—bits D2, D1, D0 = '110'                                                                 |     | 0.0547    |                      |        |
|                                                         | Ratio of $V_{REF}$ , Register 5—bits D2, D1, D0 = 101                                                                          |     | 0.0507    |                      |        |
|                                                         | Ratio of $V_{REF}$ , Register 5—bits D2, D1, D0 = '100'                                                                        |     | 0.0449    |                      |        |
|                                                         | Ratio of $V_{\text{REF}}$ , Register 5—bits D2, D1, D0 = '011'                                                                 |     | 0.0391    |                      |        |
|                                                         | Ratio of $V_{REF}$ , Register 5—bits D2, D1, D0 = '010                                                                         |     | 0.0352    |                      |        |
|                                                         | Ratio of $V_{REF}$ , Register 5—bits D2, D1, D0 = '001'                                                                        | 1   | 0.0293    |                      |        |
|                                                         | Ratio of $V_{REF}$ , Register 5—bits D2, D1, D0 = '000'                                                                        |     | 0.0254    |                      |        |
| Under-Scale Comparator Offset                           |                                                                                                                                | -7  | -50       | +93                  | mV     |
| Under-Scale Comparator Offset Drift                     |                                                                                                                                |     | -0.15     |                      | mV/°C  |

(4) RTI = Referred-to-input. RTO = referred to output.
(5) Unless limited by the over/under-scale setting.

## ZHCSBQ8-OCTOBER 2013 ELECTRICAL CHARACTERISTICS (continued)

### **Boldface** limits apply over the specified temperature range, $T_J = -55^{\circ}C$ to +150°C.

At  $T_J = +25^{\circ}C$ ,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.

|                                                      |                                                      | PGA309   |                                               |                      |             |
|------------------------------------------------------|------------------------------------------------------|----------|-----------------------------------------------|----------------------|-------------|
| PARAMETER                                            | CONDITIONS                                           | MIN      | ТҮР                                           | MAX                  | UNIT        |
| Fault Monitor Circuit                                |                                                      |          |                                               |                      |             |
| INP_HI, INN_HI Comparator Threshold                  | See <sup>(6)</sup>                                   | Ň        | / <sub>SA</sub> - 1.2 or V <sub>EXC</sub> - 0 | .1                   | V           |
| INP_LO, INN_LO Comparator Threshold                  |                                                      | 40       | 100                                           |                      | mV          |
| A1SAT_HI, A2SAT_HI Comparator Threshold              |                                                      |          | V <sub>SA</sub> - 0.12                        |                      | V           |
| A1SAT_LO, A2SAT_LO Comparator Threshold              |                                                      |          | V <sub>SA</sub> - 0.12                        |                      | V           |
| A3_VCM Comparator Threshold                          |                                                      |          | V <sub>SA</sub> - 1.2                         |                      | V           |
| Comparator Hysteresis                                |                                                      |          | 20                                            |                      | mV          |
| Internal Voltage Reference                           |                                                      |          |                                               |                      |             |
| V <sub>REF1</sub>                                    | Register 3, bit D9 = 1                               | 2.43     | 2.5                                           | 2.53                 | V           |
|                                                      |                                                      | 2.18     |                                               | 2.7                  | v           |
| V <sub>REF1</sub> Drift vs Temperature               |                                                      |          | +10                                           |                      | ppm/°C      |
| V <sub>REF2</sub> I <sub>F</sub>                     | U Register 3, bit D9 = 0                             | 4.0      | 4.096                                         | 4.14                 | V           |
|                                                      |                                                      | 3.85     |                                               | 4.22                 | v           |
| V <sub>REF2</sub> Drift vs Temperature               |                                                      |          | +10                                           |                      | ppm/°C      |
| Input Current REF <sub>IN</sub> /REF <sub>OUT</sub>  | Internal V <sub>REF</sub> disabled                   |          | 100                                           |                      | μA          |
| Output Current REF <sub>IN</sub> /REF <sub>OUT</sub> | $V_{SA}$ > 2.7V for $V_{REF}$ = 2.5V                 |          | 1                                             |                      | mA          |
|                                                      | $V_{SA}$ > 4.3V for $V_{REF}$ = 4.096V               |          | 1                                             |                      | mA          |
| Temperature Sense Circuitry (ADC)                    |                                                      |          |                                               |                      |             |
| Internal Temperature Measurement                     | Register 6, bit D9 = 1                               |          |                                               |                      |             |
| Accuracy                                             |                                                      |          | ±2                                            |                      | °C          |
| Resolution                                           | 12-Bit + sign, twos complement data format           |          | ±0.0625                                       |                      | °C          |
| Temperature Measurement Range                        |                                                      | -55      |                                               | +150                 | °C          |
| Conversion Rate                                      | $R_1$ , $R_0$ = '11', 12-bit + sign resolution       |          | 24                                            |                      | ms          |
| Temperature ADC                                      |                                                      |          |                                               |                      |             |
| External Temperature Mode                            | Temp PGA + Temp ADC                                  |          | 1 to 8                                        |                      | V/V         |
| Gain Range Steps                                     | G <sub>PGA</sub> = 1, 2, 4, 8                        | GND -0.2 |                                               | V <sub>SA</sub> +0.2 | V           |
| Analog Input Voltage Range                           |                                                      |          |                                               |                      |             |
| Temperature ADC Internal REF (2.048V)                | Register 6, bit D8 = 1                               |          |                                               |                      |             |
| Full-Scale Input Voltage                             | (+Input) - (-Input)                                  |          | ±2.048/G <sub>PGA</sub>                       |                      | V           |
| Differential Input Impedance                         |                                                      |          | 2.8/G <sub>PGA</sub>                          |                      | MΩ          |
| Common-Mode Input Impedance                          | G <sub>PGA</sub> = 1                                 |          | 3.5                                           |                      | MΩ          |
|                                                      | G <sub>PGA</sub> = 2                                 |          | 3.5                                           |                      | MΩ          |
|                                                      | G <sub>PGA</sub> = 4                                 |          | 1.8                                           |                      | MΩ          |
|                                                      | G <sub>PGA</sub> = 8                                 |          | 0.9                                           |                      | MΩ          |
| Resolution                                           | R1, R0 = '00', ADC2X = '0', conversion time = 8ms    |          | 11                                            |                      | Bits + Sign |
|                                                      | R1, R0 = '01', ADC2X = '0', conversion time = $32ms$ |          | 13                                            |                      | Bits + Sign |
|                                                      | R1, R0 = '10', ADC2X = '0', conversion time = $64ms$ |          | 14                                            |                      | Bits + Sign |
|                                                      | R1, R0 = '11', ADC2X = '0', conversion time = 128ms  |          | 15                                            |                      | Bits + Sign |
| Integral Nonlinearity                                |                                                      |          | 0.004                                         |                      | %           |
| Offset Error                                         | G <sub>PGA</sub> = 1                                 |          | 1.2                                           |                      | mV          |
|                                                      | G <sub>PGA</sub> = 2                                 |          | 0.7                                           |                      | mV          |
|                                                      | G <sub>PGA</sub> = 4                                 |          | 0.5                                           |                      | mV          |
|                                                      | G <sub>PGA</sub> = 8                                 |          | 0.4                                           |                      | mV          |
| Offset Drift                                         | G <sub>PGA</sub> = 1                                 |          | 1.2                                           |                      | µV/°C       |
|                                                      | G <sub>PGA</sub> = 2                                 |          | 0.6                                           |                      | µV/°C       |
|                                                      | G <sub>PGA</sub> = 4                                 |          | 0.3                                           |                      | µV/°C       |
|                                                      | G <sub>PGA</sub> = 8                                 |          | 0.3                                           |                      | µV/°C       |

(6) When V<sub>EXC</sub> is enabled, a minimum reference selector circuit becomes the reference for the comparator threshold. This minimum reference selector circuit uses V<sub>EXC</sub> – 100mV and V<sub>SA</sub> – 1.2V and compares the V<sub>INX</sub> pin to the lower of the two references. This configuration ensures accurate fault monitoring in conditions where V<sub>EXC</sub> might be higher or lower than the input CMR of the PGA input amplifier relative to V<sub>SA</sub>.



### **ELECTRICAL CHARACTERISTICS (continued)**

**Boldface** limits apply over the specified temperature range,  $T_J = -55^{\circ}C$  to  $+150^{\circ}C$ . At  $T_J = +25^{\circ}C$ ,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.

| PARAMETER                                                                                         | CONDITIONS                                          | MIN | ТҮР                    | MAX  | UNIT        |
|---------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|------------------------|------|-------------|
| Temperature ADC. continued                                                                        |                                                     |     |                        |      |             |
| Offset vs V <sub>SA</sub>                                                                         | G <sub>PGA</sub> = 1                                |     | 800                    |      | μV/V        |
|                                                                                                   | G <sub>PGA</sub> = 2                                |     | 400                    |      | μV/V        |
|                                                                                                   | G <sub>PGA</sub> = 4                                |     | 200                    |      | μV/V        |
|                                                                                                   | G <sub>PGA</sub> = 8                                |     | 150                    |      | μV/V        |
| Gain Error                                                                                        |                                                     |     | 0.05                   | 0.50 | %           |
| Gain Error Drift                                                                                  |                                                     |     | 5                      | 50   | ppm/°C      |
| Noise                                                                                             | All gains                                           |     | < 1                    |      | LSB         |
| Gain vs V <sub>SA</sub>                                                                           |                                                     |     | 80                     |      | ppm/V       |
| Common-Mode Rejection                                                                             | At dc and G <sub>PGA</sub> = 8                      |     | 105                    |      | dB          |
|                                                                                                   | At dc and $G_{PGA} = 1$                             |     | 100                    |      | dB          |
| Temp ADC Ext. REF (V <sub>REFT</sub> = V <sub>REF</sub> , V <sub>EXC</sub> , or V <sub>SA</sub> ) | Register 6, bit D8 = 0                              |     |                        |      |             |
| Full-Scale Input Voltage                                                                          | (+Input) - (-Input)                                 |     | $\pm V_{REFT}/G_{PGA}$ |      | V           |
| Differential Input Impedance                                                                      |                                                     |     | 2.4/G <sub>PGA</sub>   |      | MΩ          |
| Common-Mode Input Impedance                                                                       | G <sub>PGA</sub> = 1                                |     | 8                      |      | MΩ          |
|                                                                                                   | G <sub>PGA</sub> = 2                                |     | 8                      |      | MΩ          |
|                                                                                                   | $G_{PGA} = 4$                                       |     | 8                      |      | MΩ          |
|                                                                                                   | G <sub>PGA</sub> = 8                                |     | 8                      |      | MΩ          |
| Resolution                                                                                        | R1, R0 = '00', ADC2X = '0', conversion time = $6ms$ |     | 11                     |      | Bits + Sign |
|                                                                                                   | R1, R0 = '01', ADC2X = '0', conversion time = 24ms  |     | 13                     |      | Bits + Sign |
|                                                                                                   | R1, R0 = '10', ADC2X = '0', conversion time = 50ms  |     | 14                     |      | Bits + Sign |
|                                                                                                   | R1, R0 = '11', ADC2X = '0', conversion time = 100ms |     | 15                     |      | Bits + Sign |
| Integral Nonlinearity                                                                             |                                                     |     | 0.01                   |      | %           |
| Offset Error                                                                                      | G <sub>PGA</sub> = 1                                |     | 2.5                    |      | mV          |
|                                                                                                   | G <sub>PGA</sub> = 2                                |     | 1.25                   |      | mV          |
|                                                                                                   | G <sub>PGA</sub> = 4                                |     | 0.7                    |      | mV          |
|                                                                                                   | G <sub>PGA</sub> = 8                                |     | 0.3                    |      | mV          |
| Offset Drift                                                                                      | G <sub>PGA</sub> = 1                                |     | 1.5                    |      | µV/°C       |
|                                                                                                   | G <sub>PGA</sub> = 2                                |     | 1.0                    |      | µV/°C       |
|                                                                                                   | G <sub>PGA</sub> = 4                                |     | 0.7                    |      | µV/°C       |
|                                                                                                   | G <sub>PGA</sub> = 8                                |     | 0.6                    |      | µV/°C       |
| Gain Error                                                                                        |                                                     |     | -0.2                   |      | %           |
| Gain Error Drift                                                                                  |                                                     |     | 2                      |      | ppm/°C      |
| Gain vs V <sub>SA</sub>                                                                           |                                                     |     | 80                     |      | ppm/V       |
| Common-Mode Rejection                                                                             | At dc and $G_{PGA} = 8$                             |     | 100                    |      | dB          |
|                                                                                                   | At dc and $G_{PGA} = 1$                             |     | 85                     |      | dB          |
| External Temperature Current Excitation I <sub>TEMP</sub>                                         | Register 6, bit D11 = 1                             |     |                        |      |             |
| Current Excitation                                                                                |                                                     | 5.8 | 7                      | 8    | μA          |
|                                                                                                   |                                                     | 5.2 |                        | 8.3  | μΑ          |
| Temperature Drift                                                                                 |                                                     |     | 5                      |      | nA/°C       |
| Voltage Compliance                                                                                |                                                     |     | V <sub>SA</sub> -1.2   |      | V           |



#### ZHCSBQ8-OCTOBER 2013

## **ELECTRICAL CHARACTERISTICS (continued)**

**Boldface** limits apply over the specified temperature range,  $T_J = -55^{\circ}C$  to  $+150^{\circ}C$ . At  $T_J = +25^{\circ}C$ ,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.

|                                                           |                                               |                       | PGA309                |                       |        |
|-----------------------------------------------------------|-----------------------------------------------|-----------------------|-----------------------|-----------------------|--------|
| PARAMETER                                                 | CONDITIONS                                    | MIN                   | TYP                   | MAX                   | UNIT   |
| Linearization Adjust and Excitation Voltage ( $V_{EXC}$ ) |                                               |                       |                       |                       |        |
| Range 0                                                   | Register 3, bit $D11 = 0$                     |                       |                       |                       |        |
| Linearization DAC Range                                   | With respect to V <sub>FB</sub>               |                       | -0.166 to +0.166      |                       | V/V    |
| Linearization DAC Resolution                              | ±127 steps, 7-bit + sign                      |                       | 1.307                 |                       | mV/V   |
| V <sub>EXC</sub> Gain                                     | With respect to $V_{\text{REF}}$              |                       | 0.83                  |                       | V/V    |
| Gain Error Drift                                          |                                               |                       | 25                    |                       | ppm/°C |
| Range 1                                                   | Register 3, bit D11 = 1                       |                       |                       |                       |        |
| Linearization DAC Range                                   | With respect to $V_{FB}$                      |                       | -0.124 to +0.124      |                       | V/V    |
| Linearization DAC Resolution                              | ±127 steps, 7-bit + sign                      |                       | 0.9764                |                       | mV/V   |
| V <sub>EXC</sub> Gain                                     | With respect to $V_{\text{REF}}$              |                       | 0.52                  |                       | V/V    |
| Gain Error Drift                                          |                                               |                       | 25                    |                       | ppm/°C |
| V <sub>EXC</sub> Range Upper Limit                        | $I_{EXC} = 5mA$                               |                       | V <sub>SA</sub> -0.5  |                       | V      |
| IEXC SHORT                                                | Short-circuit V <sub>EXC</sub> output current |                       | 50                    |                       | mA     |
| Digital Interface                                         |                                               |                       |                       |                       |        |
| Two-Wire Compatible                                       | Bus speed                                     | 1                     |                       | 400                   | kHz    |
| One-Wire                                                  | Serial speed baud rate                        | 4.8K                  |                       | 38.4K                 | Bits/s |
| Maximum Lookup Table Size <sup>(7)</sup>                  |                                               |                       | 17 x 3 x 16           |                       | Bits   |
| Two-Wire Data Rate                                        | PGA309 to EEPROM (SCL frequency)              |                       | 65                    |                       | kHz    |
| Logic Levels                                              |                                               |                       |                       |                       |        |
| Input Levels (SDA, SCL, PRG, TEST)                        | Low                                           |                       |                       | 0.2 • V <sub>SD</sub> | V      |
| (SDA, SCL, PRG, TEST)                                     | High                                          | 0.7 • V <sub>SD</sub> |                       |                       | V      |
| (SDA, SCL)                                                | Hysteresis                                    |                       | 0.1 • V <sub>SD</sub> |                       | V      |
| Pull-Up Current Source (SDA, SCL)                         |                                               | 55                    | 85                    | 135                   | μΑ     |
| Pull-Down Current Source (TEST)                           |                                               | 10.5                  | 25                    | 50                    | μΑ     |
| Output LOW Level (SDA, SCL, PRG)                          | Open drain, I <sub>SINK</sub> = 5mA           |                       |                       | 0.4                   | V      |
| Power Supply                                              |                                               |                       |                       |                       |        |
| V <sub>SA</sub> , V <sub>SD</sub>                         |                                               | 2.7                   |                       | 5.5                   | V      |
| I <sub>SA</sub> + I <sub>SD</sub> , Quiescent Current     | $V_{SA} = V_{SD} = +5V$ , without bridge load |                       | 1.2                   | 1.6                   | mA     |
| Power-On Reset (POR)                                      |                                               |                       |                       |                       |        |
| Power-Up Threshold                                        | V <sub>s</sub> rising                         |                       | 2.2                   | 2.7                   | v      |
| Power-Down Threshold                                      | V <sub>s</sub> falling                        |                       | 1.7                   |                       | V      |
| Temperature Range                                         |                                               |                       |                       |                       |        |
| Specified Performance Range                               |                                               | -55                   |                       | +150                  | °C     |

(7) Lookup table allows multislope compensation over temperature. Lookup table has access to 17 calibration points consisting of three adjustment values (Tx, Temperature, ZMx, Zero DAC, GMx, Gain DAC) that are stored in 16-bit data format (17x3x16 = Lookup table size).



#### www.ti.com.cn



- (1) See datasheet for absolute maximum and minimum recommended operating conditions.
- (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- (3) The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics.
- (4) This device is qualified for 1000 hours of continuous operation at maximum rated temperature.

Figure 1. PGA309-HT Operating Life Derating Chart

www.ti.com.cn

### **PIN CONFIGURATION**



#### PIN DESCRIPTIONS

| PIN NO. | NAME                                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>EXC</sub>                      | Bridge sensor excitation. Connect to bridge if linearization and/or internal reference for bridge excitation is to be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2       | GND <sub>A</sub>                      | Analog ground. Connect to analog ground return path for V <sub>SA</sub> . Should be same as GND <sub>D</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3       | V <sub>SA</sub>                       | Analog voltage supply. Connect to analog voltage supply. To be within 200mV of V <sub>SD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4       | V <sub>IN1</sub>                      | Signal input voltage 1. Connect to + or – output of sensor bridge. Internal multiplexer can change connection internally to Front-End PGA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5       | V <sub>IN2</sub>                      | Signal input voltage 2. Connect to + or – output of sensor bridge. Internal multiplexer can change connection internally to Front-End PGA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6       | V <sub>FB</sub>                       | $V_{\text{OUT}}$ feedback pin. Voltage feedback sense point for over/under-scale limit circuitry. When internal gain set resistors for the output amplifier are used, this is also the voltage feedback sense point for the output amplifier. $V_{\text{FB}}$ in combination with $V_{\text{SJ}}$ allows for ease of external filter and protection circuits without degrading the PGA309 $V_{\text{OUT}}$ accuracy. $V_{\text{FB}}$ must always be connected to either $V_{\text{OUT}}$ or the point of feedback for $V_{\text{OUT}}$ , if external protection is used.                                                                  |
| 7       | V <sub>OUT</sub>                      | Analog output voltage of conditioned sensor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8       | V <sub>SJ</sub>                       | Output amplifier summing junction. Use for output amplifier compensation when driving large capacitive loads (> 100pF) and/or for using external gain setting resistors for the output amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 9       | TEST                                  | Test/External controller mode pin. Pull to GND <sub>D</sub> in normal mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10      | V <sub>SD</sub>                       | Digital voltage supply. Connect to digital voltage supply. To be within 200mV of $V_{SA}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 11      | GND <sub>D</sub>                      | Digital ground. Connect to digital ground return path for $V_{SD}$ . Should be same as GND <sub>A</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 12      | PRG                                   | Single-wire interface program pin. UART-type interface for digital calibration of the PGA309 over a single wire. Can be connected to $V_{OUT}$ for a three-lead ( $V_S$ , GND, $V_{OUT}$ ) digitally-programmable sensor assembly.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13      | SCL                                   | Clock input/output for Two-Wire, industry-standard compatible interface for reading and writing digital calibration and configuration from external EEPROM. Can also communicate directly to the registers in the PGA309 through the Two-Wire, industry-standard compatible interface.                                                                                                                                                                                                                                                                                                                                                    |
| 14      | SDA                                   | Data input/output for Two-Wire, industry-standard compatible interface for reading and writing digital calibration and configuration from external EEPROM. Can also communicate directly to the registers in the PGA309 through the Two-Wire, industry-standard compatible interface.                                                                                                                                                                                                                                                                                                                                                     |
| 15      | TEMPIN                                | External temperature signal input. PGA309 can be configured to read a bridge current sense resistor as an indicator of bridge temperature, or an external temperature sensing device such as diode junction, RTD, or thermistor. This input can be internally gained by 1, 2, 4, or 8. In addition, this input can be read differentially with respect to V <sub>GNDA</sub> , V <sub>EXC</sub> , or the internal/external V <sub>REF</sub> . There is also an internal, register-selectable, 7 $\mu$ A current source (I <sub>TEMP</sub> ) that can be connected to TEMP <sub>IN</sub> as an RTD, thermistor, or diode excitation source. |
| 16      | REF <sub>IN</sub> /REF <sub>OUT</sub> | Reference input/output pin. As an output, the internal reference (selectable as 2.5V or 4.096V) is available for system use on this pin. As an input, the internal reference may be disabled and an external reference can then be applied as the reference for the PGA309.                                                                                                                                                                                                                                                                                                                                                               |

Copyright © 2013, Texas Instruments Incorporated

## **PGA309-HT**



ZHCSBQ8-OCTOBER 2013

# www.ti.com.cn

### **TYPICAL CHARACTERISTICS**

At  $T_A = +25^{\circ}$ C,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ,  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.





TEXAS INSTRUMENTS

ZHCSBQ8-OCTOBER 2013

www.ti.com.cn









# PGA309-HT

www.ti.com.cn

ZHCSBQ8-OCTOBER 2013



At  $T_A = +25^{\circ}$ C,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ,  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted. INPUT VOLTAGE NOISE DENSITY INPUT VOLTAGE NOISE DENSITY



Texas Instruments

ZHCSBQ8-OCTOBER 2013

www.ti.com.cn



At  $T_A = +25^{\circ}$ C,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY ANALOG}$ ,  $V_{SD} = V_{SUPPLY DIGITAL}$ ,  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.





### **FUNCTIONAL DESCRIPTION**

#### **OVERVIEW**

The PGA309 is a programmable analog signal conditioner designed for resistive bridge sensor applications. It is a complete signal conditioner with bridge excitation, initial span and offset adjustment, temperature adjustment of span and offset, internal/external temperature measurement capability, output over-scale and under-scale limiting, fault detection, and digital calibration. The PGA309, in a calibrated sensor module, can reduce errors to the level approaching the bridge sensor repeatability. See Figure 25 for a block diagram of the PGA309. Following is a brief overview of each major function.

#### SENSOR ERROR ADJUSTMENT RANGE

The adjustment capability of the PGA309 is summarized in Table 1.

| FSS (full-scale sensitivity) | 1mV/V to 245mV/V                  |
|------------------------------|-----------------------------------|
| Span TC                      | Over ±3300ppmFS/°C <sup>(1)</sup> |
| Span TC nonlinearity         | ≥ 10%                             |
| Zero offset                  | ±200%FS <sup>(2)</sup>            |
| Zero offset TC               | Over ±3000ppmFS/°C <sup>(2)</sup> |
| Zero offset TC nonlinearity  | ≥ 10%                             |
| Sensor impedance             | Down to $200\Omega^{(3)}$         |

Table 1. PGA309 Adjustment Capability

- 1. Depends on the temperature sensing scheme.
- 2. Combined coarse and fine offset adjust.
- 3. Lower impedance possible by using a dropping resistor in series with the bridge.

#### GAIN SCALING

The core of the PGA309 is the precision low-drift and no 1/f noise Front-End PGA. The overall gain of the Front-End PGA + Output Amplifier can be adjusted from 2.7V/V to 1152V/V. The polarity of the inputs can be switched through the 2x2 input mux to accommodate sensors with unknown polarity output.

The Front-End PGA provides initial coarse signal gain using a no 1/f noise, auto-zero instrumentation amplifier. The fine gain adjust is accomplished by the 16-bit attenuating Gain Digital-to-Analog Converter (Gain DAC). This Gain DAC is controlled by the data in the Temperature Compensation Lookup Table driven by the Temperature Analog-to-Digital Converter (Temp ADC). In order to compensate for second-order and higher drift nonlinearity, the span drift can be fitted to piecewise linear curves during calibration with the coefficients stored in an external nonvolatile EEPROM lookup table.

Following the fine gain adjust stage is the Output Amplifier that provides additional programmable gain. Two key output amplifier connections,  $V_{FB}$  and  $V_{SJ}$ , are brought out on the PGA309 for application flexibility. These connections allow for an accurate conditioned signal voltage while also providing a means for PGA309 output overvoltage and large capacitive loading for RFI/EMI filtering required in many end applications.

#### OFFSET ADJUSTMENT

The sensor offset adjustment is performed in two stages. The input-referred Coarse Offset Adjust DAC has approximately a ±60mV offset adjustment range for a selected V<sub>REF</sub> of 5V. The fine offset and the offset drift are canceled by the 16-bit Zero DAC that sums the signal with the output of the front-end instrumentation amplifier. Similar to the Gain DAC, the input digital values of the Zero DAC are controlled by the data in the Temperature Compensation Lookup Table, stored in external EEPROM, driven by the Temp ADC. The programming range of the Zero DAC is 0V to V<sub>REF</sub> with an output range of 0.1V to V<sub>SA</sub> – 0.1V.

### **VOLTAGE REFERENCE**

The PGA309 contains a precision low-drift voltage reference (selectable for 2.5V or 4.096V) that can be used for external circuitry through the REF<sub>IN</sub>/REF<sub>OUT</sub> pin. This same reference is used for the Coarse Offset Adjust DAC, Zero DAC, Over/Under-Scale Limits and sensor excitation/linearization through the V<sub>EXC</sub> pin. When the internal reference is disabled, the REF<sub>IN</sub>/REF<sub>OUT</sub> pin should be connected to an external reference or to V<sub>SA</sub> for ratiometric-scaled systems.

#### SENSOR EXCITATION AND LINEARIZATION

A dedicated circuit with a 7-bit + sign DAC for sensor voltage excitation and linearization is provided on the PGA309. This block scales the reference voltage and sums it with a portion of the PGA309 output to compensate the positive or negative bow-shaped nonlinearity exhibited by many sensors over their applied pressure range. Sensors not requiring linearization can be connected directly to the supply ( $V_{SA}$ ) or to the  $V_{EXC}$  pin with the Linearization DAC (Lin DAC) set to zero.

# PGA309-HT

Texas Instruments

ZHCSBQ8-OCTOBER 2013

www.ti.com.cn



Figure 25. Simplified Diagram of the PGA309 in a Typical Configuration



#### ADC FOR TEMPERATURE SENSING

The temperature sense circuitry drives the compensation for the sensor span and offset drift. Either internal or external temperature sensing is possible. The temperature can be sensed in one of the following ways:

- Bridge impedance change (excitation current sense, in the positive or negative part of the bridge), for sensors with large temperature coefficient of resistance (TCR > 0.1%/°C).
- On-chip PGA309 temperature, when the chip is located sufficiently close to the sensor.
- External diode, thermistor, or RTD placed on the sensor membrane. An internal 7µA current source may be enabled to excite these types of temperature sensors.

The temperature signal is digitized by the onboard Temp ADC. The output of the Temp ADC is used by the control digital circuit to read the data from the Lookup Table in an external EEPROM, and set the output of the Gain DAC and the Zero DAC to the calibrated values as temperature changes.

An additional function provided through the Temp ADC is the ability to read the  $V_{OUT}$  pin back through the Temp ADC input mux. This provides flexibility for a digital output through either One-Wire or Two-Wire interface, as well as the possibility for an external microcontroller to perform real-time custom calibration of the PGA309.

# EXTERNAL EEPROM AND TEMPERATURE COEFFICIENTS

The PGA309 uses an industry-standard Two-Wire external EEPROM (typically, a SOT23-5 package). A 1k-bit (minimum) EEPROM is needed when using all 17 temperature coefficients. Larger EEPROMs may be used to provide space for a serial number, lot code, or other data.

The first part of the external EEPROM contains the configuration data for the PGA309, with settings for:

- Register 3—Reference Control and Linearization
- Register 4—PGA Coarse Offset and Gain/Output Amplifier Gain
- Register 5—PGA Configuration and Over/Under-Scale Limit
- Register 6—Temp ADC Control

This section of the EEPROM contains its own individual checksum (Checksum1).

The second part of the external EEPROM contains up to 17 temperature index values and corresponding temperature coefficients for the Zero DAC and Gain DAC adjustments with measured temperature, and also contains its own checksum (Checksum2). The PGA309 lookup logic contains a linear interpolation algorithm for accurate DAC adjustments between stored temperature indexes. This approach allows for a piecewise linear temperature compensation of up to 17 temperature indexes and associated temperature coefficients.

If either Checksum1, Checksum2, or both are incorrect, the output of the PGA309 is set to high-impedance.

#### FAULT MONITOR

To detect sensor burnout or a short, a set of four comparators are connected to the inputs of the Front-End PGA. If any of the inputs are taken to within 100mV of ground or  $V_{EXC}$ , or violate the input CMR of the Front-End PGA, then the corresponding comparator sets a sensor fault flag that causes the PGA309 V<sub>OUT</sub> to be driven within 100mV of either V<sub>SA</sub> or ground, depending upon the alarm configuration (Register 5—PGA Configuration settina and Over/Under-Scale Limit). This will be well above the set Over-Scale Limit level or well below the set Under-Scale Limit level. The state of the fault condition can be read in digital form in Register 8-Alarm Status Register. If the Over/Under-Scale Limit is disabled, the PGA309 output voltage will still be driven within 100mV of either V<sub>SA</sub> or ground, depending upon the alarm configuration setting.

There are five other fault detect comparators that help detect subtle PGA309 front-end violations that could otherwise result in linear voltages at  $V_{OUT}$  that would be interpreted as valid states. These are especially useful during factory calibration and setup, and are configured through Register 5—PGA Configuration and Over/Under-Scale Limit. The respective status of each can also be read back through Register 8—Alarm Status Register.

#### OVER-SCALE AND UNDER-SCALE LIMITSE

The over-scale and under-scale limit circuitry combined with the fault monitor circuitry provides a means for system diagnostics. A typical sensor-conditioned output may be scaled for 10% to 90% of the system ADC range for the sensor normal operating range. If the conditioned pressure sensor is below 4%, it is considered under-pressure; if over 96%, it is considered over-pressure.

The PGA309 over/under-scale limit circuit can be programmed individually for under-scale and overscale values that clip or limit the PGA309 output. From a system diagnostic view, 10% to 90% of ADC range is normal operation, less than 4% is underpressure, and greater than 96% is over-pressure. If the fault detect circuitry is used, a detected fault will cause the PGA309 output to be driven to positive or negative saturation.



#### ZHCSBQ8-OCTOBER 2013

If this fault flag is programmed for high, then greater than 97% ADC range will be a fault; if programmed for low. then less than 3% ADC range will be a fault. In this configuration, the system software can be used to distinguish between over- or under-pressure condition, which indicates an out-of-control process, or a sensor fault.

### POWER-UP AND NORMAL OPERATION

The PGA309 has circuitry to detect when the power supply is applied to the PGA309, and reset the internal registers and circuitry to an initial state. This reset also occurs when the supply is detected to be invalid, so that the PGA309 is in a known state when the supply becomes valid again. The rising threshold for this circuit is typically 2.2V and the falling threshold is typically 1.7V. After the power supply becomes valid, the PGA309 waits for approximately 25ms and then attempts to read the configuration data from the external EEPROM device.

If the EEPROM has the proper flag set in address locations 0 and 1, then the PGA309 continues reading the first part of the EEPROM; otherwise, the PGA309 waits for one second before trying again. If the PGA309 detects no response from the EEPROM. the PGA309 waits for one second and tries again; otherwise, the PGA309 tries to free the bus and waits for 25ms before trying to read the EEPROM again. If a successful read of the first part of the EEPROM is accomplished, (including valid Checksum1 data), the PGA309 triggers the Temp ADC to measure temperature. For 16-bit resolution results, the converter takes approximately 125ms to complete a conversion. Once the conversion is complete, the PGA309 begins reading the Lookup Table information from the EEPROM (second part) to calculate the settings for the Gain DAC and Zero DAC.

The PGA309 reads the entire Lookup Table so that it can determine if the checksum for the Lookup Table (Checksum2) is correct. Each entry in the Lookup Table requires approximately 500µs to read from the EEPROM. Once the checksum is determined to be valid, the calculated values for the Gain and Zero DACs are updated into their respective registers, and the output amplifier is enabled. The PGA309 then begins looping through this entire procedure, starting with reading the EEPROM configuration registers from the first part of the EEPROM, then starting a new conversion on the Temp ADC, which then triggers reading the Lookup Table data from the second part of the EEPROM. This loop continues indefinitely.

#### DIGITAL INTERFACE

There are two digital interfaces on the PGA309. The PRG pin uses a One-Wire, UART-compatible interface with bit rates from 4.8Kbits/s to 38.4Kbits/s. The SDA and SCL pins together form an industry standard Two-Wire interface at clock rates from 1kHz to 400kHz. The external EEPROM uses the Two-Wire interface. Communication to the PGA309 internal registers, as well as to the external EEPROM, for programming and readback can be conducted through either digital interface.

It is also possible to connect the One-Wire communication pin, PRG, to the  $V_{OUT}$  pin in true three-wire sensor modules and still allow for programming. In this mode, the PGA309 output amplifier may be enabled for a set time period and then disabled again to allow sharing of the PRG pin with the  $V_{OUT}$  connection. This allows for both digital calibration and analog readback during sensor calibration in a three-wire sensor module.

The Two-Wire interface has timeout mechanisms to prevent bus lockup from occurring. The Two-Wire master controller in the PGA309 has a mode that attempts to free up a stuck-at-zero SDA line by issuing SCL pulses, even when the bus is not indicated as idle after a timeout period has expired. The timeout will only apply when the master portion of the PGA309 is attempting to initiate a Two-Wire communication.

### PGA309 TRANSFER FUNCTION

Equation 1 shows the mathematical expression that is used to compute the output voltage,  $V_{OUT}$ . This equation can also be rearranged algebraically to solve for different terms. For example, during calibration, this equation is rearranged to solve for  $V_{IN}$ .

$$V_{OUT} = \left[ \left( mux\_sign \cdot V_{IN} + V_{Coarse\_Offset} \right) \cdot GI + V_{Zero\_DAC} \right] \cdot GD \cdot GO$$
(1)

Where:

**mux\_sign:** This term changes the polarity of the input signal; value is ±1.

**V**<sub>IN</sub>: The input signal for the PGA309;  $V_{IN}1 = V_{INP}$ ,  $V_{IN}2 = V_{INN}$ .

 $V_{Coarse_Offset}$ : The coarse offset DAC output voltage.

GI: Input stage gain.

V<sub>Zero\_DAC</sub>: Zero DAC output voltage.

GD: Gain DAC.

**GO:** Output stage gain.



ZHCSBQ8-OCTOBER 2013







10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| PGA309ASPWT      | ACTIVE        | TSSOP        | PW                 | 16   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 150   | PGA<br>309AS            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司