

# ADC12DC105 Dual 12-Bit, 105 MSPS A/D Converter with CMOS Outputs

Check for Samples: ADC12DC105

### **FEATURES**

- Internal Sample-and-Hold Circuit and Precision Reference
- **Low Power Consumption**
- **Clock Duty Cycle Stabilizer**
- Single +3.0V or +3.3V Supply Operation
- **Power-Down Mode**
- Offset Binary or 2's Complement Output Data
- 60-Pin WQFN Package, (9x9x0.8mm, 0.5mm Pin-Pitch)

#### **KEY SPECIFICATIONS**

**Resolution: 12 Bits** 

**Conversion Rate: 105 MSPS** 

SNR ( $f_{IN} = 170 \text{ MHz}$ ): 69 dBFS (Typ) SFDR ( $f_{IN} = 170 \text{ MHz}$ ): 83 dBFS (Typ)

Full Power Bandwidth: 1 GHz (Typ)

**Power Consumption** 

- 690 mW (Typ),  $V_A = 3.0V$ 

- 800 mW (Typ),  $V_A = 3.3V$ 

### **APPLICATIONS**

- **High IF Sampling Receivers**
- **Wireless Base Station Receivers**
- **Test and Measurement Equipment**
- **Communications Instrumentation**
- **Portable Instrumentation**

### DESCRIPTION

The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sampleand-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sampleand-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pinselectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.

The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of -40°C to +85°C.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### **Block Diagram**



# **Connection Diagram**



Figure 1. WQFN Package See Package Number NKA0060A



## **PIN DESCRIPTIONS**

| PIN DESCRIPTIONS  Bin No. Symbol Equivalent Circuit Description |                                          |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----------------------------------------------------------------|------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin No. ANALOG I/O                                              | Symbol                                   | Equivalent Circuit      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 3                                                               | V <sub>IN</sub> A+                       | VA                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 13                                                              | V <sub>IN</sub> A+                       |                         | Differential analog input pins. The differential full-scale input signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 2<br>14                                                         | V <sub>IN</sub> A-<br>V <sub>IN</sub> B- | AGND                    | level is 2V <sub>P-P</sub> with each input pin signal centered on a common mode voltage, V <sub>CM</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 5<br>11                                                         | V <sub>RP</sub> A<br>V <sub>RP</sub> B   | V <sub>A</sub>          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 7<br>9                                                          | V <sub>CMO</sub> A<br>V <sub>CMO</sub> B | Ψ ¥ ο                   | These pins should each be bypassed to AGND with a low ESL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 6<br>10                                                         | V <sub>RN</sub> A<br>V <sub>RN</sub> B   | VA VA AGND              | (equivalent series inductance) 0.1 $\mu$ F capacitor placed very close to the pin to minimize stray inductance. An 0201 size 0.1 $\mu$ F capacitor should be placed between $V_{RP}$ and $V_{RN}$ as close to the pins as possible, and a 1 $\mu$ F capacitor should be placed in parallel. $V_{RP}$ and $V_{RN}$ should not be loaded. $V_{CMO}$ may be loaded to 1mA for use as a temperature stable 1.5V reference. It is recommended to use $V_{CMO}$ to provide the common mode voltage, $V_{CM}$ , for the differential analog inputs.         |  |  |
| 59                                                              | V <sub>REF</sub>                         | VA<br>VA<br>AGND        | Reference Voltage. This device provides an internally developed 1.2V reference. When using the internal reference, $V_{REF}$ should be decoupled to AGND with a 0.1 $\mu F$ and a 1 $\mu F$ , low equivalent series inductance (ESL) capacitor. This pin may be driven with an external 1.2V reference voltage. This pin should not be used to source or sink current when the internal reference is used.                                                                                                                                           |  |  |
| DIGITAL I/O                                                     |                                          |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 19                                                              | OF/DCS                                   | VA<br>AGND              | This is a four-state pin controlling the input clock mode and output data format. OF/DCS = $V_A$ , output data format is 2's complement without duty cycle stabilization applied to the input clock. OF/DCS = AGND, output data format is offset binary, without duty cycle stabilization applied to the input clock. OF/DCS = $(2/3)^*V_A$ , output data is 2's complement with duty cycle stabilization applied to the input clock. OF/DCS = $(1/3)^*V_A$ , output data is offset binary with duty cycle stabilization applied to the input clock. |  |  |
| 18                                                              | CLK                                      | ∨ <sub>A</sub> <b>♀</b> | The clock input pin. The analog inputs are sampled on the rising edge of the clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 57<br>20                                                        | PD_A<br>PD_B                             | AGND                    | This is a two-state input controlling Power Down. $ PD = V_A, \mbox{ Power Down is enabled and power dissipation is reduced. } \\ PD = AGND, \mbox{ Normal operation. } $                                                                                                                                                                                                                                                                                                                                                                            |  |  |

Copyright © 2008–2013, Texas Instruments Incorporated



### PIN DESCRIPTIONS (continued)

| , ,                          |                      |                                |                                                                                                                                                                                                  |  |  |  |
|------------------------------|----------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin No.                      | Symbol               | Equivalent Circuit             | Description                                                                                                                                                                                      |  |  |  |
| 42-49,<br>52-55              | DA0-DA7,<br>DA8-DA11 | V <sub>DR</sub> V <sub>A</sub> | Digital data output pins that make up the 12-bit conversion result for Channel A. DA0 (pin 42) is the LSB, while DA11 (pin 55) is the MSB of the output word. Output levels are CMOS compatible. |  |  |  |
| 23-24,<br>27-36              | DB0-DB1,<br>DB3-DB11 |                                | Digital data output pins that make up the 12-bit conversion result for Channel B. DB0 (pin 23) is the LSB, while DB11 (pin 36) is the MSB of the output word. Output levels are CMOS compatible. |  |  |  |
| 39                           | DRDY                 | DRGND DRGND                    | Data Ready Strobe. The data output transition is synchronized with the falling edge of this signal. This signal switches at the same frequency as the CLK input.                                 |  |  |  |
| ANALOG POW                   | /ER                  |                                |                                                                                                                                                                                                  |  |  |  |
| 8, 16, 17, 58,<br>60         | V <sub>A</sub>       |                                | Positive analog supply pins. These pins should be connected to a quiet source and be bypassed to AGND with 0.1 µF capacitors located close to the power pins.                                    |  |  |  |
| 1, 4, 12, 15,<br>Exposed Pad | AGND                 |                                | The ground return for the analog supply. The exposed pad on back of package must be soldered to ground plane to ensure rated performance.                                                        |  |  |  |
| DIGITAL POW                  | ER                   |                                |                                                                                                                                                                                                  |  |  |  |
| 26, 38,50                    | $V_{DR}$             |                                | Positive driver supply pin for the output drivers. This pin should be connected to a quiet voltage source and be bypassed to DRGND with a 0.1 $\mu$ F capacitor located close to the power pin.  |  |  |  |
| 25, 37, 51                   | DRGND                |                                | The ground return for the digital output driver supply. This pins should be connected to the system digital ground, but not be connected in close proximity to the ADC's AGND pins.              |  |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)(3)(4)(5)

| <b>U</b>                                           |                                                                  |  |
|----------------------------------------------------|------------------------------------------------------------------|--|
| Supply Voltage (V <sub>A</sub> , V <sub>DR</sub> ) |                                                                  |  |
| 4.2V)                                              | -0.3V to (V <sub>A</sub> +0.3V)                                  |  |
| Supply Pins <sup>(6)</sup>                         | ±5 mA                                                            |  |
|                                                    | ±50 mA                                                           |  |
|                                                    | +150°C                                                           |  |
|                                                    | 30°C/W                                                           |  |
| Human Body Model (7)                               | 2500V                                                            |  |
| ESD Rating Machine Model (7)                       |                                                                  |  |
|                                                    | -65°C to +150°C                                                  |  |
|                                                    | 4.2V) Supply Pins <sup>(6)</sup> Human Body Model <sup>(7)</sup> |  |

- (1) All voltages are measured with respect to GND = AGND = DRGND = 0V, unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is specified to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (3) Soldering process must comply with Reflow Temperature Profile specifications. Refer to www.ti.com/packaging.
- (4) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (5) Reflow temperature profiles are different for lead-free and non-lead-free packages.
- (6) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND, or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10.
- (7) Human Body Model is 100 pF discharged through a 1.5 k $\Omega$  resistor. Machine Model is 220 pF discharged through 0  $\Omega$ .

www.ti.com

# Operating Ratings<sup>(1)(2)</sup>

| Operating Temperature                   |                | -40°C ≤ T <sub>A</sub> ≤ +85°C |
|-----------------------------------------|----------------|--------------------------------|
| Supply Voltage (V <sub>A</sub> )        |                | +2.7V to +3.6V                 |
| Output Driver Supply (V <sub>DR</sub> ) |                | +2.4V to V <sub>A</sub>        |
| Clark Data Carls                        | (DCS Enabled)  | 30/70 %                        |
| Clock Duty Cycle                        | (DCS Disabled) | 45/55 %                        |
| V <sub>CM</sub>                         |                | 1.4V to 1.6V                   |
| AGND-DRGND                              |                | ≤100mV                         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is specified to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) All voltages are measured with respect to GND = AGND = DRGND = 0V, unless otherwise specified.

#### Converter Electrical Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz,  $V_{CM}$  =  $V_{CMO}$ ,  $C_L$  = 5 pF/pin. Typical values are for  $T_A$  = 25°C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A$  = 25°C $^{(1)(2)(3)}$ 

|                                  | Parameter                             | Test Conditions                | Typical <sup>(4)</sup> | Limits | Units<br>(Limits) |  |
|----------------------------------|---------------------------------------|--------------------------------|------------------------|--------|-------------------|--|
| STATIC CONVERTER CHARACTERISTICS |                                       |                                |                        |        |                   |  |
|                                  | Resolution with No Missing Codes      |                                |                        | 12     | Bits (min)        |  |
| INL                              | Integral Non Linearity <sup>(5)</sup> |                                | .0.5                   | 1.1    | LSB (max)         |  |
| IINL                             | Integral Non Linearity                |                                | ±0.5                   | -1.1   | LSB (min)         |  |
| DNII                             | Differential Nam Linearity            |                                | .00                    | 0.55   | LSB (max)         |  |
| DNL                              | Differential Non Linearity            |                                | ±0.2                   | -0.55  | LSB (min)         |  |
| PGE                              | Positive Gain Error                   |                                | -0.1                   | ±1     | %FS (max)         |  |
| NGE                              | Negative Gain Error                   |                                | 0.18                   | ±1     | %FS (max)         |  |
| TC PGE                           | Positive Gain Error Tempco            | -40°C ≤ T <sub>A</sub> ≤ +85°C | -3                     |        | ppm/°C            |  |
| TC NGE                           | Negative Gain Error Tempco            | -40°C ≤ T <sub>A</sub> ≤ +85°C | -7                     |        | ppm/°C            |  |
| V <sub>OFF</sub>                 | Offset Error                          |                                | 0.01                   | ±0.55  | %FS (max)         |  |
| TC V <sub>OFF</sub>              | Offset Error Tempco                   | -40°C ≤ T <sub>A</sub> ≤ +85°C | -4                     |        | ppm/°C            |  |
|                                  | Under Range Output Code               |                                | 0                      | 0      |                   |  |
|                                  | Over Range Output Code                |                                | 4095                   | 4095   |                   |  |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited. However, errors in the A/D conversion can occur if the input goes above 2.6V or below GND as described in the Operating Ratings section.



- (2) With a full scale differential input of  $2V_{P-P}$ , the 12-bit LSB is 488  $\mu$ V.
- (3) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND, or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10.
- (4) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.
- (5) Integral Non Linearity is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive and negative full-scale.

Copyright © 2008–2013, Texas Instruments Incorporated



### Converter Electrical Characteristics (continued)

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz,  $V_{CM}$  =  $V_{CMO}$ ,  $C_L$  = 5 pF/pin. Typical values are for  $T_A$  = 25°C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A$  = 25°C $^{(1)(2)(3)}$ 

| Parameter           |                                                | Test Cond                                    | litions    | Typical <sup>(4)</sup> | Limits         | Units<br>(Limits)  |
|---------------------|------------------------------------------------|----------------------------------------------|------------|------------------------|----------------|--------------------|
| REFEREN             | NCE AND ANALOG INPUT CHARACTER                 | ISTICS                                       |            |                        | <u> </u>       |                    |
| V <sub>CMO</sub>    | Common Mode Output Voltage                     |                                              |            | 1.5                    | 1.45<br>1.56   | V (min)<br>V (max) |
| $V_{CM}$            | Analog Input Common Mode Voltage               |                                              |            | 1.5                    | 1.4<br>1.6     | V (min)<br>V (max) |
| 0                   | V <sub>IN</sub> Input Capacitance (each pin to | (CLK                                         | (CLK LOW)  | 8.5                    |                | pF                 |
| C <sub>IN</sub>     | GND) <sup>(6)</sup>                            | $V_{IN} = 1.5 \text{ Vdc} \pm 0.5 \text{ V}$ | (CLK HIGH) | 3.5                    |                | pF                 |
| V <sub>REF</sub>    | Internal Reference Voltage                     |                                              |            | 1.2                    | 1.176<br>1.224 | V (min)<br>V (max) |
| TC V <sub>REF</sub> | Internal Reference Voltage Tempco              | -40°C ≤ T <sub>A</sub> ≤ +85°C               |            | 18                     |                | ppm/°C             |
| $V_{RP}$            | Internal Reference Top                         |                                              |            | 2                      |                | V                  |
| V <sub>RN</sub>     | Internal Reference Bottom                      |                                              |            | 1                      |                | V                  |
|                     | Internal Reference Accuracy                    | (V <sub>RP</sub> -V <sub>RN</sub> )          |            | 1                      | 0.89<br>1.06   | V (Min)<br>V (max) |
| EXTV <sub>REF</sub> | External Reference Voltage                     |                                              |            | 1.20                   | 1.176<br>1.224 | V (min)<br>V (max) |

<sup>(6)</sup> The input capacitance is the sum of the package/pin capacitance and the sample and hold circuit capacitance.

# **Dynamic Converter Electrical Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz,  $V_{CM}$  =  $V_{CMO}$ ,  $C_L$  = 5 pF/pin, . Typical values are for  $T_A$  = 25°C. **Boldface limits apply for T\_{MIN} \le T\_A**  $\le T_{MAX}$ . All other limits apply for  $T_A$  = 25°C<sup>(1)(2)</sup>

|        | Parameter                      | Test Conditions             | Typical <sup>(3)</sup> | Limits | Units<br>(Limits) <sup>(4)</sup> |
|--------|--------------------------------|-----------------------------|------------------------|--------|----------------------------------|
| DYNAMI | C CONVERTER CHARACTERISTICS, A | A <sub>IN</sub> = -1dBFS    | •                      |        |                                  |
| FPBW   | Full Power Bandwidth           | -1 dBFS Input, -3 dB Corner | 1.0                    |        | GHz                              |
|        |                                | f <sub>IN</sub> = 10 MHz    | 71                     |        | dBFS                             |
| CNID   | Cinnal to Naise Batis          | f <sub>IN</sub> = 70 MHz    | 70.5                   |        | dBFS                             |
| SNR    | Signal-to-Noise Ratio          | f <sub>IN</sub> =170 MHz    | 69.1                   | 68     | dBFS                             |
|        |                                | f <sub>IN</sub> = 240 MHz   | 68.5                   |        | dBFS                             |
|        |                                | f <sub>IN</sub> = 10 MHz    | 90                     |        | dBFS                             |
| CEDD   | Causiana Franco Dimensia Danas | f <sub>IN</sub> = 70 MHz    | 86                     |        | dBFS                             |
| SFDR   | Spurious Free Dynamic Range    | f <sub>IN</sub> = 170 MHz   | 83                     | 78     | dBFS                             |
|        |                                | f <sub>IN</sub> = 240 MHz   | 81                     |        | dBFS                             |
|        |                                | f <sub>IN</sub> = 10 MHz    | 11.5                   |        | Bits                             |
| ENOB   | Effective Newsberg of Dis      | f <sub>IN</sub> = 70 MHz    | 11.4                   |        | Bits                             |
|        | Effective Number of Bits       | f <sub>IN</sub> = 170 MHz   | 11.2                   | 10.9   | Bits                             |
|        |                                | f <sub>IN</sub> = 240 MHz   | 11                     |        | dBFS                             |

- (1) All voltages are measured with respect to GND = AGND = DRGND = 0V, unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is specified to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (3) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.
- (4) This parameter is specified in units of dBFS indicating the value that would be attained with a full-scale input signal.

Submit Documentation Feedback

Copyright © 2008–2013, Texas Instruments Incorporated



# **Dynamic Converter Electrical Characteristics (continued)**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz,  $V_{CM}$  =  $V_{CMO}$ ,  $C_L$  = 5 pF/pin, . Typical values are for  $T_A$  = 25°C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A$  = 25°C<sup>(1)(2)</sup>

| Parameter |                                       | Test Conditions                                                         | Typical <sup>(3)</sup> | Limits | Units<br>(Limits) <sup>(4)</sup> |
|-----------|---------------------------------------|-------------------------------------------------------------------------|------------------------|--------|----------------------------------|
|           |                                       | f <sub>IN</sub> = 10 MHz                                                | -86                    |        | dBFS                             |
| TUD       | Total Harmonic Disortion              | f <sub>IN</sub> = 70 MHz                                                | -85                    |        | dBFS                             |
| THD       | Total Harmonic Disortion              | f <sub>IN</sub> = 170 MHz                                               | -84                    | -76.5  | dBFS                             |
|           |                                       | f <sub>IN</sub> = 240 MHz                                               | -80                    |        | dBFS                             |
|           |                                       | f <sub>IN</sub> = 10 MHz                                                | -95                    |        | dBFS                             |
|           | Casaad Harragia Distantian            | f <sub>IN</sub> = 70 MHz                                                | -90                    |        | dBFS                             |
| H2        | Second Harmonic Distortion            | f <sub>IN</sub> = 170 MHz                                               | -83                    | -78    | dBFS                             |
|           |                                       | f <sub>IN</sub> = 240 MHz                                               | -84                    |        | dBFS                             |
|           |                                       | f <sub>IN</sub> = 10 MHz                                                | -90                    |        | dBFS                             |
| 1.10      | Third Hammania Distantian             | f <sub>IN</sub> = 70 MHz                                                | -86                    |        | dBFS                             |
| H3        | Third Harmonic Distortion             | f <sub>IN</sub> = 170 MHz                                               | -83                    | -78    | dBFS                             |
|           |                                       | f <sub>IN</sub> = 240 MHz                                               | -81                    |        | dBFS                             |
|           |                                       | f <sub>IN</sub> = 10 MHz                                                | 70.9                   |        | dBFS                             |
|           | O'mark to Nation and Distortion Datio | f <sub>IN</sub> = 70 MHz                                                | 70.3                   |        | dBFS                             |
| SINAD     | Signal-to-Noise and Distortion Ratio  | f <sub>IN</sub> = 170 MHz                                               | 69                     | 67.4   | dBFS                             |
|           |                                       | f <sub>IN</sub> = 240 MHz                                               | 68.2                   |        | dBFS                             |
| IMD       | Intermodulation Distortion            | f <sub>IN</sub> = 20 MHz and 21 MHz, each -7dBFS                        | -84                    |        | dBFS                             |
|           | Crosstalk                             | 0 MHz tested channel, f <sub>IN</sub> = 10 MHz at - 1dBFS other channel | -100                   |        | dBFS                             |

# **Logic and Power Supply Electrical Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz,  $V_{CM}$  =  $V_{CMO}$ ,  $C_L$  = 5 pF/pin. Typical values are for  $T_A$  = 25°C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A$  = 25°C $^{(1)(2)(3)}$ 

|                    | Parameter                          | Test Conditions        | Typical <sup>(4)</sup> | Limits | Units<br>(Limits) |
|--------------------|------------------------------------|------------------------|------------------------|--------|-------------------|
| DIGITAL            | INPUT CHARACTERISTICS (CLK, PD_A,I | PD_B)                  |                        |        |                   |
| V <sub>IN(1)</sub> | Logical "1" Input Voltage          | $V_D = 3.3V$           |                        | 2.0    | V (min)           |
| / <sub>IN(0)</sub> | Logical "0" Input Voltage          | $V_D = 3.0V$           |                        | 8.0    | V (max)           |
| IN(1)              | Logical "1" Input Current          | V <sub>IN</sub> = 3.3V | 10                     |        | μA                |
| IN(0)              | Logical "0" Input Current          | $V_{IN} = 0V$          | -10                    |        | μA                |
| Cin                | Digital Input Capacitance          |                        | 5                      |        | pF                |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited. However, errors in the A/D conversion can occur if the input goes above 2.6V or below GND as described in the Operating Ratings section.



- (2) With a full scale differential input of  $2V_{P-P}$ , the 12-bit LSB is 488  $\mu V$ .
- (3) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND, or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10.
- (4) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.



### Logic and Power Supply Electrical Characteristics (continued)

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz,  $V_{CM}$  =  $V_{CMO}$ ,  $C_L$  = 5 pF/pin. Typical values are for  $T_A$  = 25°C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A$  = 25°C $^{(1)(2)(3)}$ 

|                     | Parameter                             | Test Conditions                                       | Typical <sup>(4)</sup> | Limits | Units<br>(Limits) |
|---------------------|---------------------------------------|-------------------------------------------------------|------------------------|--------|-------------------|
| DIGITAL             | <b>OUTPUT CHARACTERISTICS (DA0-DA</b> | 11,DB0-DB11,DRDY)                                     |                        |        |                   |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage            | $I_{OUT} = -0.5 \text{ mA}$ , $V_{DR} = 2.4 \text{V}$ |                        | 2.0    | V (min)           |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage            | $I_{OUT} = 1.6 \text{ mA}, V_{DR} = 2.4 \text{V}$     |                        | 0.4    | V (max)           |
| +I <sub>SC</sub>    | Output Short Circuit Source Current   | V <sub>OUT</sub> = 0V                                 | -10                    |        | mA                |
| -I <sub>SC</sub>    | Output Short Circuit Sink Current     | $V_{OUT} = V_{DR}$                                    | 10                     |        | mA                |
| C <sub>OUT</sub>    | Digital Output Capacitance            |                                                       | 5                      |        | pF                |
| POWER               | SUPPLY CHARACTERISTICS                |                                                       |                        |        |                   |
| I <sub>A</sub>      | Analog Supply Current                 | Full Operation                                        | 242                    | 273    | mA (max)          |
| I <sub>DR</sub>     | Digital Output Supply Current         | Full Operation <sup>(5)</sup>                         | 32                     |        | mA                |
|                     | Power Consumption                     | Excludes I <sub>DR</sub> <sup>(5)</sup>               | 800                    | 900    | mW (max)          |
|                     | Power Down Power Consumption          | PD_A=PD_B=V <sub>A</sub>                              | 33                     |        | mW                |

<sup>(5)</sup> I<sub>DR</sub> is the current consumed by the switching of the output drivers and is primarily determined by load capacitance on the output pins, the supply voltage, V<sub>DR</sub>, and the rate at which the outputs are switching (which is signal dependent). I<sub>DR</sub>=V<sub>DR</sub>(C<sub>0</sub> x f<sub>0</sub> + C<sub>1</sub> x f<sub>1</sub> +....C<sub>11</sub> x f<sub>11</sub>) where V<sub>DR</sub> is the output driver power supply voltage, C<sub>n</sub> is total capacitance on the output pin, and f<sub>n</sub> is the average frequency at which that pin is toggling.

# **Timing and AC Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz,  $V_{CM}$  =  $V_{CMO}$ ,  $C_L$  = 5 pF/pin. Typical values are for  $T_A$  = 25°C. Timing measurements are taken at 50% of the signal amplitude. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A$  = 25°C $^{(1)(2)(3)}$ 

|                   | Parameter                   | Test Conditions                | Typical <sup>(4)</sup> | Limits     | Units<br>(Limits)    |
|-------------------|-----------------------------|--------------------------------|------------------------|------------|----------------------|
|                   | Maximum Clock Frequency     |                                |                        | 105        | MHz (max)            |
|                   | Minimum Clock Frequency     |                                |                        | 20         | MHz (min)            |
| t <sub>CH</sub>   | Clock High Time             |                                | 4                      |            | ns                   |
| t <sub>CL</sub>   | Clock Low Time              |                                | 4                      |            | ns                   |
| t <sub>CONV</sub> | Conversion Latency          |                                |                        | 7          | Clock Cycles         |
| t <sub>OD</sub>   | Output Delay of CLK to DATA | Relative to rising edge of CLK | 6.7                    | 4.6<br>8.8 | ns (min)<br>ns (max) |
| t <sub>SU</sub>   | Data Output Setup Time      | Relative to DRDY               | 4                      | 3          | ns (min)             |
| t <sub>H</sub>    | Data Output Hold Time       | Relative to DRDY               | 5.5                    | 3.8        | ns (min)             |
| t <sub>AD</sub>   | Aperture Delay              |                                | 0.6                    |            | ns                   |
| t <sub>AJ</sub>   | Aperture Jitter             |                                | 0.1                    |            | ps rms               |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited. However, errors in the A/D conversion can occur if the input goes above 2.6V or below GND as described in the Operating Ratings section.



- (2) With a full scale differential input of 2V<sub>P-P</sub>, the 12-bit LSB is 488 μV.
- (3) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND, or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10.
- (4) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.



### **Specification Definitions**

**APERTURE DELAY** is the time after the falling edge of the clock to when the input signal is acquired or held for conversion.

**APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.

**CLOCK DUTY CYCLE** is the ratio of the time during one cycle that a repetitive digital waveform is high to the total time of one period. The specification here refers to the ADC clock input signal.

COMMON MODE VOLTAGE (V<sub>CM</sub>) is the common DC voltage applied to both input terminals of the ADC.

**CONVERSION LATENCY** is the number of clock cycles between initiation of conversion and when that data is presented to the output driver stage. Data for any given sample is available at the output pins the Pipeline Delay plus the Output Delay after the sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay.

CROSSTALK is coupling of energy from one channel into the other channel.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion Ratio or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

GAIN ERROR is the deviation from the ideal slope of the transfer function. It can be calculated as:

Gain Error = Positive Full Scale Error - Negative Full Scale Error (1)

It can also be expressed as Positive Gain Error and Negative Gain Error, which are calculated as:

PGE = Positive Full Scale Error - Offset Error NGE = Offset Error - Negative Full Scale Error (2)

**INTEGRAL NON LINEARITY (INL)** is a measure of the deviation of each individual code from a best fit straight line. The deviation of any given code from this straight line is measured from the center of that code value.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the intermodulation products to the total power in the original frequencies. IMD is usually expressed in dBFS.

**LSB (LEAST SIGNIFICANT BIT)** is the bit that has the smallest value or weight of all bits. This value is  $V_{FS}/2^n$ , where " $V_{FS}$ " is the full scale input voltage and "n" is the ADC resolution in bits.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC is ensured not to have any missing codes.

MSB (MOST SIGNIFICANT BIT) is the bit that has the largest value or weight. Its value is one half of full scale.

**NEGATIVE FULL SCALE ERROR** is the difference between the actual first code transition and its ideal value of ½ LSB above negative full scale.

**OFFSET ERROR** is the difference between the two input voltages  $[(V_{IN}+) - (V_{IN}-)]$  required to cause a transition from code 2047 to 2048.

**OUTPUT DELAY** is the time delay after the falling edge of the clock before the data update is presented at the output pins.

PIPELINE DELAY (LATENCY) See CONVERSION LATENCY.

**POSITIVE FULL SCALE ERROR** is the difference between the actual last code transition and its ideal value of 1½ LSB below positive full scale.

**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well the ADC rejects a change in the power supply voltage. PSRR is the ratio of the Full-Scale output of the ADC with the supply at the minimum DC supply limit to the Full-Scale output of the ADC with the supply at the maximum DC supply limit, expressed in dB.



**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC.

**SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD)** Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB, of the rms total of the first six harmonic levels at the output to the level of the fundamental at the output. THD is calculated as:

THD = 20 x log 
$$\sqrt{\frac{f_2^2 + \dots + f_7^2}{f_1^2}}$$
 (3)

where  $f_1$  is the RMS power of the fundamental (output) frequency and  $f_2$  through  $f_7$  are the RMS power of the first 6 harmonic frequencies in the output spectrum.

**SECOND HARMONIC DISTORTION (2ND HARM)** is the difference expressed in dB, between the RMS power in the input frequency at the output and the power in its 2nd harmonic level at the output.

**THIRD HARMONIC DISTORTION (3RD HARM)** is the difference, expressed in dB, between the RMS power in the input frequency at the output and the power in its 3rd harmonic level at the output.

### **Timing Diagrams**



Figure 2. Output Timing



### **Transfer Characteristic**



Analog Input Voltage  $(V_{IN} +) - (V_{IN} -)$ 

Figure 3. Transfer Characteristic

## Typical Performance Characteristics DNL, INL

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz, 50% Duty Cycle, DCS disabled,  $V_{CM}$  =  $V_{CMO}$ ,  $T_A$  = 25°C.







# **Typical Performance Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz, 50% Duty Cycle, DCS disabled,  $V_{CM}$  =  $V_{CMO}$ ,  $f_{IN}$  = 170 MHz,  $T_A$  = 25°C.















# **Typical Performance Characteristics (continued)**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A$  = +3.3V,  $V_{DR}$  = +2.5V, Internal  $V_{REF}$  = +1.2V,  $f_{CLK}$  = 105 MHz, 50% Duty Cycle, DCS disabled,  $V_{CM}$  =  $V_{CMO}$ ,  $f_{IN}$  = 170 MHz,  $T_A$  = 25°C.







\_ . . . . . . . . . . . .





Figure 13.



Figure 15.



Figure 17.



#### FUNCTIONAL DESCRIPTION

Operating on a single +3.0V or +3.3V supply, the ADC12DC105 digitizes two differential analog input signals to 12 bits, using a differential pipelined architecture with error correction circuitry and an on-chip sample-and-hold circuit to ensure maximum performance. The user has the choice of using an internal 1.2V stable reference, or using an external 1.2V reference. Any external reference is buffered on-chip to ease the task of driving that pin. Duty cycle stabilization and output data format are selectable using the quad state function OF/DCS pin (pin 19). The output data can be set for offset binary or two's complement.

#### **APPLICATIONS INFORMATION**

#### **OPERATING CONDITIONS**

We recommend that the following conditions be observed for operation of the ADC12DC105:

 $2.7V \le V_A \le 3.6V$   $2.4V \le V_{DR} \le V_A$   $20 \text{ MHz} \le f_{CLK} \le 105 \text{ MHz}$  1.2V internal reference  $V_{REF} = 1.2V \text{ (for an external reference)}$  $V_{CM} = 1.5V \text{ (from } V_{CMO)}$ 

### **ANALOG INPUTS**

### **Signal Inputs**

### Differential Analog Input Pins

The ADC12DC105 has a pair of analog signal input pins for each of two channels.  $V_{IN}$ + and  $V_{IN}$ - form a differential input pair. The input signal,  $V_{IN}$ , is defined as:

$$V_{IN} = (V_{IN} +) - (V_{IN} -) \tag{4}$$

Figure 18 shows the expected input signal range. Note that the common mode input voltage,  $V_{CM}$ , should be 1.5V. Using  $V_{CMO}$  (pins 7,9) for  $V_{CM}$  will ensure the proper input common mode level for the analog input signal. The positive peaks of the individual input signals should each never exceed 2.6V. Each analog input pin of the differential pair should have a maximum peak-to-peak voltage of 1V, be 180° out of phase with each other and be centered around  $V_{CM}$ . The peak-to-peak voltage swing at each analog input pin should not exceed the 1V or the output data will be clipped.



Figure 18. Expected Input Signal Range



For single frequency sine waves the full scale error in LSB can be described as approximately:

 $E_{FS} = 4096 (1 - \sin (90^{\circ} + \text{dev}))$ 

where

dev is the angular difference in degrees between the two signals having a 180° relative phase relationship to each other (see Figure 19)

For single frequency inputs, angular errors result in a reduction of the effective full scale input. For complex waveforms, however, angular errors will result in distortion.



Figure 19. Angular Errors Between the Two Input Signals Will Reduce the Output Level or Cause Distortion

It is recommended to drive the analog inputs with a source impedance less than  $100\Omega$ . Matching the source impedance for the differential inputs will improve even ordered harmonic performance (particularly second harmonic).

Table 1 indicates the input to output relationship of the ADC12DC105.

**Table 1. Input to Output Relationship** 

| V <sub>IN</sub> ⁺                     | V <sub>IN</sub> -                     | Binary Output   | 2's Complement Output |                     |
|---------------------------------------|---------------------------------------|-----------------|-----------------------|---------------------|
| V <sub>CM</sub> - V <sub>REF</sub> /2 | V <sub>CM</sub> + V <sub>REF</sub> /2 | 00 0000 0000 00 | 10 0000 0000 00       | Negative Full-Scale |
| V <sub>CM</sub> - V <sub>REF</sub> /4 | V <sub>CM</sub> + V <sub>REF</sub> /4 | 01 0000 0000 00 | 11 0000 0000 00       |                     |
| V <sub>CM</sub>                       | V <sub>CM</sub>                       | 10 0000 0000 00 | 00 0000 0000 00       | Mid-Scale           |
| V <sub>CM</sub> + V <sub>REF</sub> /4 | V <sub>CM</sub> - V <sub>REF</sub> /4 | 11 0000 0000 00 | 01 0000 0000 00       |                     |
| V <sub>CM</sub> + V <sub>REF</sub> /2 | V <sub>CM</sub> - V <sub>REF</sub> /2 | 11 1111 1111 11 | 01 1111 1111 11       | Positive Full-Scale |

Copyright © 2008–2013, Texas Instruments Incorporated



### Driving the Analog Inputs

The  $V_{IN}^+$  and the  $V_{IN}^-$  inputs of the ADC12DC105 have an internal sample-and-hold circuit which consists of an analog switch followed by a switched-capacitor amplifier.

Figure 20 and Figure 21 show examples of single-ended to differential conversion circuits. The circuit in Figure 20 works well for input frequencies up to approximately 70MHz, while the circuit in Figure 21 works well above 70MHz.



Figure 20. Low Input Frequency Transformer Drive Circuit



Figure 21. High Input Frequency Transformer Drive Circuit

One short-coming of using a transformer to achieve the single-ended to differential conversion is that most RF transformers have poor low frequency performance. A differential amplifier can be used to drive the analog inputs for low frequency applications. The amplifier must be fast enough to settle from the charging glitches on the analog input resulting from the sample-and-hold operation before the clock goes high and the sample is passed to the ADC core.

### Input Common Mode Voltage

The input common mode voltage,  $V_{CM}$ , should be in the range of 1.4V to 1.6V and be a value such that the peak excursions of the analog signal do not go more negative than ground or more positive than 2.6V. It is recommended to use  $V_{CMO}$  (pins 7,9) as the input common mode voltage.

If the ADC12DC105 is operated with  $V_A$ =3.6V, a resistor of approximately 1K $\Omega$  should be used from the  $V_{CMO}$  pin to AGND. This will help maintain stability over the entire temperature range when using a high supply voltage.

### **Reference Pins**

The ADC12DC105 is designed to operate with an internal or external 1.2V reference. The internal 1.2 Volt reference is the default condition when no external reference input is applied to the  $V_{REF}$  pin. If a voltage is applied to the  $V_{REF}$  pin, then that voltage is used for the reference. The  $V_{REF}$  pin should always be bypassed to ground with a 0.1  $\mu$ F capacitor close to the reference input pin. Do not load this pin when using the internal reference.

It is important that all grounds associated with the reference voltage and the analog input signal make connection to the ground plane at a single, quiet point to minimize the effects of noise currents in the ground path.

The Reference Bypass Pins ( $V_{RP}$ ,  $V_{CMO}$ , and  $V_{RN}$ ) for channels A and B are made available for bypass purposes. These pins should each be bypassed to AGND with a low ESL (equivalent series inductance) 0.1  $\mu$ F capacitor placed very close to the pin to minimize stray inductance. A 0.1  $\mu$ F capacitor should be placed between  $V_{RP}$  and  $V_{RN}$  as close to the pins as possible, and a 1  $\mu$ F capacitor should be placed in parallel. This configuration is shown in Figure 22. It is necessary to avoid reference oscillation, which could result in reduced SFDR and/or SNR.  $V_{CMO}$  may be loaded to 1mA for use as a temperature stable 1.5V reference. The remaining pins should not be loaded.

www.ti.com

Smaller capacitor values than those specified will allow faster recovery from the power down mode, but may result in degraded noise performance. Loading any of these pins, other than V<sub>CMO</sub> may result in performance degradation.

The nominal voltages for the reference bypass pins are as follows:

 $V_{CMO} = 1.5 \text{ V}$ 

 $V_{RP} = 2.0 \text{ V}$ 

 $V_{RN} = 1.0 \text{ V}$ 

#### **OF/DCS Pin**

Duty cycle stabilization and output data format are selectable using this quad state function pin. When enabled, duty cycle stabilization can compensate for clock inputs with duty cycles ranging from 30% to 70% and generate a stable internal clock, improving the performance of the part. With OF/DCS = VA the output data format is 2's complement and duty cycle stabilization is not used. With OF/DCS = AGND the output data format is offset binary and duty cycle stabilization is not used. With OF/DCS = (2/3)\*V<sub>A</sub> the output data format is 2's complement and duty cycle stabilization is applied to the clock. If OF/DCS is (1/3)\*V<sub>A</sub> the output data format is offset binary and duty cycle stabilization is applied to the clock. While the sense of this pin may be changed "on the fly," doing this is not recommended as the output data could be erroneous for a few clock cycles after this change is made.

Note: This signal has no effect when SPI\_EN is high and the serial control interface is enabled.

#### **DIGITAL INPUTS**

Digital CMOS compatible inputs consist of CLK, PD A, and PD B.

### **Clock Input**

The CLK controls the timing of the sampling process. To achieve the optimum noise performance, the clock input should be driven with a stable, low jitter clock signal in the range indicated in the Electrical Table. The clock input signal should also have a short transition region. This can be achieved by passing a low-jitter sinusoidal clock source through a high speed buffer gate. The trace carrying the clock signal should be as short as possible and should not cross any other signal line, analog or digital, not even at 90°.

The clock signal also drives an internal state machine. If the clock is interrupted, or its frequency is too low, the charge on the internal capacitors can dissipate to the point where the accuracy of the output data will degrade. This is what limits the minimum sample rate.

The clock line should be terminated at its source in the characteristic impedance of that line. Take care to maintain a constant clock line impedance throughout the length of the line. Refer to Application Note AN-905 (SNLA035) for information on setting characteristic impedance.

It is highly desirable that the the source driving the ADC clock pins only drive that pin. However, if that source is used to drive other devices, then each driven pin should be AC terminated with a series RC to ground, such that the resistor value is equal to the characteristic impedance of the clock line and the capacitor value is:

$$C \, \geq \, \frac{4 \, \times \, t_{\text{PD}} \, \times \, L}{Z_{\text{o}}}$$

#### where

- t<sub>PD</sub> is the signal propagation rate down the clock line
- "L" is the line length
- Z<sub>O</sub> is the characteristic impedance of the clock line

(6)This termination should be as close as possible to the ADC clock pin but beyond it as seen from the clock

source. Typical t<sub>PD</sub> is about 150 ps/inch (60 ps/cm) on FR-4 board material. The units of "L" and t<sub>PD</sub> should be the same (inches or centimeters).

The duty cycle of the clock signal can affect the performance of the A/D Converter. Because achieving a precise duty cycle is difficult, the ADC12DC105 has a Duty Cycle Stabilizer.



#### **DIGITAL OUTPUTS**

Digital outputs consist of the CMOS signals DA0-DA11, DB0-DB11, and DRDY.

The ADC12DC105 has 12 CMOS compatible data output pins corresponding to the converted input value for each channel, and a data ready (DRDY) signal that should be used to capture the output data. Valid data is present at these outputs while the PD pin is low. Data should be captured and latched with the rising edge of the DRDY signal.

Be very careful when driving a high capacitance bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through  $V_{DR}$  and DRGND. These large charging current spikes can cause on-chip ground noise and couple into the analog circuitry, degrading dynamic performance. Adequate bypassing, limiting output capacitance and careful attention to the ground plane will reduce this problem. The result could be an apparent reduction in dynamic performance.



Figure 22. Application Circuit

### POWER SUPPLY CONSIDERATIONS

The power supply pins should be bypassed with a 0.1  $\mu$ F capacitor and with a 100 pF ceramic chip capacitor close to each power pin. Leadless chip capacitors are preferred because they have low series inductance.

As is the case with all high-speed converters, the ADC12DC105 is sensitive to power supply noise. Accordingly, the noise on the analog supply pin should be kept below 100 mV<sub>P-P</sub>.

No pin should ever have a voltage on it that is in excess of the supply voltages, not even on a transient basis. Be especially careful of this during power turn on and turn off.



#### LAYOUT AND GROUNDING

Proper grounding and proper routing of all signals are essential to ensure accurate conversion. Maintaining separate analog and digital areas of the board, with the ADC12DC105 between these areas, is required to achieve specified performance.

Capacitive coupling between the typically noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry, and to keep the clock line as short as possible.

Since digital switching transients are composed largely of high frequency components, total ground plane copper weight will have little effect upon the logic-generated noise. This is because of the skin effect. Total surface area is more important than is total ground plane area.

Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. To maximize accuracy in high speed, high resolution systems, however, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. Even the generally accepted 90° crossing should be avoided with the clock line as even a little coupling can cause problems at high frequencies. This is because other lines can introduce jitter into the clock line, which can lead to degradation of SNR. Also, the high speed clock can introduce noise into the analog chain.

Best performance at high frequencies and at high resolution is obtained with a straight signal path. That is, the signal path through all components should form a straight line wherever possible.

Be especially careful with the layout of inductors and transformers. Mutual inductance can change the characteristics of the circuit in which they are used. Inductors and transformers should *not* be placed side by side, even with just a small part of their bodies beside each other. For instance, place transformers for the analog input and the clock input at 90° to one another to avoid magnetic coupling.

The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (e.g., a filter capacitor) connected between the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane.

All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed in the analog area of the board. All digital circuitry and dynamic I/O lines should be placed in the digital area of the board. The ADC12DC105 should be between these two areas. Furthermore, all components in the reference circuitry and the input signal chain that are connected to ground should be connected together with short traces and enter the ground plane at a single, quiet point. All ground connections should have a low inductance path to ground.

#### **DYNAMIC PERFORMANCE**

To achieve the best dynamic performance, the clock source driving the CLK input must have a sharp transition region and be free of jitter. Isolate the ADC clock from any digital circuitry with buffers, as with the clock tree shown in Figure 23. The gates used in the clock tree must be capable of operating at frequencies much higher than those used if added jitter is to be prevented.

As mentioned in Section Clock Input, it is good practice to keep the ADC clock line as short as possible and to keep it well away from any other signals. Other signals can introduce jitter into the clock signal, which can lead to reduced SNR performance, and the clock can introduce noise into other lines. Even lines with 90° crossings have capacitive coupling, so try to avoid even these 90° crossings of the clock line.



Figure 23. Isolating the ADC Clock from other Circuitry with a Clock Tree

## SNAS469B - SEPTEMBER 2008 - REVISED MARCH 2013



# **REVISION HISTORY**

| Changes from Revision A (March 2013) to Revision B |                                                    |   |    |  |
|----------------------------------------------------|----------------------------------------------------|---|----|--|
| •                                                  | Changed layout of National Data Sheet to TI format | · | 19 |  |



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device     | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|----------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ADC12DC105CISQ/NOPB  | ACTIVE     | WQFN         | NKA                | 60   | 2000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -45 to 85    | 12DC105<br>CISQ         | Samples |
| ADC12DC105CISQE/NOPB | ACTIVE     | WQFN         | NKA                | 60   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -45 to 85    | 12DC105<br>CISQ         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

## **TAPE AND REEL INFORMATION**





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADC12DC105CISQ/NOPB      | WQFN            | NKA                | 60 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |
| ADC12DC105CISQE/<br>NOPB | WQFN            | NKA                | 60 | 250  | 178.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |

www.ti.com 9-Aug-2022



## \*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC12DC105CISQ/NOPB      | WQFN         | NKA             | 60   | 2000 | 356.0       | 356.0      | 35.0        |
| ADC12DC105CISQE/<br>NOPB | WQFN         | NKA             | 60   | 250  | 208.0       | 191.0      | 35.0        |





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated