

## LM3630A

ZHCSBI3-APRIL 2013

# LM3630A 高效双灯串白光发光二级管 (LED) 驱动器

查询样品: LM3630A

## 特性

- 驱动多达 2 灯串 LED (每个灯串有 10 个串联的 LED)
- 效率高达 87%
- 8 位 I<sup>2</sup>C 兼容可编程指数或线性亮度控制
- 针对内容自适应亮度控制 (CABC) 操作的脉宽调制 (PWM) 亮度控制
- 每个灯串的单独电流控制
- 针对 LED 的真正关断隔离
- 内部软启动限制了浪涌电流
- 2.3V 至 5.5V 的宽输入电压范围
- 自适应净空
- 可编程 16V/24V/32V/40V 过压保护
- 具有可选额外偏移的 500kHz 或 1MHz 的可选升压 频率
- 半高 12 焊锡凸点芯片级球栅阵列 (DSBGA) 封装
- 解决方案尺寸 32mm<sup>2</sup>

## 应用范围

- 智能手机 LCD 背光
- LCD + 键盘照明

## **TYPICAL APPLICATION CIRCUIT**

### 说明

LM3630A 是一款电流模式升压转换器,此转换器为每 串具有 10 个 LED 的两个灯串供电并控制其中的电 流。可通过一个 I<sup>2</sup>C 兼容接口完成设定。最大 LED 电流可在 5mA 至 28.5mA 的范围内调节。在任一指 定的最大 LED 电流情况下,可使用 256 个指数或线性 调光步长来进一步调节 LED 亮度。此外,可启用脉宽 调制 ("PWM") 亮度控制,以实现通过一个逻辑电平 PWM 信号来调整 LED 电流。

可在 500kHz 时设定升压开关频率以实现低开关损耗性能,或者在 1MHz 时使用微型半高电感器。可将这些频率的偏移设定为 10%。在 16V,24V,32V 或 40V时可设定过压保护以适应多种 LED 配置以及肖特基二极管/输出电容器组合的需要。

此器件在 2.3V 至 5.5V 的运行电压范围和 -40℃ 至 +85℃ 的温度范围内运转。 LM3630A 采用超小型 12 焊锡凸点 DSBGA 封装。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

TEXAS INSTRUMENTS

ZHCSBI3-APRIL 2013

www.ti.com.cn

## TYPICAL PCB LAYOUT



Figure 1. Typical PCB Layout (2 x 10 LED Application)

### **CONNECTION DIAGRAM**



Figure 2. Package Number YFQ12HNA

### **AVAILABLE OPTIONS**

| PART NUMBER | PACKAGE MARKING <sup>(1)</sup> | PACKAGE | SUPPLIED AS             |  |
|-------------|--------------------------------|---------|-------------------------|--|
| LM3630ATME  | YM                             |         | 250 Units, Tape & Reel  |  |
| LM3630ATMX  | D6                             | FQIZHNA | 3000 Units, Tape & Reel |  |

(1) YM = Date Code.



## LM3630A

ZHCSBI3-APRIL 2013

|      | Pall Name Description |                                                                                                                                                                                                                     |  |  |  |  |  |
|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Ball | Name                  | Description                                                                                                                                                                                                         |  |  |  |  |  |
| A1   | SDA                   | Serial Data Connection for I <sup>2</sup> C-Compatible Interface                                                                                                                                                    |  |  |  |  |  |
| A2   | SCL                   | Serial Clock Connection for I <sup>2</sup> C-Compatible Interface                                                                                                                                                   |  |  |  |  |  |
| A3   | SW                    | Inductor Connection, Diode Anode Connection, and Drain Connection for Internal NFET.<br>Connect the inductor and diode as close as possible to SW to reduce inductance and capacitive<br>coupling to nearby traces. |  |  |  |  |  |
| B1   | HWEN                  | Logic High Hardware Enable                                                                                                                                                                                          |  |  |  |  |  |
| B2   | INTN                  | Interrupt output for fault status change. Open drain active low signal.                                                                                                                                             |  |  |  |  |  |
| B3   | GND                   | Ground                                                                                                                                                                                                              |  |  |  |  |  |
| C1   | PWM                   | External PWM Brightness Control Input                                                                                                                                                                               |  |  |  |  |  |
| C2   | SEL                   | Selects I <sup>2</sup> C-compatible address. Ground selects 7-bit address 36h. VIN selects address 38h.                                                                                                             |  |  |  |  |  |
| C3   | IN                    | Input Voltage Connection. Connect a 2.3V to 5.5V supply to IN and bypass to GND with a 2.2 $\mu F$ or greater ceramic capacitor.                                                                                    |  |  |  |  |  |
| D1   | OVP                   | Output Voltage Sense Connection for Over Voltage Sensing. Connect OVP to the positive terminal of the output capacitor.                                                                                             |  |  |  |  |  |
| D2   | ILED2                 | Input Terminal to Internal Current Sink #2.                                                                                                                                                                         |  |  |  |  |  |
| D3   | ILED1                 | Input Terminal to Internal Current Sink #1.                                                                                                                                                                         |  |  |  |  |  |



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



www.ti.com.cn

### ABSOLUTE MAXIMUM RATINGS (1) (2)

|                                           |                                                                              | VALUE              | UNIT |
|-------------------------------------------|------------------------------------------------------------------------------|--------------------|------|
| IN, HWEN, PWM, SCL, SDA, INTN, SEL to GND |                                                                              | -0.3 to 6.0        | V    |
| SW, OVP, ILED1, ILED2 to GND              |                                                                              | -0.3 to 45         |      |
|                                           | Continuous Power Dissipation (3)                                             | Internally Limited |      |
|                                           | Maximum Junction Temperature                                                 | 150                |      |
|                                           | Storage Temperature Range                                                    | −45 to +150        |      |
| T <sub>(J-MAX</sub> )                     | Maximum Lead Temperature (Soldering) <sup>(4)</sup><br>Vapor Phase (60 sec.) | 215                | °C   |
|                                           | Maximum Lead Temperature (Soldering) <sup>(4)</sup><br>Infrared (15 sec.)    | 220                |      |
| ESD Dating <sup>(5)</sup>                 | Human Body Model                                                             | 2                  | kV   |
|                                           | Charged Device Mod                                                           | 500                | V    |
| Operating Ratings <sup>(1) (2)</sup>      | ·                                                                            |                    |      |
| V <sub>IN</sub>                           | Input Voltage Range                                                          | 2.3 to 5.5         | V    |
| T <sub>A</sub>                            | Operating Ambient Temperature Range <sup>(6)</sup>                           | -40 to +85         | °C   |
| Thermal Properties                        | ·                                                                            |                    |      |
| θ <sub>JA</sub>                           | Junction-to-Ambient Thermal Resistance, YFQ12 package $^{\left(7\right)}$    | 78.1               | °C/W |

Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 All voltages are with respect to the potential at the GND pin.

(3) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_J = 140^{\circ}$ C (typ.) and disengages at  $T_J = 125^{\circ}$ C (typ.).

(4) For detailed soldering specifications and information, please refer to Texas Instruments Application Note 1112: DSBGA Wafer Level Chip Scale Package (AN-1112)

(5) The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. (MIL-STD-883 3015.7).

(6) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (θ<sub>JA</sub> × P<sub>D-MAX</sub>).

(7) Junction-to-ambient thermal resistance is highly dependent on application and board layout. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design. For more information, please refer to Texas Instruments Application Note 1112: DSBGA Wafer Level Chip Scale Package.



www.ti.com.cn

### ELECTRICAL CHARACTERISTICS (1)

Limits in standard typeface are for  $T_A = 25^{\circ}$ C, and limits **in boldface** type apply over the full operating ambient temperature range ( $-40^{\circ}$ C  $\leq T_A \leq +85^{\circ}$ C). Unless otherwise specified,  $V_{IN} = 3.6$ V.

| Symbol                   | Parameter                                        | Condition                                                                                                                                                                                                      |                                                | Min  | Тур  | Max             | Units |  |
|--------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------|------|-----------------|-------|--|
| ILED1, ILED2             | Output Current Regulation                        | $2.5V \le V_{IN} \le 5.5V$ , Full Scale Current = 20 mA                                                                                                                                                        |                                                | 19   | 20   | 21              | mA    |  |
| 1                        | ILED1 to ILED2 Current                           | $2.5V \le V_{IN} \le 5.5V$ , ILED = 10 mA, TA = +25°C                                                                                                                                                          | ILED1 on A                                     | -1   | 0.5  | 1               | %     |  |
| IMATCH                   | Matching <sup>(2)</sup>                          | $2.5V \le V_{IN} \le 5.5V$ , ILED = 10 mA, 0°C $\le T_A \le +70°C$                                                                                                                                             | ILED2 on B                                     | -2.5 | 0.5  | 2.5             |       |  |
| V <sub>REG_CS</sub>      | Regulated Current Sink<br>Headroom Voltage       | ILED = 5 mA                                                                                                                                                                                                    |                                                |      | 250  |                 | m)/   |  |
| V <sub>HR</sub>          | Current Sink Minimum<br>Headroom Voltage         | ILED = 95% of nominal, IL                                                                                                                                                                                      | ED = 20 mA                                     |      | 160  | 240             | IIIV  |  |
| R <sub>DSON</sub>        | NMOS Switch On<br>Resistance                     | I <sub>SW</sub> = 100 mA                                                                                                                                                                                       |                                                |      | 0.25 |                 | Ω     |  |
|                          |                                                  |                                                                                                                                                                                                                |                                                | 480  | 600  | 720             |       |  |
|                          | NMOS Switch Current                              |                                                                                                                                                                                                                |                                                | 640  | 800  | 960             | ~ ^   |  |
| 'CL                      | Limit                                            | $2.5V \leq V_{\rm IN} \leq 5.5V$                                                                                                                                                                               |                                                | 800  | 1000 | 1200            | ША    |  |
|                          |                                                  |                                                                                                                                                                                                                |                                                | 960  | 1200 | 1440            |       |  |
|                          |                                                  | ON Threshold, $2.3V \le V_{IN}$                                                                                                                                                                                | ≤ 5.5V, 24V option                             | 23   | 24   | 25              |       |  |
| V <sub>OVP</sub>         | Output Over-Voltage                              | ON Threshold, 2.3V ≤ V <sub>IN</sub> :                                                                                                                                                                         | ≤ 5.5V, 40V option                             | 39   | 41   | 44              | V     |  |
|                          | FIOLECIION                                       | Hysteresis                                                                                                                                                                                                     |                                                |      | 1    |                 |       |  |
| f <sub>SW</sub> Switchir | Switching Frequency                              |                                                                                                                                                                                                                | 560 kHz shift = 1                              | 538  | 560  | 582             | - kHz |  |
|                          |                                                  | $2.5V \le V_{\rm IN} \le 5.5V$                                                                                                                                                                                 | 500 kHz shift = 0                              | 481  | 500  | 518             |       |  |
|                          |                                                  |                                                                                                                                                                                                                | 1.12 MHz shift = 1                             | 1077 | 1120 | 1163            |       |  |
|                          |                                                  |                                                                                                                                                                                                                | 1MHz shift = 0                                 | 962  | 1000 | 1038            |       |  |
| D <sub>MAX</sub>         | Maximum Duty Cycle                               |                                                                                                                                                                                                                |                                                |      | 94   |                 | %     |  |
| Ι <sub>Q</sub>           | Quiescent Current into<br>Device, Not Switching. | V <sub>IN</sub> = 3.6V                                                                                                                                                                                         | ILED1 = ILED2 =<br>20mA, Feedback<br>disabled. |      | 350  |                 | μA    |  |
| I <sub>SHDN</sub>        | Shutdown Current                                 | 2.3V ≤ V <sub>IN</sub> ≤ 5.5V                                                                                                                                                                                  | HWEN = VIN, I <sup>2</sup> C<br>Shutdown       |      | 1    | 4               |       |  |
|                          |                                                  |                                                                                                                                                                                                                | HWEN = GND                                     |      | 1    | 4               | μA    |  |
| I <sub>LED_MIN</sub>     | Minimum LED Current in ILED1 or ILED2            | Full Scale Current = 20 mA<br>Exponential Mapping Mode                                                                                                                                                         | A, BRT = 0x01,<br>e                            |      | 13   |                 |       |  |
| -                        | Thermal Shutdown                                 |                                                                                                                                                                                                                |                                                |      | +140 |                 | °C    |  |
| 'SD                      | Hysteresis                                       |                                                                                                                                                                                                                |                                                |      | 15   |                 | C     |  |
| twait                    | Initialization Timing                            | Time period to wait from the assertion of HWEN<br>or after Software Reset, before an I <sup>2</sup> C transaction<br>will be ACK'ed. During this time period an I <sup>2</sup> C<br>transaction will be NAK'ed |                                                | 1    |      |                 | ms    |  |
| Logic Inputs (I          | PWM, HWEN, SEL, SCL, SC                          | DA)                                                                                                                                                                                                            |                                                |      |      |                 |       |  |
| VIL                      | Input Logic Low                                  |                                                                                                                                                                                                                |                                                | 0    |      | 0.4             | V     |  |
| V <sub>IH</sub>          | Input Logic High                                 | -                                                                                                                                                                                                              |                                                | 1.2  |      | V <sub>IN</sub> | v     |  |
| V <sub>OL</sub>          | Output Logic Low (SDA,<br>INTN)                  | 2.3V ≤ V <sub>IN</sub>                                                                                                                                                                                         | ≤ 5.5V                                         |      |      | 400             | mV    |  |
| f <sub>PWM</sub>         | PWM Input Frequency                              |                                                                                                                                                                                                                |                                                | 10   |      | 80              | kHz   |  |
|                          | Innut Conscitones                                | SDA                                                                                                                                                                                                            | 4                                              |      | 4.5  |                 | ~ [   |  |
| CIN                      | input Capacitance                                | SCI                                                                                                                                                                                                            | _                                              |      | 5.0  |                 | pr    |  |

Min and Max limits are specified by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most (1)

likely norm. Unless otherwise specified, conditions for typical specifications are:  $V_{IN} = 3.6V$  and  $T_A = +25^{\circ}C$ . LED current sink matching between LED1 and LED2 is given by taking the difference between  $I_{LED1}$  and  $I_{LED2}$  and dividing by the average. This simplifies to  $(I_{LED1} - I_{LED2})/(I_{LED1} + I_{LED2}) \times 2$  at  $I_{LED} = 10$  mA.  $I_{LED1}$  is driven by Bank A and  $I_{LED2}$  is driven by Bank B. (2)

TEXAS INSTRUMENTS

www.ti.com.cn

#### ZHCSBI3-APRIL 2013

## ELECTRICAL CHARACTERISTICS <sup>(1)</sup> (continued)

Limits in standard typeface are for  $T_A = 25^{\circ}$ C, and limits **in boldface** type apply over the full operating ambient temperature range ( $-40^{\circ}$ C  $\leq T_A \leq +85^{\circ}$ C). Unless otherwise specified,  $V_{IN} = 3.6$ V.

| Symbol                      | Parameter                             | Condition               | Min | Тур | Max | Units |
|-----------------------------|---------------------------------------|-------------------------|-----|-----|-----|-------|
| I <sup>2</sup> C-Compatible | e Timing Specifications (S            | CL, SDA) <sup>(3)</sup> |     |     |     |       |
| t <sub>1</sub>              | SCL (Clock Period)                    |                         | 2.5 |     |     | μs    |
| t <sub>2</sub>              | Data in Setup Time to SCL High        |                         | 100 |     |     |       |
| t <sub>3</sub>              | Data in Setup Time to<br>SCL Low      |                         | 0   |     |     |       |
| t <sub>4</sub>              | SDA Low Setup Time to SCL Low (Start) |                         | 100 |     |     | ns    |
| t <sub>5</sub>              | SDA High Hold Time to SCL High (Stop) |                         | 100 |     |     |       |

(3) SCL and SDA must be glitch-free in order for proper brightness to be realized.

#### TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = +25^{\circ}C$ , ILED Full Scale = 20.0mA unless specified otherwise.



Boost and LED Efficiency at VIN = 3.6V, 2p6s, Freq=500kHz, L= $22\mu$ H



Boost and LED Efficiency at VIN = 2.7V, 2p6s, Freq=500kHz, L=22uH



Boost and LED Efficiency at VIN = 4.2V, 2p6s, Freq=500kHz, L=22uH





ZHCSBI3-APRIL 2013

#### www.ti.com.cn

#### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

T<sub>A</sub> = +25°C, ILED Full Scale = 20.0mA unless specified otherwise. Boost and LED Efficiency at VIN = 5.5V, 2p6s, Freq=500kHz, L=22uH







Boost and LED Efficiency at VIN = 2.7V, 2p6s, Freq=500kHz, L=10uH



Boost and LED Efficiency at VIN = 4.2V, 2p6s, Freq=500kHz, L=10uH



Boost and LED Efficiency at VIN = 3.6V, 2p6s, Freq=500kHz, L=10uH





Boost and LED Efficiency at VIN = 5.5V, 2p6s, Freq=500kHz, L=10uH

ZHCSBI3-APRIL 2013





www.ti.com.cn

8



ZHCSBI3-APRIL 2013











Boost and LED Efficiency at VIN = 2.5V, 2p10s, Freq=1MHz, L=10uH





Boost and LED Efficiency at VIN = 5.5V, 1p10s, Freq=500kHz, L=10uH



Boost and LED Efficiency at VIN = 2.7V, 2p10s, Freq=1MHz,



ZHCSBI3-APRIL 2013

### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

T<sub>A</sub> = +25°C, ILED Full Scale = 20.0mA unless specified otherwise. Boost and LED Efficiency at VIN = 3.6V, 2p10s, Freq=1MHz, L=10uH







Boost and LED Efficiency at VIN = 4.2V, 2p10s, Freq=1MHz, 90



Boost and LED Efficiency at VIN = 2.7V, 2p10s, Freq=500kHz, L=10uH



Boost and LED Efficiency at VIN = 4.2V, 2p10s, Freq=500kHz, L=10uH





www.ti.com.cn



ZHCSBI3-APRIL 2013

#### www.ti.com.cn

### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**









IOUT across VIN, 2p6s, Freg=500kHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA



IIN across VIN, 2p6s, Freq=500kHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA



VOUT across VIN, 2p6s, Freq=500kHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA



PWR\_OUT across VIN, 2p6s, Freq=500kHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA





450

400

350

300 (mA)

250 I\_Inductor (

200

150 100

50

0

0

2 7V

3.6V

4.2V

5.5

20

2p6s,L=10uH,Freq=500kHz

3.05V

 $T_A$  = +25°C, ILED Full Scale = 20.0mA unless specified otherwise.

ILED across VIN, 2p6s, Freg=500kHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA











Brightness %

Figure 38.

60

40

I\_Inductor across VIN, 2p6s, Freq=500kHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA









www.ti.com.cn

100

LED1 & 2 On DACA

80

I\_Inductor vs VIN



## LM3630A

ZHCSBI3-APRIL 2013









PWR\_IN across VIN, 2p10s, Freq=1MHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA



ILED across VIN, 2p6s, Freq=500kHz, L=10uH, LED1 on DACA, LED2 on DACB, ILED Full Scale=28.5mA 30 2.7V 3.05V 3.6V 25 4 2V 5.5V 20 2p6s, L=10uH,Freq=500kHz LED (mA) 15 10 LED1 DACA 5 LED2 DACB ILED vs VIN 0 60 20 40 100 0 80 Brightness % Figure 44.

IIN across VIN, 2p10s, Freq=1MHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA



VOUT across VIN, 2p10s, Freq=1MHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA



LM3630A













IIN across VIN, 2p10s, Freq=1MHz, L=10uH, LED1 on DACA, LED2 on DACB, ILED Full Scale=28.5mA



I\_Inductor across VIN, 2p10s, Freq=1MHz, L=10uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA









www.ti.com.cn



## LM3630A

ZHCSBI3-APRIL 2013













ILED across VIN, 2p10s, Freq=1MHz, L=10uH, LED1 on DACA, LED2 on DACB, ILED Full Scale=28.5mA







IIN across VIN, 2p6s, Freq=500kHz, L=22uH, LED1 & 2 on DACA, ILED Full Scale=28.5mA





**TYPICAL PERFORMANCE CHARACTERISTICS (continued)** 

www.ti.com.cn



ZHCSBI3-APRIL 2013













PWR\_IIN across VIN, 2p6s, Freq=500kHz, L=22uH, LED1 on DACA, LED2 on DACB, ILED Full Scale=28.5mA



IOUT across VIN, 2p6s, Freq=500kHz, L=22uH, LED1 on DACA, LED2 on DACB, ILED Full Scale=28.5mA



ILED across VIN, 2p6s, Freq=500kHz, L=22uH, LED1 on DACA, LED2 on DACB, ILED Full Scale=28.5mA



TEXAS INSTRUMENTS

ZHCSBI3-APRIL 2013

www.ti.com.cn

## **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

 $T_A$  = +25°C, ILED Full Scale = 20.0mA unless specified otherwise.

I\_Inductor across VIN, 2p6s, Freq=500kHz, L=22uH, LED1 on DACA, LED2 on DACB, ILED Full Scale=28.5mA





ZHCSBI3-APRIL 2013

www.ti.com.cn

## FUNCTIONAL DESCRIPTION



### Operation

The LM3630A provides the power for two high-voltage LED strings (up to 40V at 28.5 mA each). The two highvoltage LED strings are powered from an integrated asynchronous boost converter. The device is programmable over an I<sup>2</sup>C-compatible interface. Additional features include a PWM input for content adjustable brightness control, programmable switching frequency, and programmable over voltage protection (OVP).

#### **Control Bank Mapping**

Control of the LM3630A's current sinks is not done directly, but through the programming of Control Banks. The current sinks are then assigned to the programmed Control Bank (see Figure 74). Both current sinks can be assigned to Control Bank A or LED1 can use Control Bank A while LED2 uses Control Bank B. Assigning LED1 to Control Bank A and LED2 to Control Bank B allows for better LED current matching. Assigning each current sink to different control banks allows for each current sink to be programmed with a different current or have the PWM input control a specific current sink.

TEXAS INSTRUMENTS

www.ti.com.cn



Figure 74. Control Diagram

| Table 1 | Bank | Configuration | Fxamp  | les-Register  | Values |
|---------|------|---------------|--------|---------------|--------|
|         | Dank | ooninguration | слаттр | ico-itegiotei | Values |

| Registers to<br>Program | ILED1 on A, ILED2 on B with<br>PWM Dimming <sup>(1)</sup> | ILED1 and ILED2 on A with PWM<br>Dimming | ILED1 on A with PWM<br>ILED2 on B no PWM        |
|-------------------------|-----------------------------------------------------------|------------------------------------------|-------------------------------------------------|
| Control                 | 1EH linear or 06h exp                                     | 15h linear or 05h exp                    | 1EH linear or 06h exp                           |
| Configuration           | 1Bh                                                       | 09h                                      | 19h                                             |
| Brightness A            | used for A                                                | used for both                            | used for A                                      |
| Brightness B            | used for B                                                | not used                                 | used for B<br>(A and B do not have to be equal) |

(1) LED current matching is specified using this configuration.

#### **PWM Input Polaritiy**

The PWM Input can be set for active high (default) or active low polarity. With active low polarity the LED current is a function of the negative duty cycle at PWM.

#### **HWEN** Input

HWEN is the global hardware enable to the LM3630A. HWEN must be pulled high to enable the device. HWEN is a high-impedance input so it cannot be left floating. When HWEN is pulled low the LM3630A is placed in shutdown and all the registers are reset to their default state.

#### SEL Input

SEL is the select pin for the serial bus device address. When this pin is connected to ground, the seven-bit device address is 36H. When this pin is tied to the VIN power rail, the device address is 38H.

#### **INTN Output**

The INTN pin is an open drain active low output signal which will indicate detected faults. The signal will assert low when either OCP, OVP, or TSD is detected by the LED driver. The Interrupt Enable register must be set to connect these faults to the INTN pin.



#### **Boost Converter**

The high-voltage boost converter provides power for the two current sinks (ILED1 and ILED2). The boost circuit operates using a 10  $\mu$ H to 22  $\mu$ H inductor and a 1 $\mu$ F output capacitor. The selectable 500 kHz or 1MHz switching frequency allows for the use of small external components and provides for high boost converter efficiency. Both LED1 and LED2 feature an adaptive voltage regulation scheme where the feedback point (LED1 or LED2) is regulated to a minimum of 300 mV. When there are different voltage requirements in both high-voltage LED strings, because of different programmed voltages or string mismatch, the LM3630A will regulate the feedback point of the highest voltage string to 300 mV and drop the excess voltage of the lower voltage string across the lower strings current sink.

#### **Boost Switching Frequency Select**

The LM3630A's boost converter can have a 1MHz or 500 kHz switching frequency. For a 500 kHz switching frequency the inductor must be between 10  $\mu$ H and 22  $\mu$ H. For the 1MHz switching frequency the inductor can be between 10  $\mu$ H and 22  $\mu$ H. Additionally there is a Frequency Shift bit which will offset the frequency approximately 10%. For the 500 kHz setting, Shift = 0. The boost frequency is shifted to 560 kHz when Shift = 1. For the 1MHz setting, Shift = 0. The boost frequency is shifted to 1120 kHz when Shift = 1.

#### Adaptive Headroom

Reference Figure 75 and Figure 76 for the following description.

The adaptive headroom circuit controls the Boost output voltage to provide the minimal headroom voltage necessary for the current sinks to provide the specified ILED current. The headroom voltage is fed back to the Error Amplifier to dynamically adjust the Boost output voltage. The Error Amplifier's reference voltage is adjusted as the brightness level is changed, since the currents sinks require less headroom at lower ILED currents than at higher ILED currents. Note that the VHR Min block dynamically selects the LED string that requires the higher Boost voltage to maintain the ILED current, this string will have the lower headroom voltage. In Figure 76 this is LED string 2. The headroom voltage on LED string 1 is higher, but this is due to LED string 2 have an overall higher forward voltage than LED string 1. LED strings that have closely matched forward voltages will have closely matched headroom voltages and better overall efficiency.

In a single string LED configuration the Feedback enable must be enabled for only that string (LED1 or LED2). The adaptive headroom circuit is control by that single string. In a two string LED configuration the Feedback enable must be enabled for both strings (LED1 and LED2). The VHR Min block then dynamically selects the LED string to control the adaptive headroom circuit.

ZHCSBI3-APRIL 2013



www.ti.com.cn







Figure 76. Typical Headroom Voltage Curves



#### Current Sinks

ZHCSBI3-APRIL 2013

LED1 and LED2 control the current up to a 40V LED string voltage. Each current sink has 5-bit full-scale current programmability and 8-bit brightness control. Either current sink has its current set through a dedicated brightness register and can additionally be controlled via the PWM input.

#### **Current String Biasing**

Each current string can be powered from the LM3630A's boost or from an external source. When powered from an external source the feedback input for either current sink can be disabled in the Configuration register so it no longer controls the boost output voltage.

#### Full-Scale LED Current

The LM3630A's full-scale current is programmable with 32 different full scale levels. The full-scale current is the LED current in the control bank when the brightness code is at max code (0xFF). The 5 bit full-scale current vs code is given by the following equation:

ILED FULLSCALE = 5 mA + Code x 0.75 mA

With a maximum full-scale current of 28.5 mA.

#### **Brightness Register**

Each control bank has its own 8-bit brightness register. The brightness register code and the full-scale current setting determine the LED current depending on the programmed mapping mode.

#### **Exponential Mapping**

In exponential mapping mode the brightness code to backlight current transfer function is given by the equation:

$$I_{\text{LED}} = I_{\text{LED}} \text{ FULLSCALE } \times 0.85^{\left[\frac{44}{6.81818}\right]} \times D_{\text{PWM}}$$

Where ILED FULLSCALE is the full-scale LED current setting, Code is the backlight code in the brightness register, and DPWM is the PWM input duty cycle. Figure 77 and Figure 78 show the approximate backlight code to LED current response using exponential mapping mode. Figure 77 shows the response with a linear Y axis, and Figure 78 shows the response with a logarithmic Y axis. In exponential mapping mode the current ramp (either up or down) appears to the human eye as a more uniform transition then the linear ramp. This is due to the logarithmic response of the eye.



Figure 77. Exponential Mapping Mode (Linear Scale)

(2)

(1)





Figure 78. Exponential Mapping Mode (Log Scale)

#### **Linear Mapping**

In linear mapping mode the brightness code to backlight current has a linear relationship and follows the equation:

$$I_{LED} = I_{LED_FULLSCALE} \times \frac{1}{255} \times Code \times D_{PWM}$$

(3)

Where  $I_{LED\_FULLSCALE}$  is the full scale LED current setting, Code is the backlight code in the brightness register, and DPWM is the PWM input duty cycle. Figure 79 shows the backlight code to LED current response using linear mapping mode. The Configuration register must be set to enable linear mapping.



Figure 79. Linear Mapping Mode

### **LED Current Ramping**

#### Startup/Shutdown Ramp

The LED current turn on time from 0 to the initial LED current set-point is programmable. Similarly, the LED current shutdown time to 0 is programmable. Both the startup and shutdown times are independently programmable with 8 different levels. The Startup times are independently programmable from the Shutdown times, but not independently programmable for each Control bank. For example, programming a Start-up or Shutdown time, programs the same ramp time for each Control Bank. The Startup time is used when the device is first enabled to a non-zero brightness value. The Shutdown time is used when the brightness value is programmed to zero. If HWEN is used to disable the device, the action is immediate and the Shutdown time is not used. The zero code does take a small amount of time which is approximately 0.5 ms.

#### Table 2. Startup/Shutdown Times

| Code | Startup Time | Shutdown Time |  |
|------|--------------|---------------|--|
| 000  | 4 ms         | 0             |  |

ZHCSBI3-APRIL 2013

www.ti.com.cn

#### Table 2. Startup/Shutdown Times (continued)

| Code | Startup Time | Shutdown Time |  |  |
|------|--------------|---------------|--|--|
| 001  | 261 ms       | 261 ms        |  |  |
| 010  | 522 ms       | 522 ms        |  |  |
| 011  | 1.045s       | 1.045s        |  |  |
| 100  | 2.091s       | 2.091s        |  |  |
| 101  | 4.182s       | 4.182s        |  |  |
| 110  | 8.364s       | 8.364s        |  |  |
| 111  | 16.73s       | 16.73s        |  |  |

#### Run-Time Ramp

Current ramping from one brightness level to the next is programmable. There are 8 different ramp up times and 8 different ramp down times. The ramp up time is independently programmable from the ramp down time, but not independently programmable for each Control Bank. For example, programming a ramp up time or a ramp down time will program the same ramp time for each control bank. The run time ramps are used whenever the device is enabled with a non-zero brightness value and a new non-zero brightness value is written.

| Code | Ramp-Up Time | Ramp-Down Time |  |  |
|------|--------------|----------------|--|--|
| 000  | 0            | 0              |  |  |
| 001  | 261 ms       | 261 ms         |  |  |
| 010  | 522 ms       | 522 ms         |  |  |
| 011  | 1.045s       | 1.045s         |  |  |
| 100  | 2.091s       | 2.091s         |  |  |
| 101  | 4.182s       | 4.182s         |  |  |
| 110  | 8.364s       | 8.364s         |  |  |
| 111  | 16.73s       | 16.73s         |  |  |

#### Table 3. LED Current Run Ramp Times

#### **Test Features**

The LM3630A contains an LED open, an LED short, and Over Voltage manufacturing fault detection. This fault detection is designed to be used during the manufacturing process only and not normal operation. These faults do not set the INTN pin.

#### Open LED String (LED1 and LED2)

An open LED string is detected when the voltage at the input to either LED1 or LED2 has fallen below 200 mV **and** the boost output voltage has hit the OVP threshold. This test assumes that the LED string that is being detected for an open is being powered from the boost output (Feedback Enabled). For an LED string not connected to the boost output, and connected to another voltage source, the boost output would not trigger the OVP flag. In this case an open LED string would not be detected.

#### Shorted LED String

The LM3630A features an LED short fault flag indicating if either of the LED strings have experienced a short. There are two methods that can trigger a short in the LED strings

- 1. An LED current sink with feedback enabled and the difference between OVP input and the LED current sink input voltage goes below 1V.
- 2. An LED current sink is configured with feedback disabled (not powered from the boost output) and the difference between VIN and the LED current sink input voltage goes below 1V.



#### **Over-Voltage Protection (Manufacturing Fault Detection and Shutdown)**

The LM3630A provides an Over-Voltage Protection (OVP) mechanism specifically for manufacturing test where a display may not be connected to the device. The over voltage protection threshold (OVP) on the LM3630A has 4 different programmable options (16V, 24V, 32V, and 40V). The manufacturing protection is enabled in the Fault Status register bit 0. When enabled, this feature will cause the boost converter to shutdown anytime the selected OVP threshold is exceeded. The OVP\_fault bit in the Fault Status register will be set to one. The boost converter will not resume operation until the LM3630A is reset with either a write to the Software Reset bit in the Software Reset register or a cycling of the HWEN pin. The reset will clear the fault.

### **Fault Flags/Protection Features**

The Interrupt Status register contains the status of the protection circuits of the LM3630A. The corresponding bits will be set to one if an OVP, OCP, or TSD event occurs. These faults do set the INTN pin when the corresponding bit is set in the Interrupt Enable register.

#### **Over-Voltage Protection (Inductive Boost Operation)**

The over-voltage protection threshold (OVP) on the LM3630A has 4 different programmable options (16V, 24V, 32V, and 40V). Over voltage protection protects the device and associated circuitry from high voltages in the event the feedback enabled LED string becomes open. During normal operation, the LM3630A's inductive boost converter will boost the output up so as to maintain at least 300 mV at the active current sink inputs. When a high-voltage LED string becomes open the feedback mechanism is broken, and the boost converter will inadvertently over boost the output. When the output voltage reaches the over voltage protection (OVP) threshold the boost converter will stop switching, thus allowing the output node to discharge. When the output discharges to VOVP – 1V the boost converter will begin switching again. The OVP sense is at the OVP pin, so this pin must be connected directly to the inductive boost output capacitor's positive terminal.

For current sinks that have feedback disabled the over voltage sense mechanism is not in place to protect from potential over-voltage conditions. In this situation the application must ensure that the voltage at LED1 or LED2 doesn't exceed 40V.

The default setting for OVP is set at 24V. For applications that require higher than 24V at the boost output the OVP threshold will have to be programmed to a higher level at power up.

#### Current Limit

The switch current limit for the LM3630A's inductive boost is set at 1A. When the current through the NFET switch hits this over current protection threshold (OCP) the device turns the NFET off and the inductor's energy is discharged into the output capacitor. Switching is then resumed at the next cycle. The current limit protection circuitry can operate continuously each switch cycle. The result is that during high output power conditions the device can continuously run in current limit. Under these conditions the LM3630A's inductive boost converter stops regulating the headroom voltage across the high voltage current sinks. This results in a drop in the LED current.

#### **Thermal Shutdown**

The LM3630A contains thermal shutdown protection. In the event the die temperature reaches +140°C, the boost power supply and current sinks will shut down until the die temperature drops to typically +125°C.

#### **Initialization Timing**

#### Initialization Timing with HWEN tied to VIN

If the HWEN input is tied to VIN, then the  $t_{WAIT}$  time starts when VIN crosses 2.5V as shown below. The initial I<sup>2</sup>C transaction can occur after the  $t_{WAIT}$  time expires. Any I<sup>2</sup>C transaction during the  $t_{WAIT}$  period will be NAK'ed.





#### Initialization Timing with HWEN driven by GPIO

If the HWEN input is driven by a GPIO then the t<sub>WAIT</sub>time starts when HWEW crosses 1.2V as shown below. The initial I<sup>2</sup>C transaction can occur after the t<sub>WAIT</sub> time expires. Any I<sup>2</sup>C transaction during the t<sub>WAIT</sub> period will be NAK'ed



Figure 81. Initialization Timing with HWEN driven by a GPIO

#### **Initialization after Software Reset**

The time between the I<sup>2</sup>C transaction that issues the software reset, and the subsequent I<sup>2</sup>C transaction (ie to configure the LM3630A) must be at greater or equal to the t<sub>WAIT</sub> period of 1ms. Any I<sup>2</sup>C transaction during the t<sub>WAIT</sub> period will be NAK'ed



### I<sup>2</sup>C-COMPATIBLE INTERFACE

#### **Data Validity**

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when SCL is LOW.



Figure 82. Data Validity Diagram

A pull-up resistor between the controller's VIO line, and SDA must be greater than [(VIO-V<sub>oL</sub>) / 3mA] to meet the  $V_{OL}$  requirement on SDA. Using a larger pull-up resistor results in lower switching current with slower edges, while using a smaller pull-up results in higher switching currents with faster edges.

#### **Start And Stop Conditions**

START and STOP conditions classify the beginning and the end of the I<sup>2</sup>C session. A START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH. A STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP conditions. The I<sup>2</sup>C bus is considered to be busy after a START condition and free after a STOP condition. During data transmission, the I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.



Figure 83. Start and Stop Conditions

#### **Transfering Data**

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the acknowledge clock pulse. The LM3630A pulls down the SDA line during the 9th clock pulse, signifying an acknowledge. The LM3630A generates an acknowledge after each byte is received.

After the START condition, the  $I^2C$  master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LM3630A address is 36h. For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.

| I2C Compatible Address |       |       |       |       | LSB   |       |       |
|------------------------|-------|-------|-------|-------|-------|-------|-------|
| 0                      | 1     | 1     | 0     | 1     | 1     | 0     | R/W   |
| Bit 7                  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |

Figure 84. I<sup>2</sup>C-Compatible Chip Address (0x36), SEL = 0



I2C Compatible Address

| MSB   | B     |       |       |       |       | LSB   |       |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 1     | 1     | 1     | 0     | 0     | 0     | R/W   |
| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |

| Figure 85. | I <sup>2</sup> C-Compatible | <b>Chip Address</b> | (0x38), | SEL = 1 |
|------------|-----------------------------|---------------------|---------|---------|
|------------|-----------------------------|---------------------|---------|---------|



## LM3630A I<sup>2</sup>C Register Map

This table summarizes LM3630A I<sup>2</sup>C-compatible register usage and shows default register bit values after reset, as programmed by the factory. The following sub-sections provide additional details on the use of individual registers. Register bits which are blank in the following tables are considered undefined. Undefined bits should be ignored on reads and written as zero.

| Slave Address [0x36h for SEL = 0, 0x38h for SEL = 1] |                |      |                      |  |  |  |  |
|------------------------------------------------------|----------------|------|----------------------|--|--|--|--|
|                                                      | Base Registers | ;    |                      |  |  |  |  |
| Register Name                                        | Address        | Туре | Default Reset Values |  |  |  |  |
| Control                                              | 0x00           | R/W  | 0xC0                 |  |  |  |  |
| Configuration                                        | 0x01           | R/W  | 0x18                 |  |  |  |  |
| Boost Control                                        | 0x02           | R/W  | 0x38                 |  |  |  |  |
| Brightness A                                         | 0x03           | R/W  | 0x00                 |  |  |  |  |
| Brightness B                                         | 0x04           | R/W  | 0x00                 |  |  |  |  |
| Current A                                            | 0x05           | R/W  | 0x1F                 |  |  |  |  |
| Current B                                            | 0x06           | R/W  | 0x1F                 |  |  |  |  |
| On/Off Ramp                                          | 0x07           | R/W  | 0x00                 |  |  |  |  |
| Run Ramp                                             | 0x08           | R/W  | 0x00                 |  |  |  |  |
| Interrupt Status                                     | 0x09           | R/W  | 0x00                 |  |  |  |  |
| Interrupt Enable                                     | 0x0A           | R/W  | 0x00                 |  |  |  |  |
| Fault Status                                         | 0x0B           | R/W  | 0x00                 |  |  |  |  |
| Software Reset                                       | 0x0F           | R/W  | 0x00                 |  |  |  |  |
| PWM Out Low                                          | 0x12           | Read | 0x00                 |  |  |  |  |
| PWM Out High                                         | 0x13           | Read | 0x00                 |  |  |  |  |
| Revision                                             | 0x1F           | Read | 0x02                 |  |  |  |  |
| Filter Strength                                      | 0x50           | R/W  | 0x00                 |  |  |  |  |

### **Register Descriptions**

### Control (Offset = 0x00, Default = 0xC0)

| Register Bits |                  |        |                                                                                               |                   |                 |           |           |  |  |  |
|---------------|------------------|--------|-----------------------------------------------------------------------------------------------|-------------------|-----------------|-----------|-----------|--|--|--|
| 7             | 6                | 5      | 4                                                                                             | 3                 | 2               | 1         | 0         |  |  |  |
| SLEEP_CMD     | SLEEP_<br>STATUS |        | LINEAR_A                                                                                      | LINEAR_B          | LED_A_EN        | LED_B_EN  | LED2_ON_A |  |  |  |
| Name          | Bit              | Access | Description                                                                                   |                   |                 |           |           |  |  |  |
| SLEEP_CMD     | 7                | R/W    | The device is put                                                                             | into sleep mode   | when set to '1' |           |           |  |  |  |
| SLEEP_STATUS  | 6                | Read   | Reflects the sleep mode status. A '1' indicates the part is in sleep mode.                    |                   |                 |           |           |  |  |  |
|               |                  |        | Used to determine when part has entered or exited sleep mode after writing the SLEEP_CMD bit. |                   |                 |           |           |  |  |  |
|               | 5                | Read   |                                                                                               |                   |                 |           |           |  |  |  |
| LINEAR_A      | 4                | R/W    | Enables the linea                                                                             | r output mode for | Bank A when set | t to '1'. |           |  |  |  |
| LINEAR_B      | 3                | R/W    | Enables the linea                                                                             | r output mode for | Bank B when set | t to '1'. |           |  |  |  |
| LED_EN_A      | 2                | R/W    | Enables the LED A output                                                                      |                   |                 |           |           |  |  |  |
| LED_EN_B      | 1                | R/W    | Enables the LED B output                                                                      |                   |                 |           |           |  |  |  |
| LED2_ON_A     | 0                | R/W    | Connect the LED                                                                               | 2 output to Bank  | A Control       |           |           |  |  |  |



ZHCSBI3-APRIL 2013

## Configuration (Offset = 0x01, Default = 0x18)

| Register Bits               |   |      |                            |            |         |          |          |  |  |  |
|-----------------------------|---|------|----------------------------|------------|---------|----------|----------|--|--|--|
| 7                           | 6 | 5    | 4                          | 3          | 2       | 1        | 0        |  |  |  |
|                             |   |      | FB_EN_B                    | FB_EN_A    | PWM_LOW | PWM_EN-B | PWM_EN_A |  |  |  |
| Name Bit Access Description |   |      |                            |            |         |          |          |  |  |  |
|                             | 7 | Read |                            |            |         |          |          |  |  |  |
|                             | 6 | Read |                            |            |         |          |          |  |  |  |
|                             | 5 | Read |                            |            |         |          |          |  |  |  |
| FB_EN_B                     | 4 | R/W  | Enable Feedback of         | on Bank B  |         |          |          |  |  |  |
| FB_EN_A                     | 3 | R/W  | Enable Feedback of         | on Bank A  |         |          |          |  |  |  |
| PWM_LOW                     | 2 | R/W  | Sets the PWM to a          | ctive low  |         |          |          |  |  |  |
| PWM_EN_B                    | 1 | R/W  | Enables the PWM for Bank B |            |         |          |          |  |  |  |
| PWM_EN_A                    | 0 | R/W  | Enables the PWM            | for Bank A |         |          |          |  |  |  |

### Boost Control (Offset = 0x02, Default = 0x38)

| Register Bits |              |              |                                                                                                                                                                    |                    |                |       |       |  |  |  |  |
|---------------|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|-------|-------|--|--|--|--|
| 7             | 6            | 5            | 4                                                                                                                                                                  | 3                  | 2              | 1     | 0     |  |  |  |  |
|               | BOOST_OVP[1] | BOOST_OVP[0] | BOOST_OCP[1]                                                                                                                                                       | BOOST_OCP[0]       | SLOW_STAR<br>T | SHIFT | FMODE |  |  |  |  |
| Name          | Bit          | Access       | Description                                                                                                                                                        |                    |                |       |       |  |  |  |  |
|               | 7            | Read         |                                                                                                                                                                    |                    |                |       |       |  |  |  |  |
| BOOST_OVP     | 6:5          | R/W          | Selects the voltage limit for over-voltage protection:<br>00 = 16V<br>01 = 24V<br>10 = 32V<br>11 = 40V                                                             |                    |                |       |       |  |  |  |  |
| BOOST_OCP     | 4:3          | R/W          | Selects the current limit for over-current protection:<br>00 = 600 mA<br>01 = 800 mA<br>10 = 1.0A<br>11 = 1.2A                                                     |                    |                |       |       |  |  |  |  |
| SLOW_START    | 2            | R/W          | Slows the boost of                                                                                                                                                 | output transition  |                |       |       |  |  |  |  |
| SHIFT         | 1            | R/W          | Enables the alternate oscillator frequencies:<br>For FMODE = 0: SHIFT = 0F = 500 kHz; SHIFT 1F = 560 kHz<br>For FMODE = 1: SHIFT = 0F = 1 MHz; SHIFT 1F = 1120 MHz |                    |                |       |       |  |  |  |  |
| FMODE         | 0            | R/W          | Selects the boost $0 = 500 \text{ kHz}, 1 =$                                                                                                                       | frequency:<br>1MHz |                |       |       |  |  |  |  |

## Brightness A (Offset = 0x03, Default = 0x00)<sup>(1)</sup>

| Register Bits |       |        |                                                                                                          |      |      |      |      |  |  |
|---------------|-------|--------|----------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|
| 7             | 6     | 5      | 4                                                                                                        | 3    | 2    | 1    | 0    |  |  |
| A[7]          | A[6]  | A[5]   | A[4]                                                                                                     | A[3] | A[2] | A[1] | A[0] |  |  |
| Name          | Bit   | Access | Description                                                                                              |      |      |      |      |  |  |
| A             | [7:0] | R/W    | Sets the 8-bit brightness value for outputs connected to Bank A. Minimum brightness setting is code 04h. |      |      |      |      |  |  |

(1) These registers will not update if the device is in Sleep Mode (Control: SLEEP\_STATUS = 1).

#### ZHCSBI3-APRIL 2013

## Brightness B (Offset = 0x04, Default = 0x00)<sup>(1)</sup>

| Register Bits |       |        |                                                                                                          |      |      |      |      |  |  |
|---------------|-------|--------|----------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|
| 7             | 6     | 5      | 4                                                                                                        | 3    | 2    | 1    | 0    |  |  |
| B[7]          | B[6]  | B[5]   | B[4]                                                                                                     | B[3] | B[2] | B[1] | B[0] |  |  |
| Name          | Bit   | Access | Description                                                                                              |      |      |      |      |  |  |
| В             | [7:0] | R/W    | Sets the 8-bit brightness value for outputs connected to Bank B. Minimum brightness setting is code 04h. |      |      |      |      |  |  |

(1) These registers will not update if the device is in Sleep Mode (Control: SLEEP\_STATUS = 1).

### Current A (Offset = 0x05, Default 0x1F)

| Register Bits |             |        |                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                         |                   |            |      |  |  |  |
|---------------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|------|--|--|--|
| 7             | 6           | 5      | 4                                                                                                                                                                                                                                                                                                                                               | 3                                                                                                                                                                                                                                                                                       | 2                 | 1          | 0    |  |  |  |
| Hysteresis    | Lower Bound |        | A[4]                                                                                                                                                                                                                                                                                                                                            | A[3]                                                                                                                                                                                                                                                                                    | A[2]              | A[1]       | A[0] |  |  |  |
| Name          | Bit         | Access | Description                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                         |                   |            |      |  |  |  |
| Hysteresis    | 7           | R/W    | Determines the hy<br>changes its output<br>input. Setting this<br>code changes on                                                                                                                                                                                                                                                               | Determines the hysteresis of the PWM Sampler. Clearing this bit, the PWM sampler changes its output upon detecting at least 3 equivalent code changes on the PWM input. Setting this bit, the PWM sampler changes its output upon detecting 2 equivalent code changes on the PWM input. |                   |            |      |  |  |  |
| Lower Bound   | 6           | R/W    | Determines the lower bound of the PWM Sampler. Clearing this bit, the PWM sampler outputs code 6 when it detects equivalent codes 2 thru 6; and code 0 when it detects equivalent codes 0 thru 1. Setting this bit, the PWM sampler can output codes below 6, based upon the Hysteresis setting and equivalent code sampled from the input PWM. |                                                                                                                                                                                                                                                                                         |                   |            |      |  |  |  |
|               | 5           | Read   |                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                         |                   |            |      |  |  |  |
| A             | [4:0]       | R/W    | Sets the 5-bit full-s                                                                                                                                                                                                                                                                                                                           | scale current for c                                                                                                                                                                                                                                                                     | outputs connected | to Bank A. |      |  |  |  |

## Current B (Offset = 0x06, Default = 0x1F)

| Register Bits |       |        |                                                                   |      |      |      |      |  |  |
|---------------|-------|--------|-------------------------------------------------------------------|------|------|------|------|--|--|
| 7             | 6     | 5      | 4                                                                 | 3    | 2    | 1    | 0    |  |  |
|               |       |        | B[4]                                                              | B[3] | B[2] | B[1] | B[0] |  |  |
| Name          | Bit   | Access | Description                                                       |      |      |      |      |  |  |
| В             | [4:0] | R/W    | Sets the 5-bit full-scale current for outputs connected to Bank B |      |      |      |      |  |  |

### On/Off Ramp (Offset = 0x07, Default 0x00)

| Register Bits |       |            |                               |               |           |           |           |  |  |
|---------------|-------|------------|-------------------------------|---------------|-----------|-----------|-----------|--|--|
| 7             | 6     | 5          | 4                             | 3             | 2         | 1         | 0         |  |  |
|               |       | T_START[2] | T_START[1]                    | T_START[0]    | T_SHUT[2] | T_SHUT[1] | T_SHUT[0] |  |  |
| Name          | Bit   | Access     | Description                   |               |           |           |           |  |  |
|               | 7     | Read       |                               |               |           |           |           |  |  |
|               | 6     | Read       |                               |               |           |           |           |  |  |
| T_START       | [5:3] | R/W        | Ramp time for startup events. |               |           |           |           |  |  |
| T_SHUT        | [2:0] | R/W        | Ramp time for shu             | tdown events. |           |           |           |  |  |



#### www.ti.com.cn

ZHCSBI3-APRIL 2013

| Code | Start-Up Time | Shutdown Time |
|------|---------------|---------------|
| 000  | 4 ms          | 0*            |
| 001  | 261 ms        | 261 ms        |
| 010  | 522 ms        | 522 ms        |
| 011  | 1.045s        | 1.045s        |
| 100  | 2.091s        | 2.091s        |
| 101  | 4.182s        | 4.182s        |
| 110  | 8.364s        | 8.364s        |
| 111  | 16.73s        | 16.73s        |

\*Code 0 results in approximately 0.5 ms ramp time.

## Run Ramp (Offset = 0x08, Default = 0x00)

| Register Bits |       |         |                         |          |           |           |           |  |  |
|---------------|-------|---------|-------------------------|----------|-----------|-----------|-----------|--|--|
| 7             | 6     | 5       | 4                       | 3        | 2         | 1         | 0         |  |  |
|               |       | T_UP[2] | T_UP[1]                 | T_UP[0]  | T_DOWN[2] | T_DOWN[1] | T_DOWN[0] |  |  |
| Name          | Bit   | Access  | Description             |          |           |           |           |  |  |
|               | 7     | Read    |                         |          |           |           |           |  |  |
|               | 6     | Read    |                         |          |           |           |           |  |  |
| T_UP          | [5:3] | R/W     | Time for ramp-up events |          |           |           |           |  |  |
| T_DOWN        | [2:0] | R/W     | Time for ramp-dow       | n events |           |           |           |  |  |

| Code | Ramp-Up Time | Ramp-down Time |
|------|--------------|----------------|
| 000  | 0*           | 0*             |
| 001  | 261 ms       | 261 ms         |
| 010  | 522 ms       | 522 ms         |
| 011  | 1.045s       | 1.045s         |
| 100  | 2.091s       | 2.091s         |
| 101  | 4.182s       | 4.182s         |
| 110  | 8.364s       | 8.364s         |
| 111  | 16.73s       | 16.73s         |

\*Code 0 results in approximately 0.5 ms ramp time.



#### ZHCSBI3-APRIL 2013

#### Interrupt Status (Offset = 0x09, Default = 0x00)

|      | Register Bits |        |                    |                    |     |     |     |  |  |  |  |  |
|------|---------------|--------|--------------------|--------------------|-----|-----|-----|--|--|--|--|--|
| 7    | 6             | 5      | 4                  | 3                  | 2   | 1   | 0   |  |  |  |  |  |
|      |               |        |                    |                    | OCP | OVP | TSD |  |  |  |  |  |
| Name | Bit           | Access | Description        |                    |     |     |     |  |  |  |  |  |
|      | 7             | Read   |                    |                    |     |     |     |  |  |  |  |  |
|      | 6             | Read   |                    |                    |     |     |     |  |  |  |  |  |
|      | 5             | Read   |                    |                    |     |     |     |  |  |  |  |  |
|      | 4             | Read   |                    |                    |     |     |     |  |  |  |  |  |
|      | 3             | Read   |                    |                    |     |     |     |  |  |  |  |  |
| OCP  | 2             | R/W    | An over-current co | ondition occurred. |     |     |     |  |  |  |  |  |
| OVP  | 1             | R/W    | An over-voltage co | ondition occurred. |     |     |     |  |  |  |  |  |
| TSD  | 0             | R/W    | A thermal shutdov  | vn event occurred  | 1.  |     |     |  |  |  |  |  |

The interrupt status register is cleared upon a read of the register. If the condition that caused the interrupt is still present, then the bit will be set to one again and another interrupt is signaled on the INTN output pin. The interrupt status register is not cleared if the device is in sleep mode (Control: SLEEP\_STATUS = 1). To disconnect the interrupt condition from the INTN pin during sleep mode, disable the fault connection in the Interrupt Enable register. An interrupt condition will set the status bit and cause an event on the INTN pin only if the corresponding bit in the Interrupt Enable register is one and the Global Enable bit is also one.

#### Interrupt Enable (Offset = 0x0A, Default = 0x00)

|        | Register Bits                                       |      |                                                        |                                                            |                      |     |     |  |  |  |  |  |
|--------|-----------------------------------------------------|------|--------------------------------------------------------|------------------------------------------------------------|----------------------|-----|-----|--|--|--|--|--|
| 7      | 6                                                   | 5    | 4                                                      | 3                                                          | 2                    | 1   | 0   |  |  |  |  |  |
|        |                                                     |      |                                                        |                                                            | OCP                  | OVP | TSD |  |  |  |  |  |
| Name   | Name         Bit         Access         Description |      |                                                        |                                                            |                      |     |     |  |  |  |  |  |
| GLOBAL | 7                                                   | R/W  | Set to '1' to enable interrupts to drive the INTN pin. |                                                            |                      |     |     |  |  |  |  |  |
|        | 6                                                   | Read |                                                        |                                                            |                      |     |     |  |  |  |  |  |
|        | 5                                                   | Read |                                                        |                                                            |                      |     |     |  |  |  |  |  |
|        | 4                                                   | Read |                                                        |                                                            |                      |     |     |  |  |  |  |  |
|        | 3                                                   | Read |                                                        |                                                            |                      |     |     |  |  |  |  |  |
| OCP    | 2                                                   | R/W  | Set to '1' to enable                                   | e the over-current                                         | t condition interrup | t.  |     |  |  |  |  |  |
| OVP    | 1                                                   | R/W  | Set to '1' to enable                                   | Set to '1' to enable the over-voltage condition interrupt. |                      |     |     |  |  |  |  |  |
| TSD    | 0                                                   | R/W  | Set to '1' to enable                                   | e the thermal shu                                          | tdown interrupt.     |     |     |  |  |  |  |  |

#### Fault Status (Offset = 0x0B, Default = 0x00)

|            | Register Bits |        |                                        |                   |                    |           |          |  |  |  |  |  |  |
|------------|---------------|--------|----------------------------------------|-------------------|--------------------|-----------|----------|--|--|--|--|--|--|
| 7          | 6             | 5      | 4                                      | 3                 | 2                  | 1         | 0        |  |  |  |  |  |  |
|            |               | OPEN   | LED2_SHORT                             | LED1_SHORT        | SHORT_EN           | OVP_FAULT | OVP_F_EN |  |  |  |  |  |  |
| Name       | Bit           | Access | Description                            |                   |                    |           |          |  |  |  |  |  |  |
|            | 7             | Read   |                                        |                   |                    |           |          |  |  |  |  |  |  |
|            | 6             | Read   |                                        |                   |                    |           |          |  |  |  |  |  |  |
| OPEN       | 5             | R/W    | An open circuit was                    | s detected on one | e of the LED strin | gs.       |          |  |  |  |  |  |  |
| LED2_SHORT | 4             | R/W    | A short was detect                     | ed on LED string  | 2.                 |           |          |  |  |  |  |  |  |
| LED1_SHORT | 3             | R/W    | A short was detect                     | ed on LED string  | 1.                 |           |          |  |  |  |  |  |  |
| SHORT_EN   | 2             | R/W    | Set to '1' to enable short test.       |                   |                    |           |          |  |  |  |  |  |  |
| OVP_FAULT  | 1             | R/W    | An OVP occurred in manufacturing test. |                   |                    |           |          |  |  |  |  |  |  |
| OVP_F_EN   | 0             | R/W    | Set to '1' to enable                   | OVP manufactur    | ing test.          |           |          |  |  |  |  |  |  |



### Software Reset (Offset = 0x0F, Default = 0x00)

|          | Register Bits |        |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
|----------|---------------|--------|--------------------------------------------|-----------------------------------------|------------------------------------------|------------------|--------------------|--|--|--|--|--|--|
| 7        | 6             | 5      | 4                                          | 3                                       | 2                                        | 1                | 0                  |  |  |  |  |  |  |
|          |               |        |                                            |                                         |                                          |                  | SW_RESET           |  |  |  |  |  |  |
| Name     | Bit           | Access | Description                                |                                         |                                          |                  |                    |  |  |  |  |  |  |
|          | 7             | Read   |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
|          | 6             | Read   |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
|          | 5             | Read   |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
|          | 4             | Read   |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
|          | 3             | Read   |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
|          | 2             | Read   |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
|          | 1             | Read   |                                            |                                         |                                          |                  |                    |  |  |  |  |  |  |
| SW_RESET | 0             | R/W    | Set to '1' to reset to power-on reset, and | the device. This is<br>nd reads the EPR | s a full reset which<br>OM configuration | n clears the reg | isters, executes a |  |  |  |  |  |  |

### PWM Out Low (Offset = 0x12, Default 0x00)

| Register Bits |            |            |            |            |            |            |            |  |  |
|---------------|------------|------------|------------|------------|------------|------------|------------|--|--|
| 7             | 6          | 5          | 4          | 3          | 2          | 1          | 0          |  |  |
| PWM_OUT[7]    | PWM_OUT[6] | PWM_OUT[5] | PWM_OUT[4] | PWM_OUT[3] | PWM_OUT[2] | PWM_OUT[1] | PWM_OUT[0] |  |  |

#### PWM Out High (Offset = 0x13, Default 0x00)

| Register Bits |       |        |                                                                                                                   |   |   |   |            |  |  |  |  |
|---------------|-------|--------|-------------------------------------------------------------------------------------------------------------------|---|---|---|------------|--|--|--|--|
| 7             | 6     | 5      | 4                                                                                                                 | 3 | 2 | 1 | 0          |  |  |  |  |
|               |       |        |                                                                                                                   |   |   |   | PWM_OUT[8] |  |  |  |  |
| Name          | Bit   | Access | Description                                                                                                       |   |   |   |            |  |  |  |  |
| PWM_OUT       | [7:0] | R/W    | The value of the PWM detector. Maximum value is 256 or 100h. If PWM_OUT[7:0] is non-zero PWM_OUT[8] will be zero. |   |   |   |            |  |  |  |  |

#### Revision (Offset = 0x1F, Default = 0x02)

| Register Bits |        |        |                |        |        |        |        |  |  |  |  |
|---------------|--------|--------|----------------|--------|--------|--------|--------|--|--|--|--|
| 7             | 6      | 5      | 4              | 3      | 2      | 1      | 0      |  |  |  |  |
| REV[7]        | REV[6] | REV[5] | REV[4]         | REV[3] | REV[2] | REV[1] | REV[0] |  |  |  |  |
| Name          | Bit    | Access | Description    |        |        |        |        |  |  |  |  |
| REV           | [7:0]  | R/W    | Revision value |        |        |        |        |  |  |  |  |

## Filter Strength (Offset = 0x50, Default = 0x00)

| Register Bits |       |        |                 |   |   |             |             |  |  |  |
|---------------|-------|--------|-----------------|---|---|-------------|-------------|--|--|--|
| 7             | 6     | 5      | 4               | 3 | 2 | 1           | 0           |  |  |  |
|               |       |        |                 |   |   | FLTR_STR[1] | FLTR_STR[0] |  |  |  |
| Name          | Bit   | Access | Description     |   |   |             |             |  |  |  |
| FLTR_STR      | [1:0] | R/W    | Filter Strength |   |   |             |             |  |  |  |



www.ti.com.cn

## APPLICATION INFORMATION

#### **Recommended Initialization Sequence**

The recommended initialization sequence for the device registers is listed below.

- 1. Set Filter Strength register (offset=50h) to 03h.
- 2. Set Configuration register (offset=01h) to enable the PWM and the feedback for Bank A, For example writing 09h to the Configuration register, enables PWM and feedback for Bank A. Note the Bank B PWM and feedback need to be configured if Bank B is used, otherwise disable the Bank B feedback by clearing bit 4 and disable the Bank B PWM by clearing bit 1.
- 3. Configure the Boost Control register (offset=02h) to select the OVP, OCP and FMODE. For example writing 78h to the Boost Control register sets OVP to 40V, OCP to 1.2A and FMODE to 500 kHz.
- 4. Set the full scale LED current for Bank A and Bank B(if used), by writing to the Current A (offset=05h), and Current B(offset=06) registers. For example writing 14h to the Current A register selects a full scale LED current of 20 mA for Bank A.
- 5. Set the PWM Sampler Hysteresis to 2 codes by setting Bit 7 of the Current A register. Set the PWM Sampler Lower Bound code to 6 by clearing Bit 6 of the Current A register. Note these settings apply to both Bank A and Bank B. If only Bank B is used, these setting are still necessary when PWM is enabled.
- 6. Select the current control and enable or disable the LED Bank A and/or B by writing to Control register(offset=00h). For example writing 14h to the Control register select linear current control and enables Bank A.
- 7. Set the LED brightness by writing to Brightness A (Offset=03h) and Brightness B(Offset=04h) registers. For example writing FFh to Brightness A will set the LED current to 20 mA, with the Current A register set to 14h and the PWM input is high.



#### **PWM Operation**





www.ti.com.cn



Figure 88. Min Block (Details)

#### **PWM** Input

The PWM input can be assigned to any control bank. When assigned to a control bank, the programmed current in the control bank also becomes a function of the duty cycle at the PWM input. The PWM input is sampled by a digital circuit which outputs a brightness code that is equivalent to the PWM input duty cycle. The resultant brightness value is a combination of the maximum current setting, the brightness registers, and the equivalent PWM brightness code.

#### **PWM input Frequency**

The specified input frequency of the PWM signal is 10 kHz to 80 kHz. The recommended frequency is 30 kHz or greater. The PWM input sampler will operate beyond those frequency limits. Performance will change based on the input frequency used. It is not recommended to use frequencies outside the specified range. Lower PWM input frequency increases the likelihood that the output of the sampler may change and that a single brightness step may be visible on the screen. This may be visible at low brightness because the step change is large relative to the output level.

#### **Recommended Settings**

For best performance of the PWM sampler it is recommended to have a PWM input frequency of at least 30 kHz. The Filter Strength (register 50h) should be set to 03h. The Hysteresis 1 bit should be set in register 05h to 1 when setting the maximum current for bank A. For example if max current is 20 mA, register 05h is set to 14h, change that to 94h for 1 bit hysteresis and a smooth min-to-max brightness transition.

#### Adjustments to PWM sampler

TEXAS INSTRUMENTS

The digital sampler has controls for hysteresis and minimum output brightness which allow the optimization of sampler output. The default hysteresis mode of the PWM sampler requires detecting a two code change in the input to increase brightness. Reducing the hysteresis to change on 1 code will allow a smoother brightness transition when the brightness control is swept across the screen in a system. The filter strength bits affect the speed of the output transitions from the PWM sampler. A lower bound to the brightness is enabled by default which will limit the minimum output of the PWM sampler to an equivalent code of 6 when the LEDs are turned on. A detected code of 1 will be forced to off. A minimum 2% PWM input duty cycle is recommended. Input duty cycles of 1% or less will cause delayed off to on transitions.

#### Filter Strength, Register 50h Bits [1:0]

- o Filter Strength controls the amount of sampling cycles that are fed back to the PWM input sampler. A filter strength of 00b allows the output of the PWM sampler to change on every Sample Period. A filter strength of 01b allows the output of the PWM sampler to change every two Sample Periods. A filter strength of 10b allows the output of the PWM sampler to change every four Sample Periods. A filter strength of 11b allows the output of the PWM sampler to change every eight Sample Periods.
- o The effect of setting this value to 11b forces the output of the PWM sampler to change less frequently then lower values. The benefit is this will reduce the appearance of flicker because the output is slower to change. The negative is that the output is slower to change.

#### Hysteresis 1 bit, Register 05h, Bit 7

- o The default setting for the LM3630A has Bit 7 of register 05h is 0b. This requires the detection of a PWM input change that is at least 3 equivalent codes higher than the present code. If this bit is set to 1b, the hysteresis is turned off and the PWM sampler output is allowed to change by 2 code.
- o Setting this bit to 1b will turn off the 2 code requirement for the PWM sampler output to change. The benefit
  is the output change will be smoother. The negative is that there may be some PWM input value where the
  output could change by one code and it might appear as flicker.

#### Lower Bound Disable, Register 05h, Bit 6

- o The default setting for the LM3630A has Bit 6 of register 05h is 0b. This turns on the lower bound where the
  minimum output value of the PWM sampler is an equivalent code of 6. If the PWM sampler detects an
  equivalent code of 0 or 1, the output will be 0 and the LEDs will be off. If the PWM sampler detects an
  equivalent code of 2 through 6, a current equal to code 6 will be output. Detection of any higher code will
  output that code conforming to the rules of Hysteresis above.
- o Setting Bit 6 of register 05h to 1b can be used to allow the output to be below an equivalent code 6. The output of the PWM sampler will match the input pulse width conforming to the rules of Hysteresis and equivalent codes 1, 2, 3, 4, and 5 are also allowed. The benefit is the output is allowed to go dimmer than in the default mode. The negative is at the low codes of 1 and 2, the LEDs may not turn on or the LEDs may appear to flicker.
- o Disabling the Lower Bound (05h Bit 6 = 1b) allows the minimum duty cycle to be detected at 0.35% PWM input duty cycle. At 30kHz PWM input frequency, the minimum pulse width required to turn on the LEDs is 0.39% X 33  $\mu$ S = 129 ns. There is no specified tolerance to this value.

#### Minimum T<sub>ON</sub> Pulse Width

The minimum  $T_{ON}$  pulse width required to produce a non-zero output is dependent upon the LM3630A settings. The default setting of the LM3630A requires a minimum of 0.78% duty cycle for the output to be turned on. Because the lower bound feature is enabled, a value of 0.78% (equivalent brightness code 2) up to 2.35% (equivalent brightness code 6) will all produce an output equivalent to brightness code 6. At 30 kHz PWM input frequency, the minimum pulse width required to turn on the LEDs is 0.78% X 33uS = 260ns.

Because of the hysteresis on the PWM input, this pulse width may not be sufficient to turn on the LEDs. It is recommended that a minimum pulse width of 2% be used.  $2\% X 33 \mu S = 660$  ns at 30 kHz input frequency.

Disabling the Lower Bound as described will allow a smaller minimum pulse width.



#### **Maximum Power Output**

The LM3630A's maximum output power is governed by two factors: the peak current limit ( $I_{CL} = 1.2A$  max.), and the maximum output voltage ( $V_{OVP} = 40V$  min.). When the application causes either of these limits to be reached it is possible that the proper current regulation and matching between LED current strings will not be met.

In the case of a peak current limited situation, when the peak of the inductor current hits the LM3630A's current limit the NFET switch turns off for the remainder of the switching period. If this happens, each switching cycle the LM3630A begins to regulate the peak of the inductor current instead of the headroom across the current sinks. This can result in the dropout of the feedback-enabled current sinks and the current dropping below its programmed level.

The peak current in a boost converter is dependent on the value of the inductor, total LED current (IOUT), the output voltage (VOUT) (which is the highest voltage LED string + 0.3V regulated headroom voltage), the input voltage VIN, and the efficiency (Output Power/Input Power). Additionally, the peak current is different depending on whether the inductor current is continuous during the entire switching period (CCM) or discontinuous (DCM) where it goes to 0 before the switching period ends.

For Continuous Conduction Mode the peak inductor current is given by:

$$IPEAK = \frac{IOUT \times VOUT}{VIN \times efficiency} + \left[\frac{VIN}{2 \times fsw \times L} \times \left(1 - \frac{VIN \times efficiency}{VOUT}\right)\right]$$
(4)

For Discontinuous Conduction Mode the peak inductor current is given by:

$$IPEAK = \sqrt{\frac{2 \times IOUT}{\text{fsw x L x efficiency}}} \times \left(VOUT - VIN \times \text{efficiency}\right)$$
(5)

To determine which mode the circuit is operating in (CCM or DCM) it is necessary to perform a calculation to test whether the inductor current ripple is less than the anticipated input current (IIN). If  $\Delta$ IL is < then IIN then the device will be operating in CCM. If  $\Delta$ IL is > IIN then the device is operating in DCM.

$$\frac{\text{IOUT x VOUT}}{\text{VIN x efficiency}} > \frac{\text{VIN}}{\text{fsw x L}} \times \left(1 - \frac{\text{VIN x efficiency}}{\text{VOUT}}\right)$$
(6)

Typically at currents high enough to reach the LM3630A's peak current limit, the device will be operating in CCM.

The following figures show the output current and output voltage derating for a 10  $\mu$ H and a 22  $\mu$ H inductor, at switch frequencies of 500 kHz and 1 MHz. A 10  $\mu$ H will typically be a smaller device with lower on resistance, but the peak currents will be higher. A 22  $\mu$ H provides for lower peak currents, but to match the DC resistance of a 10  $\mu$ H requires a larger sized device.

Texas Instruments

www.ti.com.cn



Maximum Boost Output Power vs VIN, Freq=500kHz, L=10uH







Maximum Boost Output Power vs VIN, Freq=1MHz, L=10uH

Figure 90.







Maximum Boost Output Power vs VIN, Freq=500kHz, L=22uH





Maximum Boost Output Power vs VIN, Freq=1MHz, L=22uH



Figure 92.

#### **Inductor Selection**

The LM3630A is designed to work with a 10  $\mu$ H to 22  $\mu$ H inductor. When selecting the inductor, ensure that the saturation rating for the inductor is high enough to accommodate the peak inductor current . The following equation calculates the peak inductor current based upon LED current, V<sub>IN</sub>, V<sub>OUT</sub>, and Efficiency.

$$I_{PEAK} = \frac{I_{LED}}{\eta} \times \frac{V_{OUT}}{V_{IN}} + \Delta I_{L}$$
(7)

where:

V INSTRUMENTS

EXAS

(9)

$$\Delta I_{L} = \frac{V_{IN} \times (V_{OUT} - V_{IN})}{2 \times f_{SW} \times L \times V_{OUT}}$$
(8)

When choosing L, the inductance value must also be large enough so that the peak inductor current is kept below the LM3630A's switch current limit. This forces a lower limit on L given by the following equation.

$$L > \frac{V_{IN} x (V_{OUT} - V_{IN})}{2 x f_{SW} x V_{OUT} x \left(I_{SW_MAX} - \frac{I_{LED_MAX} x V_{OUT}}{\eta x V_{IN}}\right)}$$

 $I_{SW\_MAX}$  is given in the Electrical Table, efficiency ( $\eta$ ) is shown in the TYPICAL PERFORMANCE CHARACTERISTICS, and  $f_{SW}$  is typically 500 kHz or 1 MHz.

| Manufacturer | Inufacturer Part Number |       | Size                     | Current Rating | DC Resistance |  |
|--------------|-------------------------|-------|--------------------------|----------------|---------------|--|
| TDK          | VLF4014ST-<br>100M1R0   | 10 µH | 3.8 mm x 3.6 mm x 1.4 mm | 1A             | 0.22 Ω        |  |
| TDK          | VLF302512MT-220M        | 22 µH | 3 mm x 2.5 mm x 1.2 mm   | 0.43A          | 0.583 Ω       |  |

#### Table 4. Inductors



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LM3630ATME       | ACTIVE        | DSBGA        | YFQ                | 12   | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | D6                      | Samples |
| LM3630ATMX       | ACTIVE        | DSBGA        | YFQ                | 12   | 3000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | D6                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

## YFQ0012



B. This drawing is subject to change without notice.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司