

# 8-Channel Variable-Gain Amplifier (VGA) With Octal High-Speed ADC

Check for Samples: AFE5801

#### **FEATURES**

- Eight Variable-Gain Amplifiers (VGA)
  - Eight Differential Buffered Inputs With 2Vpp Maximum Swing
  - 5.5nV/√Hz VCA Input Noise (31dB Gain)
  - Variable Gain, –5dB to 31dB With 0.125dB or 1dB Steps
  - Digital Gain Control
- Third-Order Antialiasing Filter With Programmable Cutoff Frequency (7.5, 10, or 14MHz)
- Clamping
- Analog-to-Digital Converter (ADC)
  - Octal Channel, 12Bit, 65MSPS
  - Internal and External Reference Support
  - No External Decoupling Required for References
  - Serial LVDS Outputs
- 1.8V and 3.3V Supplies
- 50mW Total Power per Channel at 30MSPS
- 58mW Total Power per Channel at 50MSPS
- 64QFN Package (9mm × 9mm)

### **APPLICATIONS**

· Imaging: Ultrasound, PET

#### RELATED DEVICES

 AFE5851: 16-Channel VGA + ADC, 32.5MSPS/Channel

### **DESCRIPTION**

The AFE5801 is an analog front end, targeting applications where the power and level of integration are critical. The device contains eight variable-gain amplifiers (VGA), each followed by a high-speed (up to 65MSPS) ADC, for a total of eight ADCs per device.

Each of the eight differential inputs is buffered, accepts up to 2Vpp maximum input swing, and is followed by a VGA with a gain range from -5dB to 31dB. The VGA gain is digitally controlled, and the gain curves versus time can be stored in memory integrated within the device using the serial interface.

A selectable clamping and antialias low-pass filter (with 3dB attenuation at 7.5, 10, or 14MHz) is also integrated between VGA and ADC, for every channel.

The VGA/antialias filter outputs are differential (limited to 2Vpp) and drive the onboard 12bit, 65MSPS ADC. The ADC also scales down its power consumption should a lower sampling rate be selected. The ADC outputs are serialized in LVDS streams, which further minimizes power and board area.

The AFE5801 is available in a 64-pin QFN package (9mm  $\times$  9mm) and is specified over the full industrial temperature range ( $-40^{\circ}$ C to 85°C).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **BLOCK DIAGRAM**





### **PINOUT**



### **TERMINAL FUNCTIONS**

| Name           | NUMBER                     | DESCRIPTION                                                                                               |
|----------------|----------------------------|-----------------------------------------------------------------------------------------------------------|
| AVSS           | 20, 23, 61, 63             | Analog ground                                                                                             |
| AVDD18         | 19, 24, 62                 | 1.8V analog supply voltage                                                                                |
| AVDD3          | 18                         | 3.3V analog supply voltage                                                                                |
| CLKINP, CLKINM | 21, 22                     | Differential clock input pins. Single-ended clock is also supported. See the <i>Clock Inputs</i> section. |
| D1P/M-D8P/M    | 50–43, 38–31               | LVDS outputs for channels 1 to 8                                                                          |
| DCLKM, DCLKP   | 41, 42                     | LVDS bit clock output                                                                                     |
| DVSS           | 29, 52                     | Digital ground                                                                                            |
| DVDD18         | 28 <sup>(1)</sup> , 30, 51 | 1.8V LVDS buffer supply voltage                                                                           |
| FCLKM, FCLKP   | 39, 40                     | LVDS frame clock output                                                                                   |
| IN1P/M-IN8P/M  | 1–16                       | Differential analog input pins for channels 1 to 8                                                        |
| NC             | 26, 27, 60                 | Do not connect                                                                                            |
| PDN            | 59                         | Global power-down control input (active-high). 100kΩ pulldown resistor                                    |
| RESET          | 57                         | Hardware reset pin (active-high). 100kΩ pulldown resistor                                                 |
| SCLK           | 56                         | Serial interface clock input. 100kΩ pulldown resistor                                                     |
| SDATA          | 55                         | Serial interface data input. 100kΩ pulldown resistor                                                      |
| SDOUT          | 53                         | Serial interface data readout                                                                             |
| SEN            | 54                         | Serial interface enable. 100kΩ pullup resistor                                                            |
| SYNC           | 58                         | TGC/VGA synchronization signal input. 100kΩ pulldown resistor                                             |
| VCM            | 17, 64                     | Common-mode output pins for possible bias of the analog input signals                                     |
| VREF_IN        | 25                         | Reference input in the external reference mode                                                            |
| Thermal pad    | Bottom of package          | Connect to AVSS                                                                                           |

(1) Pin 28 can be connected to the 1.8V or 3.3V supply, whichever is easier for user. It does not affect the performance.



### PACKAGING/ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD          | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY |
|---------|-----------------------|-----------------------|-----------------------------------|--------------------|--------------------|---------------------------------|
| AFE5801 | QFN-64 <sup>(2)</sup> | RGC                   | -40°C to 85°C                     | AFE5801            | AFE5801IRGCT       | Tape/reel, 250                  |
| AFE5801 | QFN-64 <sup>(2)</sup> | RGC                   | -40°C to 85°C                     | AFE5801            | AFE5801IRGCR       | Tape/reel, 2000                 |

- (1) For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.
- (2) For the thermal pad size on the package, see the mechanical drawings at the end of this document.

# **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                  | VALUE                             | UNIT |
|------------------|------------------------------------------------------------------|-----------------------------------|------|
|                  | AVDD3 to AVSS                                                    | -0.3 to 3.8                       | V    |
|                  | AVDD18 to AVSS                                                   | -0.3 to 2.2                       | V    |
|                  | DVDD18 to DVSS                                                   | -0.3 to 2.2                       | V    |
|                  | Voltage between AVSS and DVSS                                    | -0.3 to 0.3                       | V    |
|                  | Analog input pins (IN <sub>i</sub> P, IN <sub>i</sub> M) to AVSS | -0.3V to MIN (3.6V, AVDD3 + 0.3V) | V    |
|                  | VREF_IN to AVSS                                                  | -0.3 to 2.2                       | V    |
|                  | V <sub>CLKP</sub> , V <sub>CLKM</sub> to AVSS                    | -0.3 to 2.2                       | V    |
|                  | Digital control pins to DVSS: PDN, RESET, SCLK, SDATA, SEN, SYNC | -0.3 to 3.6                       | V    |
| $T_{J}$          | Maximum operating junction temperature                           | 125                               | °C   |
| T <sub>stg</sub> | Storage temperature range                                        | -60 to 150                        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### THERMAL CHARACTERISTICS

| PARAMETER         | TEST CONDITIONS                                                                                                                    | TYP   | UNIT |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| $\theta_{\sf JA}$ | 0 LFM air flow                                                                                                                     | 23.17 | °C/W |
| $\theta_{\sf JC}$ | 2-oz. (0.071-mm thick) copper trace and pad soldered directly to a JEDEC-standard four-layer 3-in. x 3-in. (7.62-cm x7.62-cm) PCB. | 22.1  | °C/W |

#### RECOMMENDED OPERATING CONDITIONS

|                                      |                                    | MIN       | TYP | MAX       | UNIT |
|--------------------------------------|------------------------------------|-----------|-----|-----------|------|
| T <sub>A</sub>                       | Ambient temperature                | -40       |     | 85        | °C   |
| SUPPLIES                             |                                    | •         |     |           |      |
| AVDD3                                | Analog supply voltage (VGA)        | 3         | 3.3 | 3.6       | V    |
| AVDD18                               | Analog supply voltage (ADC)        | 1.7       | 1.8 | 1.9       | V    |
| DVDD18                               | Digital supply voltage (ADC, LVDS) | 1.7       | 1.8 | 1.9       | V    |
| ANALOG IN                            | PUTS                               | •         |     |           |      |
| IN <sub>i</sub> P, IN <sub>i</sub> M | Input voltage range to AVSS        | VCM - 0.5 |     | VCM + 0.5 | V    |
|                                      | VREF_IN in external reference mode | 1.35      | 1.4 | 1.45      | V    |
|                                      | VCM load                           |           | 3   |           | mA   |



**RECOMMENDED OPERATING CONDITIONS (continued)** 

|                    |                                                                       | MIN           | TYP | MAX           | UNIT |
|--------------------|-----------------------------------------------------------------------|---------------|-----|---------------|------|
| CLOCK INP          | UT                                                                    |               |     |               | •    |
| f <sub>CLKIN</sub> | Input clock frequency                                                 | 5             |     | 65            | MSPS |
|                    | Input clock duty cycle                                                | 40%           | 50% | 60%           |      |
|                    | Sine wave, ac-coupled                                                 | 0.5           |     |               | Vpp  |
| $V_{CLKP-CLKM}$    | LVPECL, ac-coupled                                                    |               | 1.6 |               | Vpp  |
|                    | LVDS, ac-coupled                                                      | 0.25          | 0.7 |               | Vpp  |
| $V_{CLKP}$         | LVCMOS, single-ended, V <sub>CLKM</sub> to AVSS                       |               | 1.8 |               | Vpp  |
| $V_{IH}$           | High-level input voltage                                              | 0.75 × AVDD18 |     |               | V    |
| $V_{IL}$           | Low-level input voltage                                               |               |     | 0.25 × AVDD18 | V    |
| DIGITAL OU         | TPUT                                                                  | •             |     |               | ,    |
| C <sub>LOAD</sub>  | External load capacitance from each output pin to DVSS                |               | 5   |               | pF   |
| R <sub>LOAD</sub>  | Differential load resistance (external) between the LVDS output pairs |               | 100 |               | Ω    |

### **ELECTRICAL CHARACTERISTICS**

Typical values are at 25°C, MIN and MAX values are across the full temperature range of  $T_{min} = -40$ °C to  $T_{max} = 85$ °C, AVDD3 = 3.3V, AVDD18 = 1.8V, DVDD18 = 1.8V, -1dBFS analog input ac-coupled with 0.1μF, internal reference mode, maximum-rated sampling frequency (65MSPS), LVCMOS (single-ended) clock, 50% duty cycle, antialiasing filter set at 14MHz (3dB corner), output clamp disabled<sup>(1)</sup> and analog high-pass filter enabled, unless otherwise noted.

|         | PARAMETER                     | TEST CO                     | ONDITIONS | MIN  | TYP           | MAX  | UNIT |
|---------|-------------------------------|-----------------------------|-----------|------|---------------|------|------|
| VARIABI | LE GAIN AMPLIFIER (VGA)       |                             |           |      |               |      |      |
|         | Maximum input voltage swing   | Linear operation, from IN   | P to INM  |      | 2             |      | Vpp  |
| VCM     | Common-mode voltage           |                             |           |      | 1.6           |      | V    |
|         | Gain range                    | Maximum gain – minimur      | n gain    |      | 36            |      | dB   |
|         | Maximum gain                  |                             |           | 29.5 | 31            | 32.5 | dB   |
|         | Gain resolution               |                             |           |      | 0.125<br>or 1 |      | dB   |
|         | Input resistance              | From each input to dc bia   | is level  |      | 5             |      | kΩ   |
|         | Input capacitance             | Differential between the in | nputs     |      | 2             |      | pF   |
| ANTIALI | AS FILTER (AAF)               |                             |           | •    |               |      |      |
|         |                               | 7.5MHz filter selected      |           |      | 7.5           |      |      |
|         | AAF cutoff frequency          | 10MHz filter selected       | –3dB      |      | 10            |      | MHz  |
|         |                               | 14MHz filter selected       |           |      | 14            |      |      |
|         |                               | 7.5MHz filter selected      |           |      | 10            |      |      |
|         |                               | 10MHz filter selected       | –6dB      |      | 14            |      | MHz  |
|         | ^ ^ C atom board attanceation | 14MHz filter selected       |           |      | 20            |      |      |
|         | AAF stop-band attenuation     | 7.5MHz filter selected      |           |      | 18            |      |      |
|         |                               | 10MHz filter selected       | -12dB     |      | 24            |      | MHz  |
|         |                               | 14MHz filter selected       |           |      | 30            |      |      |
|         |                               | 7.5MHz filter selected      |           |      | 1.2           |      |      |
|         | In-band attenuation           | 10MHz filter selected       | At 3.2MHz |      | 0.5           |      | dB   |
|         |                               | 14MHz filter selected       |           |      | 0.2           |      |      |

<sup>(1)</sup> Enabling clamping increases distortion values at high swings by about 2dB.

Submit Documentation Feedback Product Folder Link(s): AFE5801



Typical values are at 25°C, MIN and MAX values are across the full temperature range of  $T_{min} = -40$ °C to  $T_{max} = 85$ °C, AVDD3 = 3.3V, AVDD18 = 1.8V, DVDD18 = 1.8V, -1dBFS analog input ac-coupled with 0.1 $\mu$ F, internal reference mode, maximum-rated sampling frequency (65MSPS), LVCMOS (single-ended) clock, 50% duty cycle, antialiasing filter set at 14MHz (3dB corner), output clamp disabled <sup>(1)</sup> and analog high-pass filter enabled, unless otherwise noted.

|                     | PARAMETER                             | TEST CONDITIONS                                                                                                                                                             | MIN  | TYP  | MAX | UNIT               |
|---------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|--------------------|
| FULL-CHAN           | NNEL CHARACTERISTICS                  |                                                                                                                                                                             | ·    |      |     | •                  |
|                     | Gain matching                         | Across channels and parts                                                                                                                                                   |      | 0.1  | 0.6 | dB                 |
|                     | 0-1                                   | -5dB to 28dB gain                                                                                                                                                           | -1.2 | ±0.3 | 1.2 | -ID                |
|                     | Gain error                            | Gain > 28dB                                                                                                                                                                 | -1.8 | ±0.5 | 1.8 | dB                 |
|                     | Offset error                          | 31dB gain                                                                                                                                                                   | -50  |      | 50  | LSB                |
|                     | land the reference of the contract of | 5MHz, 31dB VGA gain, low-noise mode                                                                                                                                         |      | 5    | 6.5 | nV/√ <del>Hz</del> |
|                     | Input-referred noise voltage          | 5MHz, 31dB VGA gain, default noise mode                                                                                                                                     |      | 5.5  |     | nV/√Hz             |
| SNR                 | Signal-to-noise ratio                 | -1dBFS ADC input, 6dB gain                                                                                                                                                  |      | 66   |     | dBc                |
| HD2                 | On any difference of a distantian     | -1dBFS ADC input, 17dB gain, f <sub>in</sub> = 2MHz                                                                                                                         |      | -75  | -60 | JD -               |
|                     | Second-harmonic distortion            | -1dBFS ADC input, 31dB gain, f <sub>in</sub> = 2MHz                                                                                                                         |      | -75  | -60 | dBc                |
| LIDO                | Think have a feet attention           | -1dBFS ADC input, 17dB gain, f <sub>in</sub> = 2MHz                                                                                                                         |      | -65  | -55 | JD -               |
| HD3                 | Third-harmonic distortion             | -1dBFS ADC input, 31dB gain, f <sub>in</sub> = 2MHz                                                                                                                         |      | -60  | -52 | dBc                |
| SFDR                | Spurious-free dynamic range           | -1dBFS ADC input, 17dB gain, f <sub>in</sub> = 2MHz                                                                                                                         |      | 65   |     | dBc                |
| THD                 | Total harmonic distortion             | -1dBFS ADC input, 17dB gain, f <sub>in</sub> = 2MHz                                                                                                                         |      | 64   |     | dBc                |
| IMD                 | Intermodulation distortion            | $f_{in1}$ = 1MHz, $f_{in2}$ = 2MHz, $A_{in1, in2}$ = -7dBFS, 30dB VGA gain                                                                                                  |      | -70  |     | dBFS               |
|                     | Group delay variation                 | f = 100kHz to 14MHz, across gain settings and channels                                                                                                                      |      | ±3.5 |     | ns                 |
|                     |                                       | f = 100kHz to 14MHz, across channels                                                                                                                                        |      | ±1.5 |     |                    |
|                     | Input overload recovery               | ≤ 6dB overload to within 1%                                                                                                                                                 |      | 1    |     | Clock<br>cycle     |
|                     | Clamp level                           | After amplification. Clamp enabled by default                                                                                                                               |      | 3    |     | dB                 |
|                     | ADC number of bits                    |                                                                                                                                                                             |      | 12   |     |                    |
|                     | Crosstalk                             | Aggressor: f <sub>in</sub> = 3MHz, 1dB below ADC full-scale Victims (channel next to aggressor channel): 50Ω differential (between IN <sub>i</sub> P and IN <sub>i</sub> M) |      | 92   |     | dB                 |
| POWER               |                                       | ,                                                                                                                                                                           |      |      |     | I                  |
|                     |                                       | Default noise mode                                                                                                                                                          |      | 522  | 600 | 144                |
|                     | Total power dissipation               | Low-noise mode                                                                                                                                                              |      | 561  | 636 | mW                 |
| I <sub>AVDD3</sub>  | AVDD3 current consumption             |                                                                                                                                                                             |      | 6    | 9   | mA                 |
| I <sub>AVDD18</sub> | AVDD18 current consumption            | Default noise mode                                                                                                                                                          |      | 198  | 222 | 0                  |
|                     |                                       | Low-noise mode                                                                                                                                                              |      | 220  | 244 | mA                 |
| I <sub>DVDD18</sub> | DVDD18 current consumption            | See (2)                                                                                                                                                                     |      | 81   | 100 | mA                 |
|                     | Davis davis                           | Standby mode                                                                                                                                                                |      | 64   |     | mW                 |
|                     | Power down                            | Full power-down mode                                                                                                                                                        |      | 8    | 25  | mW                 |
| AC PSRR             | Power-supply rejection ratio          |                                                                                                                                                                             |      | 30   |     | dBc                |

<sup>(2)</sup> Using digital modes like averaging, digital gain, digital HPF, etc., (see the *Application Information* section) might increase the DVDD18 current by about 60mA.



# DIGITAL CHARACTERISTICS(1)

The dc specifications refer to the condition where the digital outputs are not switching, but permanently at a valid logic level 0 or 1. Typical values are at 25°C, min and max values are across the full temperature range of  $T_{min} = -40$ °C to  $T_{max} = 85$ °C, AVDD3 = 3.3V, AVDD18 = 1.8V, DVDD18 = 1.8V, external differential load resistance between the LVDS output pair  $R_{LOAD} = 100\Omega$ .

| PARAMETER                                            | TEST CONDITIONS                                                   | MIN | TYP     | MAX | UNIT |
|------------------------------------------------------|-------------------------------------------------------------------|-----|---------|-----|------|
| DIGITAL INPUTS (PDN, RESET, S                        | SCLK, SDATA, SEN, SYNC)                                           |     |         | '   |      |
| High-level input voltage                             |                                                                   | 1.4 |         | 3.6 | V    |
| Low-level input voltage                              |                                                                   |     |         | 0.8 | V    |
| High-level input current                             |                                                                   |     | 10      |     | μΑ   |
| Low-level input current                              |                                                                   |     | 10      |     | μΑ   |
| Input capacitance                                    |                                                                   |     | 4       |     | pF   |
| DIGITAL OUTPUTS (D <sub>i</sub> P, D <sub>i</sub> M) |                                                                   |     |         |     |      |
| High-level output voltage                            |                                                                   |     | 1375    |     | mV   |
| Low-level output voltage                             |                                                                   |     | 1025    |     | mV   |
| Output differential voltage  V <sub>OD</sub>         |                                                                   | 270 | 380     | 490 | mV   |
| Output offset voltage V <sub>OS</sub>                | Common-mode voltage of D <sub>i</sub> P and D <sub>i</sub> M      | 0.9 | 1.15    | 1.5 | V    |
| Output capacitance                                   | Output capacitance inside the device, from either output to DVSS. |     | 2       |     | pF   |
| DIGITAL OUTPUTS (SDOUT)                              |                                                                   |     |         |     |      |
| High-level output voltage                            |                                                                   | 1.6 | 1.8     |     | V    |
| Low-level output voltage                             |                                                                   |     | 0       | 0.2 | V    |
| Output impedance                                     |                                                                   |     | 50 ±25% |     | Ω    |

<sup>(1)</sup> All LVDS specifications have been characterized but not tested at production. For clock input levels, see the *Recommended Operating Conditions* table.



### **OUTPUT INTERFACE TIMING**

Typical values are at 25°C, AVDD3 = 3.3V, AVDD18 = DVDD = 1.8V, LVCMOS (single ended) clock,  $C_{LOAD}$  = 5pF,  $R_{LOAD}$  = 100 $\Omega$ ,  $I_O$  = 3.5mA, unless otherwise noted. Minimum and maximum values are across the full temperature range  $T_{MIN}$  = -40°C to  $T_{MAX}$  = 85°C.

|                       | PARAMETER                                      | TEST CONDITIONS                                                                                                        | MIN | TYP  | MAX  | UNIT                     |
|-----------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------|------|--------------------------|
| t <sub>a</sub>        | Aperture delay                                 | The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs | 0.7 | 3    |      | ns                       |
|                       | Aperture delay matching                        | Across channels within the same device                                                                                 |     | ±150 |      | ps                       |
| tj                    | Aperture jitter                                |                                                                                                                        |     | 450  |      | fs rms                   |
|                       |                                                | Time to valid data after coming out of STANDBY mode                                                                    |     | 10   | 50   |                          |
|                       | Wake-up time                                   | Time to valid data after coming out of PDN GLOBAL mode                                                                 |     | 50   | 200  | μS                       |
|                       |                                                | Time to valid data after stopping and restarting the input clock                                                       |     | 30   | 200  |                          |
|                       | ADC latency                                    | Default, after reset                                                                                                   |     | 11   |      | Input<br>clock<br>cycles |
| t <sub>delay</sub>    | Data and frame clock delay                     | Input clock rising edge (zero cross) to frame clock rising edge (zero cross) minus half the input clock period (T).    | 3   | 4.7  | 6.4  | ns                       |
| Δt <sub>delay</sub>   | Delay variation                                | At fixed supply and 20°C T difference                                                                                  | -1  |      | 1    | ns                       |
| t <sub>RISE</sub>     | Data rise time<br>Data fall time               | Rise time measured from –100mV to 100mV Fall time measured from 100mV to –100mV 10MHz < f <sub>CLKIN</sub> < 65MHz     | 0.1 | 0.25 | 0.4  | ns                       |
| t <sub>FCLKRISE</sub> | Frame clock rise time<br>Frame clock fall time | Rise time measured from -100mV to 100mV Fall time measured from 100mV to -100mV 10MHz < f <sub>CLKIN</sub> < 65MHz     | 0.1 | 0.25 | 0.4  | ns                       |
|                       | Frame clock duty cycle                         | Zero crossing of the rising edge to zero crossing of the falling edge                                                  | 48% | 50%  | 52%  |                          |
| t <sub>DCLKRISE</sub> | Bit clock rise time<br>Bit clock fall time     | Rise time measured from –100mV to 100mV Fall time measured from 100mV to –100mV 10MHz < f <sub>CLKIN</sub> < 65MHz     | 0.1 | 0.2  | 0.35 | ns                       |
|                       | Bit clock duty cycle                           | Zero crossing of the rising edge to zero crossing of the falling edge 10MHz < f <sub>CLKIN</sub> < 65MHz               | 44% | 50%  | 56%  |                          |

# Output Interface Timing(1)

| f <sub>CLKIN</sub> , Input Clock Frequency | Period (T) | Setup                                               | Time (t <sub>su</sub> ),<br>ns |     | Hold | d Time (t <sub>h</sub> ),<br>ns |     | t <sub>pdi</sub> = 0.5 | $t_{pdi} = 0.5 \times T + t_{delay}$ , ns                                 |     |
|--------------------------------------------|------------|-----------------------------------------------------|--------------------------------|-----|------|---------------------------------|-----|------------------------|---------------------------------------------------------------------------|-----|
| MHz                                        | ns         | Zero-Cross Data to Zero-Cross<br>Clock (both edges) |                                |     |      |                                 |     | edge) to Fram          | Input Clock Zero-Cross (ri<br>edge) to Frame Clock Zero-<br>(rising edge) |     |
|                                            |            | MIN                                                 | TYP                            | MAX | MIN  | TYP                             | MAX | MIN                    | TYP                                                                       | MAX |
| 65                                         | 15         | 0.35                                                | 0.6                            |     | 0.3  | 0.6                             |     |                        | 12.3                                                                      |     |
| 50                                         | 20         | 0.5                                                 | 0.8                            |     | 0.5  | 0.8                             |     |                        | 14.6                                                                      | •   |
| 40                                         | 25         | 0.75                                                | 1                              |     | 0.75 | 1                               |     |                        | 17                                                                        |     |
| 30                                         | 33         | 1                                                   | 1.4                            |     | 1    | 1.4                             |     |                        | 21.2                                                                      | •   |
| 20                                         | 50         | 1.7                                                 | 2.1                            |     | 1.7  | 2.1                             |     |                        | 29.5                                                                      |     |
| 10                                         | 100        | 3.8                                                 | 4.2                            |     | 3.8  | 4.2                             |     |                        | 54.7                                                                      |     |

<sup>(1)</sup> FCLK timing is the same as for the output data lines. It has the same relation to DCLK as the data pins. Setup and hold are the same for the data and the frame clock.





Figure 1. Timing Diagram



### TYPICAL CHARACTERISTICS



10  $A_{in} = -1dBFS$ Gain = 30dB-10 HD2 = -69.8dBcHD3 = -59.5dBcSFDR = 59.5dBc – dB -30 SNR = 58.8dBFSTHD = 58.9dBc Amplitude -50 -70 -90 0 5 10 20 25 30 35 f - Frequency - MHz

Figure 2. FFT for 2MHz Input Signal and 12dB Gain







Figure 4. Fine Gain vs Gain Code

Figure 5. Gain vs Gain Code and Temperature





Figure 6. Gain Error vs Gain Code and Temperature

Figure 7. Output-Referred Noise vs Gain





11 10 9 8 Low-Power Mode Disabled 7 6 Low-Power Mode Enabled 5 Low-Power Mode Enabled 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 G - Gain - dB

Figure 8. Input-Referred Noise for Low Gains

Figure 9. Input-Referred Noise for High Gains







Figure 11. HD2 Across Coarse Gain and Three  $f_{IN}$  (-6dBFS)<sup>(2)</sup>

<sup>(1)</sup> For gains ≥5dB, the input amplitude is adjusted to give -1dBFS. At 5dB gain, input amplitude is 4dBm (corresponding to -1dBFS). For gains less than 5dB, the input is kept constant at 4dBm.

<sup>(2)</sup> For gains ≥0dB, the input amplitude is adjusted to give –6dBFS. At 0dB gain, input amplitude is 4dBm (corresponding to –6dBFS). For gains less than 0dB, the input is kept constant at 4dBm.





-40  $A_{in} = -6dBFS$  $f_{IN} = 5MHz$ -50  $f_{IN} = 10MHz$  $f_{IN} = 1MHz$ -60 HD3 - dBc -70 -80 -90 -10 10 40 G - Gain - dB G006

Figure 12. HD3 Across Coarse Gain and Three  $f_{IN}$  (-1dBFS)<sup>(1)</sup>

Figure 13. HD3 Across Coarse Gain and Three  $f_{IN}$   $(-6dBFS)^{(2)}$ 





Figure 14. HD2 vs Output Amplitude

Figure 15. HD3 vs Output Amplitude





Figure 16. Crosstalk (3)

Figure 17. Output Offset vs Gain

- (3) -1dB signal applied on one channel at a time and output is observed on:
  - 1. Adjacent channel channel next to the aggressor channel, but not a shared channel
  - 2. Far channel all other channels (neither shared or adjacent)



All graphs are at 25°C, AVDD3 = 3.3V, AVDD18 = DVDD18 = 1.8V, -1dBFS analog input AC coupled with  $0.1\mu F$ , internal reference mode, maximum rated channel sampling frequency (65MSPS), LVCMOS (single-ended) clock, 50% duty cycle,  $f_{IN}$  = 2MHz, anti-aliasing filter set at 14MHz (3dB corner), output clamp disable and analog high-pass filter enabled.



20 K = 7dBAnalog Filter 10 -10K = 4dB-20 K = 2dBGain -30 K = 5dBK = 3dBပ္ပ -40 K = 6dB-50 K = 8dBK = 9dB-60K = 10dB0.0 2.0 1.5 2.5 3.0 f - Frequency - MHz G011

Figure 18. Antialiasing Filter Frequency Response







Figure 20. Analog Power vs Input-Clock Frequency

Figure 21. Total Power vs Input-Clock Frequency





Figure 22. Gain Matching Measured at a Single Gain (30 dB) as Peak-to-Peak Variation of Gain Across Channels on Every Device and Measured at Three Temperatures. Every Device at Each Temperature Counted as One Event

Figure 23. Offset (Average Code) With Signal. Every Channel Counted as One Event

Copyright © 2008–2010, Texas Instruments Incorporated



All graphs are at 25°C, AVDD3 = 3.3V, AVDD18 = DVDD18 = 1.8V, -1dBFS analog input AC coupled with  $0.1\mu F$ , internal reference mode, maximum rated channel sampling frequency (65MSPS), LVCMOS (single-ended) clock, 50% duty cycle,  $f_{IN}$  = 2MHz, anti-aliasing filter set at 14MHz (3dB corner), output clamp disable and analog high-pass filter enabled.



Figure 24. TGC Sweep With Interpolation Disabled and High-Pass Filter Enabled



Figure 25. TGC Sweep With Interpolation Disabled and High-Pass Filter Disabled



Figure 26. TGC Sweep With Interpolation Enabled and High-Pass Filter Disabled





Figure 27. Intermodulation Distortion



Figure 28. Input-Referred Noise vs Frequency



Figure 30. SNR vs Gain Three f<sub>IN</sub> (-6dBFS)



Figure 29. SNR vs Gain, Three f<sub>IN</sub> (-1dBFS)



Figure 31. LPF Response Across Coarse Gain





File Edit Verbical Horiz/Acq Trig Display Cursors Measure Mads Math Utilities Help

Strong Sample

Curs 1 Pos

-90 (np

Curs 2 Pos

-92 (np

Curs 2 Pos

-92

Figure 32. LPF Response Across Coarse Gain

Figure 33. LVDS Eye Pattern



#### **APPLICATION INFORMATION**

#### THEORY OF OPERATION

The AFE5801 is a very low-power CMOS monolithic analog front end which includes an eight-channel variable-gain amplifier (VGA) followed by an eight-channel, 12bit, high-speed pipeline analog-to-digital convereter (ADC) based on switched-capacitor architecture.

Each of the eight VGA differential inputs is buffered and accepts a maximum swing of 2Vpp centered at a dc level (VCM) of about 1.6V.

Each VGA has a gain range from -5dB to 31dB, and the gain is digitally controlled, with a resolution of 0.125dB. Using the serial interface, the gain curves (common to all VGAs) versus time can be stored in the memory integrated within the device.

A hardware sync input pin is available (SYNC). When a pulse is applied to this pin, all the VGAs in the device start stepping through the selected time-gain curve at the same clock cycle. This sync can also be initiated by software using the serial interface.

A selectable anti-alias low-pass filter (AAF) with 3dB attenuation at 7.5MHz, 10MHz, or 14MHz is also integrated, together with clamping (which can be disabled).

The VGA/AAF can output 2Vpp differential swing without degradation in the specified linearity and can drive an onboard 12bit ADC. After the input signals are captured by the sample-and-hold circuit, at the rising edge of the clock, the samples are sequentially converted by a series of low-resolution stages. The outputs of the stages are combined in a digital correction logic block to form the final 12bit word with a latency of 11 clock cycles, without taking into account the delays introduced by the optional digital signal-processing functions. These functions are, in this order, offset correction, channel averaging, digital gain, and high-pass filtering (see *General-Purpose Register Map* for more details). The 12bit words of each channel are serialized and output as LVDS levels. For slower operation speeds, the AFE5801 offers the possibility of multiplexing up to two input channels into one LVDS output stream, reducing even further the power consumption and routing area. In addition to the data streams, a bit clock and frame clock are also output. The frame clock is aligned with the 12bit word boundary.

Notice that for the correct operation of the device (see the *Serial Interface* section), a positive pulse must be applied to the RESET pin. This sets the internal control registers to zero. There is, nevertheless, no need for any type of power-up sequencing.

### INPUT CONFIGURATION

The analog input for the AFE5801, Figure 34, consists of a differential analog buffer which has inputs biased to 1.6V (usually refered as common-mode voltage,  $V_{CM}$ ). The biasing is done with two internal resistors of  $5k\Omega$ . For proper operation, the input signal should be either ac-coupled or have a commn-mode value equal to  $V_{CM}$ . In the case of ac coupling, the external input capacitors form a high-pass filter with the internal bias resistors  $(5k\Omega)$ , so, the value of the capacitors should allow the lowest frequency of interest to pass with minimum attenuation. For the typical frequencies used in ultrasound (>1MHz) a value of 10nF or bigger is recommended. If dc coupling is preferred, the user can tap the  $V_{CM}$  output pins to set the common-mode level of the input signal. The  $V_{CM}$  output should be connected to high-input-impedance circuits, as its driving capability is limited. Regardless of the choosen input configuration, a capacitor of 100nF should be connected on each  $V_{CM}$  input to AVSS.

For proper operation, the input signal should be in the recommended input range. The maximum input swing is limited to 2Vpp before saturation/distortion fo the input stage occurs. As the input common mode (VCM) is about 1.6V, each input of the buffer should stay between 1.1V and 2.1V.





NOTE: Dashed area denotes one of eight channels.

Figure 34. Common-Mode Biasing of Input Pins

The maximum input swing is limited to 2Vpp before distortion/saturation of the input stage occurs. As the input dc level (VCM) is about 1.6V, this means that each input of the VGA typically stays between 1.1V and 2.1V.

To drive the AFE5801 with a single-ended signal, the signal should be connected to one of the inputs ( $IN_iP$ , in principle, to keep the polarity) and the other connected to AVSS through a 100nF capacitor. In fact, all the AFE5801 inputs that must be connected to ground can be shorted together and connected to ground through a single 100nF capacitor. The input is limited to 1Vpp (from 1.1V to 2.1V) and the performance is similar to that of the AFE5851. Every channel on the AFE5851 is similar to a channel on the AFE5801 where the other input has been shorted internally to VCM. See the AFE5851 16 Channel Variable Gain Amplifier (VGA) With Octal High Speed ADC data sheet (SLOS574) for more information.

# **SERIAL INTERFACE**

#### **Register Initialization**

After power up, the internal registers must be initialized to the default value (zero). Initialization can be done in one of two ways:

- Through a hardware reset, by applying a positive pulse in the RESET pin
- Through a software reset, using the serial interface, by setting the SOFTWARE RESET bit to high. Setting
  this bit initializes the internal registers to the respective default values (all zeros) and then self-resets the
  SOFTWARE RESET bit to low. In this case, the RESET pin can stay low (inactive).

It is important to notice that after power up and before the device is reset to its default state, the power consumption could be up to 2x the specified maximum, due to the unknown setting of the internal registers. In order to prevent the initial increased power consumption, a potential solution is to connect the RESET pin to either 1.8V or 3.3V supply with a  $10k\Omega$  resistor, so that the device is reset while powering up. For the reset to take effect, the power must be up on DVDD18. Notice that there is no damage to the part by applying voltage to the RESET pin while the device power is off.

Notice also that the reset only affects the digital registers, putting the part in its default state. It does not act as a power down and as such, everything internal just keeps running. As the internal registers change their values, the effects on the data propagate through the pipe. At the same time, there may be some glitches on the output due to the transition of the registers values if any of the output controlling modes, for instance, change. As the reset is level-sensitive and asynchronous with the input clock, it should be inactive in order to write into the internal registers. Although it takes only 10ns after the reset rising edge to change the registers, the output data may take, in the worst case, up to 20 clock cycles to be considered stable. Notice that the output clocks (data and frame) are independent of the RESET and tight to the input clock, avoiding any loss of synchronization.



#### Reset Timing

Typical values at 25°C, min and max values across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD3 = 3.3V, AVDD18 = DVDD18 = 1.8V, unless otherwise noted.

|                | PARAMATER                 | CONDITIONS                                                 | MIN | TYP N | ΙΑΧ | UNIT |
|----------------|---------------------------|------------------------------------------------------------|-----|-------|-----|------|
| t <sub>1</sub> | Power-on delay time       | Delay from power-up of AVDD and LVDD to RESET pulse active | 5   |       |     | ms   |
| t <sub>2</sub> | Reset pulse width         | Pulse width of active RESET signal                         | 10  |       |     | ns   |
| t <sub>3</sub> | Register write delay time | Delay from RESET disable to SEN active                     | 25  |       |     | ns   |
| $t_{PO}$       | Power-up delay time       | Delay from power-up of AVDD and LVDD to output stable      |     | 6.5   |     | ms   |



Figure 35. Reset Timing

Programming of different modes can be done through the serial interface formed by pins  $\overline{\text{SEN}}$  (serial interface enable), SCLK (serial interface clock),  $\overline{\text{SDATA}}$  (serial interface data) and RESET. SCLK and SDATA have a 100k $\Omega$  pulldown resistor to ground, and  $\overline{\text{SEN}}$  has a 100k $\Omega$  pullup resistor to DVDD18. Serial shift of bits into the device is enabled when  $\overline{\text{SEN}}$  is low. Serial data SDATA is latched at every rising edge of  $\overline{\text{SEN}}$  is low. In case the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiples of 24bit words within a single active  $\overline{\text{SEN}}$  pulse (there is an internal counter that counts groups of 24 clocks after the falling edge of  $\overline{\text{SEN}}$ ). The interface can work with SCLK frequency from 20MHz down to very low speeds (a few Hertz) and even with a non-50% duty-cycle SCLK.

The data is divided in two main portions: a register address (8 bits) and the data itself, to load on the addressed register (16 bits). When writing to a register with unused bits, these should be set to 0. Also, when writing, the SDOUT signal outputs zeros. The following timing diagram illustrates this process.





Figure 36. Serial Interface Register Write

Minimum values across full temperature range  $T_{MIN} = -40^{\circ}C$  to  $T_{MAX} = 85^{\circ}C$ , AVDD3 = 3.3V, AVDD18 = DVDD18 = 1.8V.

| PARAMETER      | DESCRIPTION                                           | MIN | TYP | MAX | UNIT |
|----------------|-------------------------------------------------------|-----|-----|-----|------|
| t <sub>1</sub> | SCLK period                                           | 50  |     |     | ns   |
| t <sub>2</sub> | SCLK high time                                        | 20  |     |     | ns   |
| t <sub>3</sub> | SCLK low time                                         | 20  |     |     | ns   |
| t <sub>4</sub> | Data setup time                                       | 5   |     |     | ns   |
| t <sub>5</sub> | Data hold time                                        | 5   |     |     | ns   |
| t <sub>6</sub> | SEN fall to SCLK rise                                 | 8   |     |     | ns   |
| t <sub>7</sub> | Time between last SCLK rising edge to SEN rising edge | 8   |     |     | ns   |

### **GENERAL-PURPOSE REGISTER MAP**

The internal registers can be divided in two groups, a group of registers to control all the general functions and settings of the device, and a bank of registers to control the TGC/gain curves operation. Those two sets of registers overlap in all the address space, except for the address 0, which holds the control of the register bank. One of the bits of this register, TGC\_REG\_WREN (see following table) is used to access one set of registers or the other. Its default value is zero and gives access to the general-purpose registers (which are also by default zero). The TGC control registers (described after the general-purpose registers) can be accessed by writing 1 to TGC REG WREN.

The following table describes the function of the registers when TGC\_REGISTER\_WREN = 0 (default). The address format is address[bit of the register].

| ADDRESS | FUNCTION                                  | DESCRIPTION                                                                               |
|---------|-------------------------------------------|-------------------------------------------------------------------------------------------|
| 0[2]    | TGC_REGISTER_WREN                         | 0: Access to general-purpose registers. 1: Access to TGC registers                        |
| 0[1]    | REGISTER_READOUT_ENABLE                   | 1: Enables readout of the registers                                                       |
| 0[0]    | SOFTWARE_RESET                            | 1: Resets the device and self-resets the bit to zero                                      |
| 1[14]   | OUTPUT_RATE_2X                            | 0: 1x rate (one ADC per LVDS stream). 1: 2x rate (2 ADCs per LVDS stream)                 |
| 1[13]   | EXTERNAL_REFERENCE                        | 0: Internal reference. 1: External reference                                              |
| 1[11]   | ${\tt LOW\_FREQUENCY\_NOISE\_SUPRESSION}$ | 0: No supression. 1: Supresses noise at low frequencies and pushes it to $f_{\text{S}}/2$ |



### www.ti.com

| ADDRESS   | FUNCTION                                                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1[10]     | STDBY                                                     | 0: Power up. 1: Standby (fast power-up mode)                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1[9:2]    | PDN CHANNEL<7:0>                                          | PDN for each individual channel (VCA+ADC). LVDS outputs logic 0.                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 1[1]      | OUTPUT_DISABLE                                            | 0: Ouptut enabled. 1: Output disabled                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 1[0]      | GLOBAL_PDN                                                | 0: Power up. 1: Global power down (slow power-up mode)                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 2[15:13]  | PATTERN_MODES                                             | Pattern modes for serial LVDS. 000: No pattern. 001: Sync. 010: Deskew. 011: Custom reg. 100: All 1s. 101: toggle. 110: All 0s. 111: Ramp                                                                                                                                                                                                                                                                                                                    |  |
| 2[11]     | AVERAGING_ENABLE                                          | 0: Default (no averaging). 1: Average two channels to increase SNR.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 2[10:3]   | PDN_LVDS                                                  | Power down the eight data-output LVDS pairs.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 3[14:13]  | SERIALIZED_DATA_RATE                                      | Serialization factor. 00: 12x. 01: 10x. 10: 16x. 11: 14x                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3[12]     | DIGITAL_GAIN_ENABLE                                       | 0: Default (no gain). 1: Apply digital gain set by the following registers.                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 3[8]      | REGISTER_OFFSET_SUBTRACTION_<br>ENABLE                    | 0: Default (no subtraction). 1: Subtract offset value set in the corresponding registers.                                                                                                                                                                                                                                                                                                                                                                    |  |
| 4[3]      | DFS                                                       | Data format select. 0: 2s complement. 1: Offset binary                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 5[13:0]   | CUSTOM_PATTERN                                            | Custom pattern data for LVDS (PATTERN_MODES = 011)                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 7[10]     | VCA_LOW_NOISE_MODE_(INCREASE_<br>POWER)                   | 0: Low power. 1: Low noise, at the expense of increased power (5mW/channel)                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 7[8:7]    | SELF_TEST                                                 | 00 or 10: No self-test. 01: Self-test enabled. 100 mV dc applied to the input of the channels. 11: Self-test enabled. 150 mV dc applied to the input of the channels. NOTE: DC applied before the input buffer. Test does not work if input is dc-shorted to a different potential. Also notice that the INTERNAL_AC_COUPLING bit is automatically set to 1 when entering this mode, and reset back to whatever value it had before, when leaving this mode. |  |
| 7[3:2]    | FILTER_BW                                                 | 00: 14MHz. 01: 10MHz. 10: 7.5MHz. 11: Not used.                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 7[1]      | INTERNAL_AC_COUPLING                                      | VGA coupling. 0: AC-coupled. 1: DC-coupled                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 13[15:11] | DIG_GAIN1                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 13[9:2]   | OFFSET_CH1                                                | Value to be subtracted from channel 1                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 15[15:11] | DIG_GAIN2                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 15[9:2]   | OFFSET_CH2                                                | Value to be subtracted from channel 2                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 17[15:11] | DIG_GAIN3                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 17[9:2]   | OFFSET_CH3                                                | Value to be subtracted from channel 3                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 19[15:11] | DIG GAIN4                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 19[9:2]   | OFFSET_CH4                                                | Value to be subtracted from channel 4                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 21[4:1]   | DIGITAL_HIGH_PASS_FILTER_CORNER_<br>FREQ_FOR_CHANNELS-1-4 | Sets k for the high-pass filter as desribed in <i>General-Purpose Register Description</i> (k from 2 to 10).                                                                                                                                                                                                                                                                                                                                                 |  |
| 21[0]     | DIGITAL_HIGH_PASS_FILTER_ENABLE_<br>FOR_CHANNELS_1-4      | 0: No high-pass filter. 1: High-pass filter enabled                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 25[15:11] | DIG_GAIN8                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 25[9:2]   | OFFSET_CH8                                                | Value to be subtracted from channel 5                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 27[15:11] | DIG_GAIN7                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 27[9:2]   | OFFSET_CH7                                                | Value to be subtracted from channel 6                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 29[15:11] | DIG_GAIN6                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 29[9:2]   | OFFSET_CH6                                                | Value to be subtracted from channel 7                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 31[15:11] | DIG_GAIN5                                                 | 0dB to 6dB in steps of 0.2dB                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 31[9:2]   | OFFSET_CH5                                                | Value to be subtracted from channel 8                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 33[4:1]   | DIGITAL_HIGH_PASS_FILTER_CORNER_<br>FREQ_FOR_CHANNELS_5-8 | Sets k for the high-pass filter as desribed in <i>General-Purpose Register Description</i> (k from 2 to 10).                                                                                                                                                                                                                                                                                                                                                 |  |
| 33[0]     | DIGITAL_HIGH_PASS_FILTER_ENABLE_<br>FOR_CHANNELS_5-8      | 0: No high-pass filter. 1: High-pass filter enabled                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 70[14]    | CLAMP_DISABLE                                             | 0: Enabled. 1: Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |



#### GENERAL-PURPOSE REGISTER DESCRIPTION

#### **AVERAGING\_ENABLE**

Address: 2[11]

When set to 1, two samples, corresponding to two consecutive channels, are averaged (channel 1 with 2, 3 with 4, 5 with 6, and 7 with 8). If both channels receive the same input, the net effect is an improvement in SNR. The averaging is performed as:

- Channel 1 + channel 2 comes out on channel 3.
- Channel 3 + channel 4 comes out on channel 4.
- Channel 5 + channel 6 comes out on channel 5.
- Channel 7 + channel 8 comes out on channel 6.

#### **DFS**

Address: 4[3]

DFS stands for data format select. The ADC output, by default, is in 2s-complement mode. Programming the DFS bit to 1 inverts the MSB, and the output becomes straight-offset binary mode.

#### **DIGITAL GAIN ENABLE**

Address: 3[12]

Setting this bit to 1 applies to each channel i the corresponding gain given by DIG\_GAIN<sub>i</sub><15:11>. The gain is given as 0dB + 0.2dB × DIG\_GAIN<sub>i</sub><15:11>. For instance, if DIG\_GAIN<sub>5</sub><15:11> = 3, channel 5 is increased by 0.6dB gain. DIG\_GAIN<sub>i</sub><15:11> = 31 produces the same effect as DIG\_GAIN<sub>i</sub><15:11> = 30, setting the gain of channel i to 6dB.

### DIGITAL\_HIGH\_PASS\_FILTER\_ENABLE and DIGITAL\_HIGH\_PASS\_FILTER\_CORNER\_FREQ

DIGITAL\_HIGH\_PASS\_FILTER\_ENABLE (channels 1-4): Address: 21[0]

DIGITAL HIGH PASS FILTER ENABLE (channels 5-8): Address: 33[0]

DIGITAL HIGH PASS FILTER CORNER FREQ (channels 1-4): Address: 21[4:1]

DIGITAL\_HIGH\_PASS\_FILTER\_CORNER\_FREQ (channels 5-8): Address: 33[4:1]

This group of four registers controls the characteristics of a digital high-pass transfer function applied to the output data, following the formula:  $y(n) = 2^k/(2^k + 1) [x(n) - x(n - 1) + y(n - 1)]$ . The DIGITAL\_HIGH\_PASS\_FILTER\_CORNER\_FREQ registers (one for the first four channels and one for the second group of four channels) describe the setting of k.

#### **EXTERNAL REFERENCE**

Address: 1[13]

The internal reference mode (default) uses approximately 3mW more power on AVDD (which is already included in all the specification tables). The AFE5801 can operate in external reference mode by programming EXTERNAL\_REFERENCE to 1. In this mode, the VREF\_IN pin should be driven with 1.4V. Due to the high input impedace of this pin, no special drive capabilities are required. For the same reason, no decoupling on VREF\_IN is needed, although depending on the noise on the 1.4V signal, some filtering may be required. Nevertheless, when using the internal reference, there is no need to decouple VREF\_IN. The advantage of using the external reference mode is that multiple AFE5801 units can be made to operate with the same external reference, thereby improving parameters such as gain matching across devices.

#### FILTER BW

Address: 7[3:2]

This bit sets the 3dB attenuation frequency for the antialiasing filter (AAF).

### **GLOBAL\_PDN**

Address: 1[0]

The global PDN bit is ORed with the signal in the external PDN pin (59). Therefore, a 1 on this bit shuts the device down completely.



### INTERNAL\_AC\_COUPLING

Address: 7[1]

This bit controls an internal high-pass filter (Figure 34), set between the input buffer and the VCA. This filter removes the input offset to avoid its amplification by the TGC. An alternative method is to remove the offset effect on the digital domain, either on the device following the ADC or at the ADC output, by using the DIGITAL HIGH PASS FILTER registers described previously.

# LOW\_FREQUENCY\_NOISE\_SUPPRESSION

Address: 1[11]

The low-frequency noise-suppression mode is specifically useful in applications where good noise performance is desired in the frequency band of 0MHz to 1MHz (around dc). Setting this mode shifts the low-frequency noise of the ADC in the AFE5801 to approximately  $f_{\rm S}/2$ , thereby reducing the noise floor around dc to a much lower value.

#### **OUTPUT DISABLE**

Address: 1[1]

A 1 on this bit sets all the LVDS outputs into the high-impedance state.

### OUTPUT\_RATE\_2X

Address: 1[14]

The output data always uses a DDR format, with valid/different bits on the positive as well as the negative edges of the LVDS bit clock, DCLK. The output rate is set by default to  $1 \times (OUTPUT\_RATE\_2X = 0)$ , where each ADC has one LVDS stream associated with it. If the sampling rate is low enough, two ADCs can share one LVDS stream, in this way lowering the power consumption devoted to the interface. The unused outputs will output zero. To avoid consumption from those outputs, no termination should be connected to them. The distribution on the used output pairs is done in the following way:

- Channel 1 and channel 2 come out on channel 3. Channel 1 comes out first.
- Channel 3 and channel 4 come out on channel 4. Channel 3 comes out first.
- Channel 5 and channel 6 come out on channel 5. Channel 5 comes out first.
- Channel 7 and channel 8 come out on channel 6. Channel 7 comes out first.



#### PATTERN\_MODES and CUSTOM\_PATTERN

PATTERN\_MODES: Address: 2[15:13] CUSTOM\_PATTERN: Address: 5[13:0]

The AFE5801 can output a variety of test patterns on the LVDS outputs. These test patterns replace the normal ADC data output and help on debugging and synchronization, with the device reading the output of the ADC.

- PATTERN\_MODE equal to 000 is the default and disables this test mode, i.e., the output data is the same as the ADC data.
- PATTERN\_MODE equal to 001 (SYNC mode) replaces the normal ADC word by a fixed 1111 1100 0000 word.
- PATTERN\_MODE equal to 010 sets the DESKEW mode, where the 12-bit ADC output D<11:0> is replaced with the 0101 0101 0101 word, which creates a continuous stream of 1s and 0s in the data line.
- PATTERN\_MODE equal to 011 outputs a constant code set by the bits in CUSTOM\_PATTERN<13:0>.
   Depending on the value of SERIALIZED\_DATA\_RATE (see following) the output bits conform to the following rules:
  - In the default case, where SERIALIZED\_DATA\_RATE is 00, for 12-bit ADC data at the output, the CUSTOM\_PATTERN<13:2> bits are used, replacing the sampled data. These bits are still controlled by the LSB-first and MSB-first modes in the same way as normal ADC data are.
  - For SERIALIZED\_DATA\_RATE = 01, 10-bit output mode is selected, and the CUSTOM\_PATTERN<13:4> bits are used.
  - For SERIALIZED\_DATA\_RATE = 10, 16-bit output mode is selected. In this case, the CUSTOM\_PATTERN<13:0> bits are used for the first 14 most-significant bits, and two 0s take the place of the LSBs.
  - For SERIALIZED\_DATA\_RATE = 11, 14-bit mode is selected, and the CUSTOM\_PATTERN<13:0> bits take the place of the output word.
- PATTERN\_MODE equal to 100 makes the output always 1, whereas setting it to 110 makes the output always 0.
- PATTERN\_MODE equal to 101 makes the output of the device toggle between two consecutive codes. On the nth sample clock, the data is 0000 0000 0000, and on the following one (nth + 1), it is 1111 1111.
- PATTERN\_MODE equal to 111 causes all the channels to output a repeating full-scale ramp pattern. The ramp increments from zero code to full-scale code in steps of 1 LSB every clock cycle. After hitting the full-scale code, it returns back to the zero code and ramps again.

### PDN\_CHANNEL<7:0>

Address: 1[9:2]

Each bit controls the power down of a channel (buffer, VCA, and ADC). For example, PDN\_CHANNEL<0> powers down channel 1 and the corresponding LVDS pair becomes high-impedance. DCLK and FCLK are not powered down. They become active if terminated with  $100\Omega$ .

#### **PDN LVDS**

Address: 2[10:3]

PDN\_LVDS<7:0> selects which LVDS pairs become inactive (zero output current, i.e., high-impedance state). The frame and clock LVDS streams are powered down only when OUTPUT\_DISABLE and/or GLOBAL\_PDN is set.

# REGISTER\_OFFSET\_SUBTRACTION\_ENABLE

Address: 3[8]

Setting this bit to 1 enables the substraction of the value on the corresponding OFFSET\_CH<sub>i</sub><9:2> (offset for channel i) from the ADC output. The number is specified in 2s-complement format. For example,



OFFSET\_CH<sub>i</sub><9:2> = 0100 0000 means substract -128. For OFFSET\_CH<sub>i</sub><9:2> = 0111 1111 the effect is to substract 127. In effect, both addition and subtraction can be performed. Note that the the offset is applied before the digital gain (see DIGITAL\_GAIN\_ENABLE). The whole data path is 2s-complement throughout internally. Only when DFS = 1 (straight binary output format) is the 2s-complement word translated into offset binary at the end.

#### REGISTER\_READOUT\_ENABLE

Address: 0[1]

The device includes an option where the contents of the internal registers can be read back. This may be useful as a diagnostic to verify the serial interface communication between the external controller and the AFE. First, the <REGISTER READOUT ENABLE> bit must be set to 1. Then user should initiate a serial interface cycle specifying the address of the register (A7–A0) whose content is to be read. The data bits are don't care. The device outputs the contents (D15–D0) of the selected register on the SDOUT pin. The external controller can latch the contents at the rising edge of SCLK. To enable serial register writes, set the <REGISTER READOUT ENABLE> bit back to 0. The following timing diagram shows this operation (the time specifications follow the same information provided on the table for a serial interface register write):



Figure 37. Serial Interface Register Read

Register readback is incorrect for address 0x97. See the INTERP\_ENABLE section for details.

#### SERIALIZED\_DATA\_RATE

Address: 3[14:13]

These two bits control the length of the data word, i.e., the number of DCLKs per FCLK period. It is possible, for instance, to output a 16bit data stream even with a 12bit ADC. In this case, the 4 LSBs are padded with 0s. The pass from higher resolution to lower serialization is not supported, however. I.e, it is not possible to select a 10bit stream with a 12bit ADC.

### TGC\_REGISTER\_WREN

Address: 0[2]

Set this bit to 1 to access the TGC table and 0 (default after reset) to access the general-purpose register table. The same address may point, this way, to one bank of registers (general purpose) or to the other (TGC control). Nevertheless, observe that register 0 of the general-purpose registers is always accessible, regardless of the value of TGC\_REGISTER\_WREN. The TGC table starts at address 1.



#### VCA LOW NOISE MODE

Address: 7[10]

Setting this bit to 1 reduces the equivalent input noise of the VCA to  $5nv/\sqrt{Hz}$  (for a 51dB gain) at the expense of an increased power consumption (5mW increase per channel).

#### TGC CONTROL REGISTER MAP

The TGC operation is described in the VGA/TGC Operation section that follows. This section describes the TGC control registers which can be accessed by writing 1 to TGC\_REG\_WREN bit. The following table describes the register map for all the registers involved in the TGC operation.

| ADDRESS  | D[15:7]  | D[8] | D[7]               | D[6]        | D[5]             | D[4]                      | D[3]           | D[2] | D[1]      | D[0] |
|----------|----------|------|--------------------|-------------|------------------|---------------------------|----------------|------|-----------|------|
| 0x010x94 |          |      | REG_VALUES         |             |                  |                           |                |      |           |      |
| 0x95     | NOT USED |      |                    | START_INDEX |                  |                           |                |      |           |      |
| 0x96     |          |      |                    | STOP_INDEX  |                  |                           |                |      |           |      |
| 0x97     |          |      | INTERP_<br>ENABLE  | 0           | START_GAIN       |                           |                |      |           |      |
| 0x98     |          |      |                    |             | HOLD_ GAIN _TIME |                           |                |      |           |      |
| 0x99     |          |      | 0                  | 0           | SOFT_<br>SYNC    | UNIFORM_<br>GAIN_<br>MODE | STATIC_<br>PGA |      | FINE_GAIN |      |
| 0x9A     |          |      | 0                  | 0           | COARSE_GAIN      |                           |                |      |           |      |
| 0x9B     |          |      | UNIFORM_GAIN_SLOPE |             |                  |                           |                |      |           |      |

#### **REG\_VALUE**

Address: 0x01[8:0] to 0x94[8:0]

Each of these 9 bit registers (148 of them) stores the time to stay at a given gain setting, during the gain ramp. The most significant bit of each register (REG\_VALUE<8>) denotes either increment or decrement gain from current gain value. The other 8 bits (REG\_VALUE<7:0>) denote the time (a multiple of  $8 \times \text{Tclk}$ ; Tclk being the channel sampling clock, i.e., double the period of the device input clock) for the change of the gain from the CURRENT\_GAIN to CURRENT\_GAIN  $\pm 1 \text{dB}$  (depending on the REG\_VALUE<8>). The fastest ramp (shortest time) for this 1dB gain change is set by REG\_VALUE<7:0> equal to 0x00 and it is  $8 \times \text{Tclk}$ . The slowest ramp (longest time) for this 1dB gain change is set by REG\_VALUE<7:0> equal to 0xFF, and it is  $255 \times 8 \times \text{Tclk}$  (see VGA operation – described later).

### START\_INDEX

Address: 0x95[7:0]

This 8 bit register specifies/points to the first REG\_VALUE register of the TGC curve (i.e., where the curve starts) and can have values ranging from 1 to 148 (in decimal).

### STOP\_INDEX

Address: 0x96[7:0]

This 8 bit register specifies/points to the last REG\_VALUE register of the TGC curve (i.e., where the curve finishes) and can have values ranging from 1 to 148 (in decimal).

www.ti.com

### START\_GAIN

Address: 0x97[5:0]

This 6 bit register specifies the start gain value from -5dB to 31dB.

 $START\_GAIN = [-5 + REG\_VALUE] dB$ 

REG\_VALUE GAIN

0x0 -5 dB

0x1 -4 dB

0x24 31 dB

#### STOP GAIN (Not a programmable register; it is an internally computed value.)

#### Case 1:

INTERP\_ENABLE = 1,

STOP\_GAIN = START\_GAIN + (STOP\_INDEX - START\_INDEX) - (2 x Number of

decrements) + 0.875dB.

#### Case 2:

 $INTERP\_ENABLE = 0,$ 

 $STOP\_GAIN = START\_GAIN + (STOP\_INDEX - START\_INDEX) - (2 \times Number of Control of Contro$ 

decrements).

### **HOLD\_GAIN\_TIME**

Address: 0x98[7:0]

This 8 bit register specifies the time for holding of the STOP\_GAIN, after reaching either the STOP\_GAIN value as computed in the STOP\_GAIN section or the maximum/minimum gain. After this time, the TGC starts stepping down to the START\_GAIN value in 1dB steps every Tclk. The STOP\_GAIN value is held for the following number of clocks:

where Tclk is the channel sampling clock.

REG\_VALUE HOLD\_GAIN\_TIME

 0x0
 0 Tclks

 0x1
 33 Tclks

 0xFF
 8415 Tclks



### INTERP\_ENABLE

Address: 0x97[7]

This 8 bit register sets the ramp rate. When INTERP\_ENABLE = 1, the ramp rate is 0.125dB for every number of clocks stored in REG\_VALUE:

| REG_VALUE | SLOPE                  |
|-----------|------------------------|
| 0x0       | 0.125dB per Tclk       |
| 0x1       | 0.125dB per Tclk       |
| 0x2       | 0.125dB per 2 x Tclk   |
| 0xFF      | 0.125dB per 255 x Tclk |

When INTERP\_ENABLE = 0 the ramp rate is 1dB for every 8 times the number of clocks stored in REG\_VALUE:

| REG_VALUE | SLOPE                 |
|-----------|-----------------------|
| 0x0       | 1dB per 8 × Tclk      |
| 0x1       | 1dB per 8 x Tclk      |
| 0x2       | 1dB per 16 x Tclk     |
| 0xFF      | 1dB per 255x 8 x Tclk |

#### **NOTE**

Reading back the address 0x97 (INTERP\_ENABLE) to verify its value shows the opposite value of what it actually is. For instance, after setting INTERP\_ENABLE to 1 in addres 0x97 to enable interpolation, the bit shows as 0 when reading it back from the same address (0x97). After setting INTERP\_ENABLE to 0 in addres 0x97 to disable interpolation, the bit shows as 1 when reading it back.

### SOFT\_SYNC

Address 0x99[5]

Setting SOFT\_SYNC bit to 1 enables the TGC engine to run periodically following a given TGC curve, without the need for a high pulse signal in the SYNC pin (see more details in the Soft Synchronization section).

### UNIFORM\_GAIN\_MODE

Address 0x99[4]

Setting this bit to 0 (default) directs the TGC engine to follow an arbitrary gain-versus-time curve. If this bit is set to 1, the gain is ramped up with a slope set by the UNIFORM\_GAIN\_SLOPE register. (See more details in the *Uniform Gain Increment Mode* section.)

#### UNIFORM\_GAIN\_SLOPE

Address 0x9B[7:0]

See the Uniform Gain Increment Mode section.

### STATIC\_PGA

Address 0x99[3]

Setting this bit to 1 disables the TGC engine. COARSE\_GAIN and FINE\_GAIN control the gain value, which is independent of time.



### COARSE\_GAIN

Address 0x9A[5:0]

This 6 bit register specifies the coarse gain from -5 to 31dB, in 1dB steps. Observe that only values from 0x00 to 0x24, both included, are valid. Setting a value bigger than 0x24 on the COARSE\_GAIN register is the same as setting 0x24. COARSE\_GAIN = [-5 + REG\_VALUE ] dB

| REG_VALUE | GAIN |
|-----------|------|
| 0x0       | –5dB |
| 0x1       | –4dB |
| 0x24      | 31dB |

### FINE\_GAIN

Address 0x99[2:0]

This 3 bit register specifies the fine gain in steps of 0.125dB resolution, from 0dB to 0.875dB. FINE\_GAIN = [0.125 × REG VALUE ] dB

| REG_VALUE | GAIN    |
|-----------|---------|
| 0x0       | 0dB     |
| 0x1       | 0.125dB |
| 0x7       | 0.875dB |

#### **VGA/TGC OPERATION**

The gain variation of the variable gain amplifier (VGA) versus time is called the TGC function and on the AFE5801 is controlled digitally. The gain is implemented by a switched network where the switches controlling the gain are synchronized with the ADC sampling instant to minimize glitches on the output data. The gain setting depends on the mode of operation selected by the user. There are 3 possible modes of operation: non-uniform gain, uniform gain, and static mode. The following sections describe each in detail.

Copyright © 2008-2010, Texas Instruments Incorporated Submit Documentation Feedback





Figure 38. SYNC Period

#### **Non-Uniform Gain Increment Mode**

In the non-uniform gain increment mode, the user sets an arbitrary shape for the gain versus time curve. For a given time/sampling instant, the digital gain setting is obtained from an internal memory of 148 positions/registers (named REG\_VALUEs), each 9 bits wide, loaded by the user through the serial port (see Serial Interface section). Addresses 1 to 148 can be used to access these registers, while TGC\_REGISTER\_WREN = 1.

As explained above, the most significant bit of each register (REG\_VALUE<8>) denotes either increment or decrement gain from current gain value. The other 8 bits (REG\_VALUE<7:0>) denote the time (a multiple of 8 × Tclk, being Tclk the sampling clock) for the change of the gain from the CURRENT\_GAIN to CURRENT\_GAIN ±1dB (depending on the REG\_VALUE<8>). The fastest ramp (shortest time) for this 1dB gain change is set by REG\_VALUE<7:0> equal to 0x00 and it is 8 × Tclk. The slowest ramp (longest time) for this 1dB gain change is set by REG\_VALUE<7:0> equal to 0xFF and it is 255 × 8 × Tclk.

INTERP\_ENABLE sets the way the gain is increased/decreased. By default the gain ramp is implemented in steps of 1dB (INTERP\_ENABLE equal to 0). If INTERP\_ENABLE is equal to 1, the actual 1dB gain step is implemented in 8 steps of 0.125dB.

The 148 REG\_VALUE registers can be used to store either a single curve or multiple TGC curves. The START\_INDEX register points to the REG\_VALUE register where the TGC curve starts and the STOP\_INDEX register points to the REG\_VALUE register where the TGC curve stops. Using the START\_INDEX and STOP\_INDEX registers the desired TGC curves can be chosen.



As shown in Figure 38, a pulse high signal on the SYNC pin will set the starting gain value of the TGC curve to the START\_GAIN register value, and it will initiate the progression through the different REG\_VALUEs, starting at START\_INDEX. Observe that there is no option to delay the start of gain stepping after the SYNC pulse is received. Then, the progression continues until either the STOP\_INDEX is reached or maximum/minimum gain is exceeded. After that, the last valid value of gain is held for an extra given number of clocks set by the register HOLD\_GAIN\_TIME.

After the elapsing of clocks mentioned by the HOLD\_GAIN\_TIME register, the TGC starts to step down (or up) to the START\_GAIN in steps of 1dB every Tclk (channel sampling clock) in preparation for the next TGC profile. The TGC will start updating/following the REG\_VALUEs again after a new high pulse on the SYNC pin is given.

The SYNC signal is latched by the rising edge of the channel sampling clock. In other words, the gain increments at the rising edge of the channel sampling clock. Setup time with rising edge is 7ns, and hold time 4ns.

### Soft Synchronization

The TGC can run periodically following a given TGC curve but without the need for a high pulse signal in the SYNC pin. This is done by setting SOFT\_SYNC bit to 1. Once this bit is set, the sequence of events is the same as with the hardwired SYNC pulse. The TGC curve updates from START\_INDEX to STOP\_INDEX. After reaching STOP\_INDEX or the maximum/minimum gain, the STOP\_GAIN value is held for HOLD\_VALUE\_TIME and then the gain ramps up or down to START\_GAIN. After this the TGC update starts again automatically and repeats all these steps periodically till the SOFT\_SYNC bit becomes zero.

The SYNC process through register write occurs at the serial clock edge where the register is written. If serial clock and sample clock (channel sampling clock) are synchronous then the described relation in the hardwired SYNC section will hold and the SYNC bit is latched by the rising edge of the channel sampling clock, respecting a setup time with rising edge of 7ns and hold time of 4ns. If sample clock and serial clock are not synchronous then this relationship does not apply and a clock uncertainty of ±1 sample will apply in respect to the nearest sample clock rising edge.

Example 1: In the following example of non-uniform gain mode, all the 148 registers are loaded. Nevertheless, the start address for the TGC is set in START\_INDEX to 2 and the stop address (STOP\_INDEX) to 7. The START\_GAIN is set to 6 and HOLD\_GAIN\_TIME is 4.

With a high pulse on the SYNC pin the gain starts from 1dB (START\_GAIN = 0x06). 1dB to 2dB ramp is done in 120Tclks, using eight 0.125dB steps (as INTERP\_ENABLE is set to 1), each 15Tclks long. The ramp from 2dB to 3dB is done in 64Tclks, also in 0.125dB steps. The ramp from 3dB to 4dB is done in 40 Tclks. Decrement from 4dB to 3dB in 64Tclks. Gain increment from 3dB to 4dB in 56 Tclks and from 4dB to 4.875dB in 80 Tclks.

Observe that in the case where INTERP\_ENABLE = 1, STOP\_GAIN = START\_GAIN + (STOP\_INDEX - START\_INDEX) - (  $2 \times \text{Number of decrements}$ ) + 0.875dB. In the case where INTERP\_ENABLE = 0, STOP\_GAIN = START\_GAIN + (STOP\_INDEX - START\_INDEX) - ( $2 \times \text{Number of Decrements}$ ). This is due to the fact that the interpolation engine keeps the gain increasing or decreasing when INTERP\_ENABLE = 1, while the gain is frozen when INTERP\_ENABLE = 0.

| TGC REG INDEX | REG_VALUE[8:0] | Number of Tclks | Direction of Gain Change |  |
|---------------|----------------|-----------------|--------------------------|--|
| 1             | 0x004          | 4 × 8 = 32      | Increment                |  |
| 2             | 0x00F          | 15 × 8 = 120    | Increment                |  |
| 3             | 0x008          | 8 × 8 = 64      | Increment                |  |
| 4             | 0x005          | 5 × 8 40        | Increment                |  |
| 5             | 0x108          | 8 × 8 = 64      | Decrement                |  |
| 6             | 0x007          | 7 × 8 = 56      | Increment                |  |
| 7             | 0x00A          | 10 × 8 = 80     | Increment                |  |
|               |                | •••             |                          |  |
| 147           | 0x00F          | 15 × 8 = 120    | Increment                |  |
| 148           | 0x00F          | 15 × 8 = 120    | Increment                |  |



| NAME              | VALUE |
|-------------------|-------|
| START_INDEX       | 0x02  |
| STOP_INDEX        | 0x07  |
| START_GAIN        | 0x06  |
| HOLD_GAIN_TIME    | 0x04  |
| INTERP_ENABLE     | 1     |
| UNIFORM_GAIN_MODE | 0     |

#### **Uniform Gain Increment Mode**

By setting UNIFORM\_GAIN\_MODE to 1, the TGC engine can also be configured for a uniform increment gain ramp mode where the gain is ramped up from the START\_GAIN value to the STOP\_GAIN with a slope set by the UNIFORM\_GAIN\_SLOPE register. Note: STOP\_GAIN is not a programmable register, but just an internally computed value from START\_GAIN, UNIFORM\_GAIN\_SLOPE, START\_INDEX and STOP\_INDEX.

If INTERP\_ENABLE = 1, UNIFORM\_GAIN\_SLOPE sets the number of Tclk (channel sampling clock) at a given gain before incrementing or decrementing 0.125dB. If INTERP\_ENABLE = 0, this register sets the number of 8  $\times$  Tclk (eight sampling periods) at a given gain before incrementing or decrementing 1dB. Observe that in both cases the time it takes to step by 1dB is the same. In INTERP\_ENABLE = 0 the gain is stationary at the same setting for the given time, whereas in the other case the gain increments in fine gain steps of 0.125dB to cover that 1dB step

When INTERP\_ENABLE is zero, the STOP\_GAIN is computed as START\_GAIN + (STOP\_INDEX-START\_INDEX). Nevertheless, when INTERP\_ENABLE = 1, the STOP\_GAIN is equal to START\_GAIN + (STOP\_INDEX - START\_INDEX) + 0.875dB. This is basically due to the fact that the interpolation engine keeps the gain increasing on the second case, while, as explained above, is frozen on the first case. Observe that START\_INDEX and STOP\_INDEX are not used in this case as pointers to the REG\_VALUEs table. Instead, only the difference between the two is important to compute STOP\_GAIN. As such, START\_INDEX can be set to zero and STOP\_INDEX will store STOP\_GAIN - START\_GAIN. Observe that only positive slope ramps are possible.

Example 1: setting START\_GAIN = 0x2 (-3dB), START\_INDEX = 0x00, STOP\_INDEX = 0x06, INTERP\_ENABLE = 0 and UNIFORM\_GAIN\_SLOPE = 0x8, will set the gain at -3dB for  $8 \times 8 \times Tclk$ , then to -2dB for another 64 Tclk, and so on, through -1, 0, 1, 2 and 3. After spending 64 × Tclk in 3dB, the gain will stay at that gain setting for HOLD GAIN TIME and start stepping down back to START GAIN, with 1dB per Tclk.

Example 2: for the same settings, START\_GAIN = 0x2 (-3dB), START\_INDEX = 0x00, STOP\_INDEX = 0x06, and UNIFORM\_GAIN\_SLOPE = 0x8, if we set INTERP\_ENABLE = 1, the gain will start at -3dB for 8Tclk, then -2.875dB for another 8Tclk, then -2.750dB and so on, till 3dB. At this point, while in example 1, with INTERP\_ENABLE = 0 the gain would be frozen for another 64 Tclk, in this example, the gain will continue to increase with 0.125dB steps every 8Tclk till 3.875dB is reached. There will stay for another 8Tclk before starting to wait for HOLD\_GAIN\_TIME and start stepping down.

Example 3: for START\_GAIN = 0x2 (-3dB), START\_INDEX = 0x00, STOP\_INDEX = 0x00, INTERP\_ENABLE = 1 and UNIFORM\_GAIN\_SLOPE = 0x1, the gain will step through -3dB, -2.875, -2.75, -2.625, -2.5, -2.375, -2.25 and -2.125, staying at each of these 8 values 1 clock cycle (8 total). Then it will wait for HOLD\_GAIN\_TIME in -2.125dB and then it will start stepping down back to -3dB.

Example 4: same settings as example 3, but with INTERP\_ENABLE = 0, would simply set the VGA gain to -3dB for 8 clock cycles and then the logic would wait for HOLD\_GAIN\_TIME.

#### **Static PGA Mode**

The 3rd mode of operation is actually a mode where the TGC engine is disabled by writing 1 into the STATIC\_PGA bit. This enables the use of a fixed gain mode where the gain is obtained by the sum of a coarse and a fine gain. Coarse gain can be set from -5 to 31dB, in 1dB steps, by the register COARSE\_GAIN (6 bit word from 0x00 to 0x24). Setting a value bigger than 0x24 on the COARSE\_GAIN register is the same as setting 0x24. The fine gain can be set in steps of 0.125dB resolution, from 0dB to 0.875dB by the FINE\_GAIN register (3 bit word with range from 0x00 to 0x07). Observe that the maximum gain, when both registers are set to their maximum gains, is actually 31.875dB.



### **ANTI-ALIAS FILTER (AAF)**

The AFE5801 integrates a selectable third-order low-pass filter for each of the eight channels. The cutoff frequency can be set for all the channels simultaneously through the serial interface (see FILTER\_BW register, in the General Purpose Register table) between 3 possible settings: 7.5, 10 and 14MHz. Figure 18 shows the frequency response for each of these settings. The filter characteristics are set by passive components which are subject to variations over process and temperature. A typical variation of ±5% on the frequency characteristics is expected.

### **CLAMPING CIRCUIT AND OVERLOAD RECOVERY**

The AFE5801 is designed in particular for ultrasound applications where the front-end device is required to recover very quickly from an overload condition. Such overload can either be the result of a transmit pulse feed-through or a strong echo, which can cause overload of the VGA and ADC.

Enabled by default, the AFE5801 includes a clamping circuit to further optimize the overload recovery behavior of the complete channel (see Figure 34). The circuit can be disabled by writing a 1 in the bit 14 of the address 70 (decimal) of the General Purpose Register Map. The clamp is set to limit the signal at 3dB above the full scale of the ADC (2Vpp).

#### **CLOCK INPUTS**

The eight channels on the device operate from a single clock input. To ensure that the aperture delay and jitter are the same for all channels, the AFE5801 uses a clock tree network to generate individual sampling clocks to each channel. The clock lines for all channels are matched from the source point to the sampling circuit of each of the eight internal ADCs. The variation on this delay is described in the Aperture Delay parameter of the Output Interface Timing. Its variation over time is described in the Aperture Jitter number of the same table.

The AFE5801 clock input can be driven differentially (sine wave, LVPECL or LVDS) or single-ended (LVCMOS). The clock input of the device has an internal buffer/clock amplifier (see Figure 39) which is enabled or disabled automatically depending on the type of clock provided (autodetect feature). When enabled, the device will consume 6mW more power from the AVDD18 supply rail, but it will also accept differential or single ended inputs of smaller swing.



Figure 39. Internal Clock Buffer for Differential Clock Mode

If the preferred clocking scheme for the device is single-ended, CLKINM pin should be connected to ground, i.e., shorted directly to AVSS (see Figure 41). In this case, the autodetect feature will shut down the internal clock buffer and the device will go into single-ended clock input automatically. The user should connect the single-ended clock source directly (no decoupling) to CLKINP pin, which would be the only device clock input. In that case, it is recommended the use of low jitter square signals (LVCMOS levels, 1.8V amplitude) to drive the ADC (see SLYT075 for further details on the theory).



For single ended sinusoidal clocks or for differential clocks (differential sinewave, LVPECL, LVDS...), the clock amplifier should be enabled. For that, the connection scheme of Figure 40 should be used. The common-mode voltage of the clock source should match one of the clock inputs of the AFE5801 (VCM) which is set internally using  $5k\Omega$  resistors, as shown in Figure 39. The easiest way to ensure this is to AC couple the inputs as shown in Figure 40. The same scheme applies to the case where the clock is single ended but its amplitude is small or its edges are not sharp (for instance, with a sinusoidal single-ended clock). In this case, the input clock signal can be connected with a capacitor to CLKINP (as in Figure 40) and the CLKINM should be connected to ground also through a capacitor, i.e., AC coupled to AVSS.



Figure 40. Differential Clock Driving Circuit

If a transformer is used with the secondary floating (for instance, to pass from single-ended to differential), it can then obviously be connected directly to the clock inputs, without the need of the 100nF series capacitors.



Figure 41. Single-Ended Clock Driving Circuit

Finally, on the differential clock configurations, Figure 42 shows the use of the CDCM7005 to generate the AFE5801 clock signals.





Figure 42. PECL Clock Drive Using CDCM7005

#### **DIGITAL OUTPUTS**

The conversion results from all eight ADCs are serialized and output using one LVDS data pair per ADC, at 12 times the device input clock rate. Besides that, two more LVDS pairs are used to facilitate the interface to the circuit reading the ADC output. For one side, a reference frame LVDS signal running at the input clock rate indicates the beginning and end of the sample word. On top of that, the device outputs a reference clock running at 6 times the input clock rate, with rise and fall times aligned with the individual bits. See the Output Interface Timing section for a description of the timing diagram as well as details on the timing margins.

Figure 43 represents the device LVDS output circuit. Observe that for an LVDS output high (OUTP = 1.375V, OUTM = 1.025V) the high switches would be closed and the low switches would be open. For LVDS output low (OUTP = 1.025V, OUTM = 1.375V) the low switches would be closed and the high left open. As the high and low switches have a nominal  $R_{ON}$  of  $50\Omega$  ±10%, notice that the output impedance will be nominally  $100\Omega$  in any of those two configurations (high or low switches closed).





Figure 43. LVDS Output Circuit

#### EXTERNAL/INTERNAL REFERENCE

See EXTERNAL REFERENCE register description in the General Purpose Register Description Section.

### **POWER SUPPLIES**

The use of low noise power supplies with adequate decoupling is recommended, being the linear supplies the first choice vs switched ones, which tend to generate more noise components that can be coupled to the AFE5801.

There is no need of any type of power-up sequencing, although a positive pulse must be applied to the Reset pin once the power supplies are considered stable (see Serial Interface Section)

There are several types of powerdown modes. On the standby mode all circuits but the reference generator are powered-down. This enables for a fast recovery from power down to full operation. On the full power down mode, all the blocks are powered down (except some digital circuits). The power savings are bigger but the power-up will also be slower (see specification tables for more details). The device includes also the possibility of powering down pairs of channels (corresponding to the same ADC) through the use of PDN\_Channel<7:0> and powering down the LVDS outputs by using PDN\_LVDS.

Finally, notice that the metallic heat sink under the package is also connected to analog ground.

#### LAYOUT INFORMATION

The evaluation board represents a good guideline of how to layout the board to obtain the maximum performance out of the AFE5801. General design rules as the use of multilayer boards, single ground plane for both, analog and digital ADC ground connections, and local decoupling ceramic chip capacitors should be applied. The input traces should be isolated from any external source of interference or noise, including the digital outputs as well as the clock traces. Clock should also be isolated from other signals although the low frequencies of the input signal relaxes the jitter requirements.

In order to maintain proper LVDS timing, all LVDS traces should follow a controlled impedance design (for example,  $100\Omega$  differential). In addition, all LVDS trace lengths should be equal and symmetrical. It is recommended to keep trace length variations less than 150mil (0.150in or 3.81mm).

It is necessary to solder the exposed pad at the bottom of the package to a ground plane for best thermal performance. For detailed information, see application notes QFN Layout Guidelines (SLOA122A) and QFN/SON PCB Attachment (SLUA271A).



#### **DEFINITION OF SPECIFICATIONS**

**Analog Bandwidth** – The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low frequency value.

**Aperture Delay** –The delay in time between the rising or the falling edge of the input sampling clock (depending on the channel) and the actual time at which the sampling occurs. This delay will be different across channels. The maximum variation is specified as aperture delay variation (channel-channel).

Aperture Uncertainty (Jitter) - The sample-to-sample variation in aperture delay.

Clock Pulse Width/Duty Cycle – The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle.

**Maximum Conversion Rate** – The maximum sampling rate at which certified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted.

Minimum Conversion Rate - The minimum sampling rate at which the ADC functions.

**Differential Nonlinearity (DNL)** – An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSBs.

**Integral Nonlinearity (INL)** – The INL is the deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs.

**Gain Error** – The difference between the actual gain of a channel & its ideal (theoretical) gain, i.e., the error in the absolute gain of the channel.

**Gain Matching** – The gain difference between two channels with same theoretical gain setting. For perfect matching, the difference should be zero. On the context of this device, the gain matching is obtained in two different ways:

- 1. The values on the specification table represent the expected gain matching between any two channels on the system. The gain is measured on every channel of every device, for a given gain setting, at any temperature. The difference between the maximum recorded gain and the minimum recorded gain represents the gain matching at that given gain setting. The same is done for every gain setting and the maximum difference for any gain setting is presented on the table.
- 2. The gain matching histogram represents the channel to channel matching inside the same device, i.e., the maximum expected gain difference between any two channels of the same device, or in other words, the peak-to-peak variation of absolute gains across all channels in the device. At a given gain setting for all the channels of a given device (at one temperature assumed common to the whole device), the difference between the channel with maximum gain and the channel with minimum gain represents one count. The same thing is done for all the devices and for 3 temperatures (–40C, 25C and 85C). Every measurement of a device at one given temperature represents one count.

**Offset Error** – The offset error is the difference, given in mV, between the ADC's actual average idle-channel output code and the ideal average idle-channel output code.

**Temperature Drift** – The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from  $T_{MIN}$  to  $T_{MAX}$ . It is calculated by dividing the maximum deviation of the parameter across the  $T_{MIN}$  to  $T_{MAX}$  range by the difference  $T_{MAX} - T_{MIN}$ .

**Signal-to-Noise Ratio** – SNR is the ratio of the power of the fundamental (PS) to the noise floor power (PN), excluding the power at DC and the first nine harmonics.

$$SNR = 10Log10 \frac{P_S}{P_N}$$
 (1)

SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the full-scale converter range.

**Signal-to-Noise and Distortion (SINAD)** – SINAD is the ratio of the power of the fundamental ( $P_S$ ) to the power of all the other spectral components including noise ( $P_N$ ) and distortion ( $P_D$ ), but excluding dc.

Submit Documentation Feedback



SINAD = 10 log 10 
$$\frac{P_S}{P_N + P_D}$$
 (2)

SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the full-scale converter range.

**Effective Number of Bits (ENOB)** – The ENOB is a measure the performance of a converter as compared to the theoretical limit based on quantization noise.

$$ENOB = \frac{SINAD - 1.76}{6.02}$$
(3)

**Spurious-Free Dynamic Range (SFDR)** – SFDR is the ratio of the power of the fundamental (PS) to the highest FFT bin, harmonic or not, excluding DC. SFDR is typically given in units of dBc (dB to carrier).

**Second Harmonic Distortion (HD2)** – HD2 is the ratio of the power of the fundamental (PS) to the second harmonic, typically given in units of dBc (dB to carrier).

**Third Harmonic Distortion (HD3)** –HD3 is the ratio of the power of the fundamental (PS) to the third harmonic, typically given in units of dBc (dB to carrier).

**Total Harmonic Distortion (THD)** – THD is the ratio of the power of the fundamental  $(P_S)$  to the power of the first nine harmonics (PD).

THD = 10 log 10 
$$\frac{P_S}{P_D}$$
 (4)

THD is typically given in units of dBc (dB to carrier).

AC Power Supply Rejection Ratio (AC PSRR) – A measure of the device immunity to variations in its supply voltage. In this datasheet, if  $\Delta$ VSUP represents the change in supply voltage and  $\Delta$ VOUT is the resultant change of the ADC output code (referred to the input), then:

$$PSRR = 20 \log \left( \frac{\Delta V \text{out}}{\Delta V \text{sup}} \right)$$
 (5)

Submit Documentation Feedback



# **REVISION HISTORY**

| Cr | nanges from Revision C (January 2010) to Revision D                                                                 | Page |
|----|---------------------------------------------------------------------------------------------------------------------|------|
| •  | Deleted INVERT_CHANNEL and MSB_FIRST rows from register map table                                                   | 21   |
| •  | Deleted INVERT_CHANNEL register description                                                                         | 23   |
| •  | Deleted MSB_FIRSTL register description                                                                             | 23   |
| Cł | hanges from Revision B (April 2009) to Revision C                                                                   | Page |
| •  | Added pullup/pulldown resistors to descriptions of PDN, RESET, SCLK, SDATA, SEN, and SYNC terminals                 | 3    |
| •  | Added a note to the TERMINAL FUNCTIONS table, referenced from pin 28 within the table                               | 3    |
| •  | Listed names of digital control pins and changed maximum voltage rating for them                                    | 4    |
| •  | Added a minimum value for LVDS ac-coupled clock input in RECOMMENDED OPERATING CONDITIONS                           | 5    |
| •  | Added rows for $V_{IH}$ and $V_{IL}$ to CLOCK INPUT section of RECOMMENDED OPERATING CONDITIONS table               | 5    |
| •  | Added note to ELECTRICAL CHARACTERISTICS table regarding the effects of enabling clamping                           | 5    |
| •  | Added note to ELECTRICAL CHARACTERISTICS table regarding the effects of enabling clamping                           | 6    |
| •  | Added note to ELECTRICAL CHARACTERISTICS table for I <sub>DVDD18</sub> row in POWER section                         | 6    |
| •  | Listed names of digital-input and digital-output pins in Digital Characteristics table                              | 7    |
| •  | Added section for SDOUT to Digital Characteristics table                                                            | 7    |
| •  | Added a reference to Recommended Operating Conditions table to the note following the Digital Characteristics table | 7    |
| •  | Added note for FCLK timing to Output Interface Timing table                                                         | 8    |
| •  | Modified next-to-last paragraph in Theory of Operation section                                                      | 17   |
| •  | Added a new paragraph to the end of the Input Configuration section                                                 | 18   |
| •  | Added two new paragraphs to the end of the Register Initialization section                                          | 18   |
| •  | Added a sentence to the last paragraph of the Reset Timing section                                                  | 19   |
| •  | Changed "Serial Interface Register Write" from a section heading to a figure caption                                | 20   |
| •  | Added a parenthetical expression to a sentence in the General-Purpose Register Map section                          | 20   |
| •  | Deleted text from ADDRESS 3[8] DESCRIPTION                                                                          | 21   |
| •  | Changed DESCRIPTION for ADDRESS 7[8:7] in register map.                                                             | 21   |
| •  | Added two sentences to EXTERNAL_REFERENCE register description                                                      | 22   |
| •  | Changed address of LOW_FREQUENCY_NOISE_SUPPRESSION to 1[11]                                                         |      |
| •  | Added reference to INTERP_ENABLE section                                                                            | 25   |
| •  | Added a NOTE explaining readback from address 0x97                                                                  | 28   |
| •  | Arranged TGC control register-description sections in alphabetical order by register name                           |      |
| •  | Changed "16 channels" to "eight channels" in the ANTI-ALIAS FILTER (AAF) section                                    |      |
| •  | Changed "16 channels" to "eight channels" in the CLOCK INPUTS section                                               | 33   |
| •  | Changed "clock channels" to "clock lines" in the Clock Inputs section                                               |      |
| •  | Deleted two sentences from first paragraph of CLOCK INPUTS section                                                  | 33   |



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| AFE5801IRGCR     | ACTIVE     | VQFN         | RGC                | 64   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | AFE5801                 | Samples |
| AFE5801IRGCT     | ACTIVE     | VQFN         | RGC                | 64   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | AFE5801                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com 1-Sep-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AFE5801IRGCR | VQFN            | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 1-Sep-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| AFE5801IRGCR | VQFN         | RGC             | 64   | 2000 | 350.0       | 350.0      | 43.0        |  |

9 x 9, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224597/A





PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated