

TMP63-Q1 ±1% 100-k $\Omega$  Automotive Grade Linear Thermistor With 0402 and 0603 Package Options

# 1 Features

- AEC-Q100 qualified for automotive applications
- Temperature Options:
  - − X1SON/DEC package grade 1: –40 °C ≤  $T_A \le$  125 °C
  - − SOT-5X3/DYA package grade 0: –40 °C ≤  $T_A \le 150$  °C
- Silicon-based thermistor with a positive temperature coefficient (PTC)
- Linear resistance change across temperature
- 100-kΩ nominal resistance at 25 °C (R25)
   ±1% maximum (0 °C to 70 °C)
- Consistent sensitivity across temperature
   6400 ppm/°C TCR (25 °C)
  - 0.2% typical TCR tolerance across temperature range
- Fast thermal response time of 0.6 s (DEC)
- Long lifetime and robust performance
  - Built-in fail-safe in case of short-circuit failures
  - 0.3% typical long term sensor drift

# 2 Applications

- Thermal compensation
  - Display backlight
  - Battery management systems

Vtemp

- Thermal threshold detection
  - Motor control

VBIAS

R<sub>BIAS</sub>

R<sub>TMP63</sub>

 $V_{\text{TEMP}} = \frac{V_{\text{BIAS}} \times R_{\text{TMP63}}}{R_{\text{BIAS}} + R_{\text{TMP63}}}$ 

- On-board chargers & DC-DC converters

# **3 Description**

Get started today with the Thermistor Design Tool, offering complete resistance vs temperature table (R-T table) computation, other helpful methods to derive temperature and example C-code.

Linear thermistors offer linearity and consistent sensitivity across temperature to enable simple and accurate methods for temperature conversion. Low power consumption and a small thermal mass minimize the impact of self-heating. With built-in failsafe behavior at high temperatures and powerful immunity to environmental variation, these devices are designed for a long lifetime of high performance. The small size of the TMP6 series also allows for close placement to heat sources and quick response times.

Take advantage of benefits over NTC thermistors such as no extra linearization circuitry, minimized calibration, less resistance tolerance variation, larger sensitivity at high temperatures, and simplified conversion methods to save time and memory in the processor.

The TMP63-Q1 is currently available in a 0402 footprint-compatible X1SON package and a 0603 footprint-compatible SOT-5X3 package.

#### Device Information <sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| TMP63-Q1    | X1SON (2)   | 0.60 mm × 1.00 mm |
| TWF 03-QT   | SOT-5X3 (2) | 0.80 mm × 1.20 mm |

 For all available packages, see the orderable addendum at the end of the data sheet.



**Typical Resistances vs Ambient Temperature** 



V<sub>BIAS</sub>

IBIAS

R<sub>TMP63</sub>

 $V_{\text{TEMP}} = I_{\text{BIAS}} \times R_{\text{TMP63}}$ 

Vtemp

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features                           | 1 |
|--------------------------------------|---|
| 4 Revision History                   |   |
| 5 Pin Configuration and Functions    |   |
| Pin Functions                        |   |
| 6 Specifications                     | 5 |
| 6.1 Absolute Maximum Ratings         | 5 |
| 6.2 ESD Ratings                      |   |
| 6.3 Recommended Operating Conditions |   |
| 6.4 Thermal Information              |   |
| 6.5 Electrical Characteristics       | 6 |
| 6.6 Typical Characteristics          | 7 |
| 7 Detailed Description               |   |
| 7.1 Overview                         |   |
| 7.2 Functional Block Diagram         | 9 |
| 7.3 Feature Description              | 9 |

| 7.4 Device Functional Modes                          | 10  |
|------------------------------------------------------|-----|
| 8 Application and Implementation                     | 11  |
| 8.1 Application Information                          | .11 |
| 8.2 Typical Application                              |     |
| 9 Power Supply Recommendations                       |     |
| 10 Layout                                            | 16  |
| 10.1 Layout Guidelines                               | 16  |
| 10.2 Layout Example                                  |     |
| 11 Device and Documentation Support                  |     |
| 11.1 Receiving Notification of Documentation Updates | 17  |
| 11.2 Support Resources                               | 17  |
| 11.3 Trademarks                                      |     |
| 11.4 Electrostatic Discharge Caution                 | 17  |
| 11.5 Glossary                                        |     |
| 12 Mechanical, Packaging, and Orderable              |     |
| Information                                          | 17  |
|                                                      |     |

**4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision B (June 2020) to Revision C (September 2020)                              | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| • | Added AEC-Q100 Temperature Grade 0 rating for SOT-5X3/DYA package                              | 1    |
| • | Moved HBM and CDM ESD classification levels to ESD Ratings table                               | 1    |
| • | Removed DYA preview notice                                                                     | 1    |
| • | Updated Device Comparison table with 150 °C rating for DYA packages                            | 3    |
| • | Increased maximum junction temperature from 150 to 155 in Absolute Maximum Ratings Table       | 5    |
| • | Increased maximum storage temperature from 150 to 155 in Absolute Maximum Ratings Table        | 5    |
| • | Added DYA T <sub>A</sub> support to Recommended Operating Conditions Table                     | 5    |
| • | Added DYA package to Thermal Information table.                                                |      |
| • | Added 1000 hour Long Term Drift specification for DYA package                                  |      |
| • | Changed the Typical Characteristics section                                                    |      |
| • | Added Built-In Fail Safe section                                                               |      |
| С | hanges from Revision A (March 2020) to Revision B (June 2020)                                  | Page |
| • | Added DYA package as preview information                                                       | 1    |
| • | Updated Device Comparison table                                                                | 3    |
| • | Corrected view description in Pin Configuration and Functions                                  |      |
| • | Changed Maximum ISNS from 400 µA to 40 µA in Recommended Operating Conditions Table            | 5    |
| С | hanges from Revision * (December 2019) to Revision A (March 2020)                              | Page |
| • | Updated Title                                                                                  |      |
| • | Changed device status from Advanced Information to Production Data                             | 1    |
| • | Updated features list                                                                          | 1    |
| • | Updated Applications                                                                           | 1    |
| • | Updated Description                                                                            |      |
| • | Updated Thermistor Design Tool link                                                            |      |
|   |                                                                                                |      |



# Device Comparison Table

| PART<br>NUMBER | R25 TYP | R25 %TOL | RATING             | T <sub>A</sub>   | PACKAGE OPTIONS      |
|----------------|---------|----------|--------------------|------------------|----------------------|
|                |         |          |                    | –40 °C to 125 °C | X1SON / DEC (0402)   |
| TMP61          | 10k     | 1%       | Catalog            | –40 °C to 150 °C | SOT-5X3 / DYA (0603) |
|                |         |          |                    | –40 °C to 150 °C | TO-92S / LPG         |
|                |         |          | Automotive Grade-1 | –40 °C to 125 °C | X1SON / DEC (0402)   |
| TMP61-Q1       | 10k     | 1%       | Automotive Grade-0 | –40 °C to 150 °C | SOT-5X3 / DYA (0603) |
|                |         |          | Automotive Grade-0 | –40 °C to 170 °C | TO-92S / LPG         |
| TMP63          | 100k    | 1%       | Catalan            | –40 °C to 125 °C | X1SON / DEC (0402)   |
| TIMP 03        | TUUK    | 1 %      | Catalog            | –40 °C to 150 °C | SOT-5X3 / DYA (0603) |
|                | 1001    | 1%       | Automotive Grade-1 | –40 °C to 125 °C | X1SON / DEC (0402)   |
| TMP63-Q1       | 100k    | 1%       | Automotive Grade-0 | –40 °C to 150 °C | SOT-5X3 / DYA (0603) |
|                | 471     | 1%       | Cotolo a           | –40 °C to 125 °C | X1SON / DEC (0402)   |
| TMP64          | 47k     | 1 %      | Catalog            | -40 C 10 125 C   | SOT-5X3 / DYA (0603) |
|                | 471     | 40/      | Automotive Grade-1 | –40 °C to 125 °C | X1SON / DEC (0402)   |
| TMP64-Q1       | 47k     | 1%       | Automotive Grade-0 | –40 °C to 150 °C | SOT-5X3 / DYA (0603) |



# **5** Pin Configuration and Functions



Figure 5-1. DEC Package 2-Pin X1SON Bottom View



Figure 5-2. DYA Package 2-Pin SOT-5X3 Top View

### **Pin Functions**

| PI   | PIN TYPE |      | DESCRIPTION                                                                                |  |  |  |
|------|----------|------|--------------------------------------------------------------------------------------------|--|--|--|
| NAME | NO.      | 1175 | DESCRIPTION                                                                                |  |  |  |
| -    | 1        |      | Thermistor (–) and (+) terminals. For proper operation, ensure a positive bias where the + |  |  |  |
| +    | 2        |      | terminal is at a higher voltage potential than the – terminal.                             |  |  |  |



### **6** Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                         | MIN | MAX | UNIT |
|-----------------------------------------|-----|-----|------|
| Voltage across pins 2 (+) and 1(–)      |     | 6   | V    |
| Current through the device              |     | 450 | μA   |
| Junction temperature (T <sub>J</sub> )  | -65 | 155 | °C   |
| Storage temperature (T <sub>stg</sub> ) | -65 | 155 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended OperatingConditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    | Electrostatic discharge | Human-body model (HBM) per per AEC Q100-002 <sup>(1)</sup><br>HBM classification level 2 | ±2000 | M    |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per AEC Q100- 011<br>CDM classification level C6             | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                                      | MIN | NOM MAX | UNIT |
|------------------|------------------------------------------------------|-----|---------|------|
| V <sub>Sns</sub> | Voltage across pins 2 (+) and 1 (–)                  | 0   | 5.5     | V    |
| I <sub>Sns</sub> | Current through the device                           | 0   | 40      | μA   |
| т                | Operating free-air temperature (X1SON/DEC Package)   | -40 | 125     | °C   |
| IA               | Operating free-air temperature (SOT-5X3/DYA Package) | -40 | 150     | °C   |

#### 6.4 Thermal Information

|                       |                                                           | TMP         | TMP63-Q1                  |      |  |  |  |  |
|-----------------------|-----------------------------------------------------------|-------------|---------------------------|------|--|--|--|--|
|                       | THERMAL METRIC (1)                                        | DEC (X1SON) | DEC (X1SON) DYA (SOT-5X3) |      |  |  |  |  |
|                       |                                                           | 2 PINS      | 2 PINS                    |      |  |  |  |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance <sup>(2) (3)</sup> | 443.4       | 742.9                     | °C/W |  |  |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                 | 195.7       | 315.8                     | °C/W |  |  |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                      | 254.6       | 506.2                     | °C/W |  |  |  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter                | 19.9        | 109.3                     | °C/W |  |  |  |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter              | 254.5       | 500.4                     | °C/W |  |  |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bot) thermal resistance                 | _           | _                         | °C/W |  |  |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction to ambient thermal resistance (Rθ<sub>JA</sub>) under natural convection is obtained in a simulation on a JEDEC-standard, High-K board as specified in JESD51-7, in an environment described in JESD51-2. Exposed pad packages assume that thermal vias are included in the PCB, per JESD 51-5.

(3) Changes in output due to self heating can be computed by multiplying the internal dissipation by the thermal resistance.



### **6.5 Electrical Characteristics**

 $T_A$  = -40 °C - 125 °C, I<sub>Sns</sub> = 20 µA (unless otherwise noted)

|                                         | PARAMETER                             | TEST CONDITIONS                                                                                        | MIN  | TYP   | MAX | UNIT   |
|-----------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------|------|-------|-----|--------|
| R <sub>25</sub>                         | Thermistor Resistance at 25 °C        | T <sub>A</sub> = 25 °C                                                                                 |      | 100   |     | kΩ     |
|                                         |                                       | T <sub>A</sub> = 25 °C                                                                                 | -1   |       | 1   |        |
| R <sub>TOL</sub>                        | Resistance Tolerance                  | T <sub>A</sub> = 0 °C - 70 °C                                                                          | -1   |       | 1   | %      |
|                                         |                                       | T <sub>A</sub> = -40 °C - 125 °C                                                                       | -1.5 |       | 1.5 |        |
| TCR-35                                  |                                       | T1 = -40 °C, T2 = -30 °C                                                                               |      | +6220 |     |        |
| TCR <sub>25</sub>                       | Temperature Coefficient of Resistance | T1 = 20 °C, T2 = 30 °C                                                                                 |      | +6400 |     | ppm/°C |
| TCR <sub>85</sub>                       |                                       | T1 = 80 °C, T2 = 90 °C                                                                                 |      | +5910 |     |        |
| TCR-35 %                                |                                       | T1 = -40 °C, T2 = -30 °C                                                                               |      | ±0.4  |     |        |
| TCR <sub>25</sub> %                     | Temperature Coefficient of Resistance | T1 = 20 °C, T2 = 30 °C                                                                                 |      | ±0.2  |     | %      |
| TCR <sub>85</sub> %                     |                                       | T1 = 80 °C, T2 = 90 °C                                                                                 |      | ±0.3  |     |        |
| ΔR                                      |                                       | 96 hours continuous operation at RH = 85 %, and $T_A$ = 130 °C $V_{Bias}$ = 5.5 V                      | -1   | ±0.1  | 1   |        |
|                                         | Sensor Long Term Drift (Reliability)  | 600 hours continuous operation at T <sub>A</sub> = 150<br>°C<br>V <sub>Bias</sub> = 5.5 V DEC Package  | -1.5 | ±0.3  | 1.8 | %      |
|                                         |                                       | 600 hours continuous operation at $T_A$ = 150 °C V <sub>Bias</sub> = 5.5V, DYA Package                 | -1.2 | ±0.2  | 1.2 | 70     |
|                                         |                                       | 1000 hours continuous operation at T <sub>A</sub> =<br>150 °C<br>V <sub>Bias</sub> = 5.5V, DYA Package | -1.2 | ±0.3  | 1.2 |        |
| t <sub>RES</sub><br>(stirred<br>liquid) | Thermal response to 63%               | T1 = 25 °C in Still Air to T2 = 125 °C in<br>Stirred Liquid                                            |      | 0.6   |     | s      |
| t <sub>RES (still</sub><br>air)         | Thermal response to 63%               | T1 = 25 °C to T2 = 70 °C in Still Air                                                                  |      | 3.2   |     | s      |



### 6.6 Typical Characteristics

at T<sub>A</sub> = 25 °C, (unless otherwise noted)



TMP63-Q1 SNIS215C – JANUARY 2020 – REVISED SEPTEMBER 2020







# 7 Detailed Description

### 7.1 Overview

The TMP63-Q1 silicon linear thermistor has a linear positive temperature coefficient (PTC) that results in a uniform and consistent temperature coefficient resistance (TCR) across a wide operating temperature range. TI uses a special silicon process where the the doping level and active region areas devices control the key characteristics (the temperature coefficient resistance (TCR) and nominal resistance (R25)). The device has an active area and a substrate due to the polarized terminals. Connect the positive terminal to the highest voltage potential.

Unlike an NTC, which is a purely resistive device, the TMP63-Q1 resistance is affected by the current across the device and the resistance changes when the temperature changes. In a voltage divider circuit, it is recommended to maintain the top resistor value at 100 k $\Omega$ . Changing the top resistor value or the V<sub>BIAS</sub> value changes the resistance vs temperature table (R-T table) of the TMP63-Q1, and subsequently the polynomials as described in the Section 8.2.1.1. Consult Section 7.3.1 for more information.

Equation 1 can help the user approximate the TCR.

TCR (ppm/°C) = 
$$(R_{T2} - R_{T1}) / ((T2 - T1) \times R_{(T2+T1)/2})$$

(1)

Key terms and definitions:

- I<sub>SNS</sub>: Current flowing through the TMP63-Q1 device
- V<sub>SNS</sub>: Voltage across the two TMP63-Q1 terminal
- I<sub>BIAS</sub>: Current supplied by the biasing circuit.
- V<sub>BIAS</sub>: Voltage supplied by the biasing circuit.
- V<sub>TEMP</sub>: Output voltage that corresponds to the measured temperature. Note that this is different from V<sub>SNS</sub>. In the use case of a voltage divider circuit with the TMP63-Q1 in the high side, V<sub>TEMP</sub> is measured across R<sub>BIAS</sub>.

### 7.2 Functional Block Diagram



Figure 7-1. Typical Implementation Circuits

### 7.3 Feature Description



#### 7.3.1 TMP63-Q1 R-T table

The TMP63-Q1 R-T table must be re-calculated for any change in the bias voltage, bias resistor, or bias current. TI provides a Thermistor Design Tool to calculate the R-T table. The system designer must always validate the calculations provided.

#### 7.3.2 Linear Resistance Curve

The TMP63-Q1 has good linear behavior across the whole temperature range as shown in Figure 6-3. This range allows a simpler resistance-to-temperature conversion method that reduces look-up table memory requirements. The linearization circuitry or midpoint calibration associated with traditional NTCs is not necessary with the device.

The linear resistance across the entire temperature range allows the device to maintain sensitivity at higher operating temperatures.

#### 7.3.3 Positive Temperature Coefficient (PTC)

The TMP63-Q1 has a positive temperature coefficient. As temperature increases the device resistance increases leading to a reduction in power consumption of the bias circuit. In comparison, a negative coefficient system increases power consumption with temperature as the resistance decreases.

The TMP63-Q1 benefits from the reduced power consumption of the bias circuit with less self-heating than a typical NTC system.

#### 7.3.4 Built-In Fail Safe

The TMP6 family feature a positive tempeature coefficient. During a short-to-supply condition, the thermistor will have increased current and power dissipated. Due to the positive temperature slope, the TMP6 will increase resistance and limit self-heating by design.

In contrast, a NTC would continually reduce resistance due to self-heating leading to a positive feedback of increasing power dissipation and decreasing resistance.

#### 7.4 Device Functional Modes

The device operates in only one mode when operated within the *Recommended Operating Conditions*.



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TMP63-Q1 is a positive temperature coefficient (PTC) linear silicon thermistor. The device behaves as a temperature-dependent resistor, and may be configured in a variety of ways to monitor temperature based on the system-level requirements. The device has a nominal resistance at 25 °C (R25) of 100 k $\Omega$ , a maximum operating voltage of 5.5 V (V<sub>SNS</sub>), and maximum supply current of 40  $\mu$ A (I<sub>SNS</sub>). This device may be used in a variety of applications to monitor temperature close to a heat source with the very small DEC package option compatible with the typical 0402 (inch) footprint. Some of the factors that influence the total measurement error include the ADC resolution (if applicable), the tolerance of the bias current or voltage, the tolerance of the bias resistance in the case of a voltage divider configuration, and the location of the sensor with respect to the heat source.

#### 8.2 Typical Application

#### 8.2.1 Thermistor Biasing Circuits











Figure 8-2. Current Biasing Circuit With Linear Thermistor



Figure 8-4. Current Biasing Circuit With Non-Linear Thermistor

#### 8.2.1.1 Design Requirements

Existing thermistors, in general, have a non-linear temperature vs. resistance curve. To linearize the thermistor response, the engineer can use a voltage linearization circuit with a voltage divider configuration, or a resistance linearization circuit by adding another resistance in parallel with the thermistor,  $R_P$ . Section 8.2.1 highlights the two implementations where  $R_T$  is the thermistor resistance. To generate an output voltage across the thermistor, the engineer can use a voltage divider circuit with the thermistor placed at either the high side (close to supply) or low side (close to ground), depending on the desired voltage response (negative or positive). Alternatively, the



thermistor can be biased directly using a precision current source (yielding the highest accuracy and voltage gain). It is common to use a voltage divider with thermistors because of its simple implementation and lower cost. The TMP63-Q1 has a linear positive temperature coefficient (PTC) of resistance such that the voltage measured across it increases linearly with temperature. As such, the need for a linearization circuits is no longer a requirement, and a simple current source or a voltage divider circuit can be used to generate the temperature voltage.

This output voltage can be interpreted using a comparator against a voltage reference to trigger a temperature trip point that is either tied directly to an ADC to monitor temperature across a wider range or used as feedback input for an active feedback control circuit.

The voltage across the device, as described in Equation 2, can be translated to temperature using either a lookup table method (LUT) or a fitting polynomial, V(T). The Thermistor Design Tool must be used to translate Vtemp to Temperature. The temperature voltage must first be digitized using an ADC. The necessary resolution of this ADC is dependent on the biasing method used. Additionally, for best accuracy, tie the bias voltage ( $V_{BIAS}$ ) to the reference voltage of the ADC to create a measurement where the difference in tolerance between the bias voltage and the reference voltage cancels out. The application can also include a low-pass filter to reject system level noise. In this case, place the filter as close to the ADC input as possible.

#### 8.2.1.2 Detailed Design Procedure

The resistive circuit divider method produces an output voltage ( $V_{TEMP}$ ) scaled according to the bias voltage ( $V_{BIAS}$ ). When  $V_{BIAS}$  is also used as the reference voltage of the ADC, any fluctuations or tolerance error due to the voltage supply are canceled and do not affect the temperature accuracy (as shown in Figure 8-5). Equation 2 describes the output voltage ( $V_{TEMP}$ ) based on the variable resistance of the TMP63-Q1 ( $R_{TMP63-Q1}$ ) and bias resistor ( $R_{BIAS}$ ). The ADC code that corresponds to that output voltage, ADC full-scale range, and ADC resolution is given in Equation 3.



Figure 8-5. Voltage Divider With an ADC

$$V_{\text{TEMP}} = V_{\text{BIAS}} \times \left(\frac{R_{\text{TMP63}}}{R_{\text{BIAS}} + R_{\text{TMP63}}}\right)$$
(2)

ADC Code = 
$$\left(\frac{V_{TEMP}}{FSR}\right) \times 2^{n}$$

#### where

- FSR is the full-scale range of the ADC, which is the voltage at REF to GND (V<sub>REF</sub>)
- n is the resolution of the ADC

Equation 4 shows whenever  $V_{REF} = V_{BIAS}$ ,  $V_{BIAS}$  cancels out.

(3)





Use a polynomial equation or a LUT to extract the temperature reading based on the ADC code read in the microcontroller. Use the Thermistor Design Tool to translate the TMP63-Q1 resistance to temperature.

The cancellation of  $V_{BIAS}$  is one benefit to using a voltage-divider (ratiometric approach), but the sensitivity of the output voltage of the divider circuit cannot increase much. Therefore, this application design does not use all of the ADC codes due to the small voltage output range compared to the FSR. This application is very common, however, and is simple to implement.

A current source-based circuit, such as the one shown in Figure 8-6, offers better control over the sensitivity of the output voltage and achieve higher accuracy. In this case, the output voltage is simply V = I × R. For example, if a current source of 40  $\mu$ A is used with the device, the output voltage spans approximately 5.5 V and has a gain up to 40 mV/°C. Having control over the voltage range and sensitivity allows for full use of the ADC codes and full-scale range. Figure 8-11 shows the temperature voltage for various bias current conditions. Similar to the ratiometric approach, if the ADC has a built-in current source that shares the same bias as the reference voltage of the ADC, the tolerance of the supply current cancels out. In this case, a precision ADC is not required. This method yields the best accuracy, but can increase the system implementation cost.



Figure 8-6. Biasing Circuit With Current Source

In comparison to the non-linear NTC thermistor in a voltage divider, the TMP63-Q1 has an enhanced linear output characteristic. The two voltage divider circuits with and without a linearization parallel resistor,  $R_P$ , are shown in Figure 8-7. Consider an example where  $V_{BIAS} = 5 \text{ V}$ ,  $R_{BIAS} = 100 \text{ k}\Omega$ , and a parallel resistor ( $R_P$ ) is used with the NTC thermistor ( $R_{NTC}$ ) to linearize the output voltage with an additional 100-k $\Omega$  resistor. The device produces a linear curve across the entire temperature range while the NTC curve is only linear across a small temperature region. When the parallel resistor ( $R_P$ ) is added to the NTC circuit, the added resistor makes the curve much more linear but greatly affects the output voltage range.



Figure 8-7. TMP63-Q1 vs. NTC With Linearization Resistor (R<sub>P</sub>) Voltage Divider Circuits



#### 8.2.1.2.1 Thermal Protection With Comparator

Use the TMP63-Q1 device along with a voltage reference, and a comparator to program the thermal protection. As shown in Figure 8-8, the output of the comparator remains low until the voltage of the thermistor divider, with  $R_{BIAS}$  and  $R_{TMP63-Q1}$ , rises above the threshold voltage set by  $R_1$  and  $R_2$ . When the output goes high, the comparator signals an overtemperature warning signal. The engineer can also program the hysteresis to prevent the output from continuously toggling around the temperature threshold when the output returns low. Either a comparator with built-in hysteresis or feedback resistors may be used.



Figure 8-8. Temperature Switch Using Voltage Divider and a Comparator

#### 8.2.1.2.2 Thermal Foldback

One application that uses the output voltage of the TMP63-Q1 in an active control circuit is thermal foldback. This is performed to reduce, or fold back, the current driving a string of LEDs, for example. At high temperatures, the LEDs begin to heat up due to environmental conditions and self heating. Thus, at a certain temperature threshold based on the LED's safe operating area, the driving current must be reduced to cool down the LEDs and prevent thermal runaway. The device voltage output increases with temperature when the output is in the lower position of the voltage divider and can provide a response used to fold back the current. Typically, the device holds the current at a specified level until a high temperature is reached, known as the knee point, at which the current must be rapidly reduced in order to continue operation. To better control the temperature/ voltage sensitivity, the device uses a rail-to-rail operational amplifier. Figure 8-9 shows the temperature knee point where the foldback begins. The set by the reference voltage (2.5 V) at the positive input, and the feedback resistors set the response of the foldback curve. The foldback knee point may be chosen based on the output of the voltage divider and the corresponding temperature from Equation 5 (110°C, for example). The device uses a buffer between the voltage divider with  $R_{TMP63-Q1}$  and the input to the op amp to prevent loading and variations in  $V_{TEMP}$ .





Figure 8-9. Thermal Foldback Using Voltage Divider and a Rail-to-Rail Op Amp

The op amp remains high as long as the voltage output is below  $V_{REF}$ . When the temperature goes above 110°C, the output falls to the 0-V rail of the op amp. The rate at which the foldback occurs depends on the feedback network,  $R_{FB}$  and  $R_1$ , which varies the gain of the op amp, G, as shown in Equation 6. The foldback behavior controls the voltage and temperature sensitivity of the circuit. The device feeds this voltage output into a LED driver circuit that adjusts output current accordingly.  $V_{OUT}$  is the final output voltage used for thermal foldback and is calculated in Equation 7. Figure 8-10 describes the output voltage curve in this example which sets the knee point at 110°C.

$$V_{TEMP} = V_{BIAS} \times \left(\frac{R_{TMP63}}{R_{BIAS} + R_{TMP63}}\right)$$
(5)  
$$G = \frac{R_{FB}}{R_1}$$
(6)

$$V_{OUT} = -G \times V_{TEMP} + (1+G) \times V_{REF}$$
<sup>(7)</sup>



Figure 8-10. Thermal Foldback Voltage Output Curve



#### 8.2.2 Application Curve



Figure 8-11. Temperature vs. Voltage at Varying Current Source Values

### 9 Power Supply Recommendations

The maximum recommended operating voltage of the TMP63-Q1 is 5.5 V (V<sub>SNS</sub>), and the maximum current through the device is 40  $\mu$ A (I<sub>SNS</sub>).

### 10 Layout

#### **10.1 Layout Guidelines**

The layout of the TMP63-Q1 is similar to that of a passive component. If the device is biased with a current source, the positive pin 2 is connected to the source, while the negative pin 1 is connected to ground. If the circuit is biased with a voltage source, and the device is placed on the lower side of the resistor divider, V- is connected to ground, and V+ is connected to the output ( $V_{TEMP}$ ). If the device is placed on the upper side of the divider, V+ is connected to the voltage source and V- is connected to the output voltage ( $V_{TEMP}$ ). Figure 10-1 shows the device layout.

#### 10.2 Layout Example







### **11 Device and Documentation Support**

#### **11.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| TMP6331QDECRQ1   | ACTIVE        | X1SON        | DEC                | 2    | 10000          | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | HC                      | Samples |
| TMP6331QDECTQ1   | ACTIVE        | X1SON        | DEC                | 2    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | HC                      | Samples |
| TMP6331QDYARQ1   | ACTIVE        | SOT-5X3      | DYA                | 2    | 3000           | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 150   | 1HG                     | Samples |
| TMP6331QDYATQ1   | ACTIVE        | SOT-5X3      | DYA                | 2    | 250            | RoHS & Green    | SN                            | Level-3-260C-168 HR  | -40 to 150   | 1HG                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



#### www.ti.com

29-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TMP63-Q1 :

• Catalog: TMP63

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |   | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMP6331QDECRQ1 | X1SON           | DEC                | 2 | 10000 | 178.0                    | 8.4                      | 0.7        | 1.15       | 0.47       | 2.0        | 8.0       | Q1               |
| TMP6331QDECTQ1 | X1SON           | DEC                | 2 | 250   | 178.0                    | 8.4                      | 0.7        | 1.15       | 0.47       | 2.0        | 8.0       | Q1               |
| TMP6331QDYARQ1 | SOT-5X3         | DYA                | 2 | 3000  | 178.0                    | 9.5                      | 0.5        | 1.94       | 0.73       | 4.0        | 8.0       | Q1               |
| TMP6331QDYATQ1 | SOT-5X3         | DYA                | 2 | 250   | 178.0                    | 9.5                      | 0.5        | 1.94       | 0.73       | 4.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2021



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|-------|-------------|------------|-------------|
| TMP6331QDECRQ1 | X1SON        | DEC             | 2    | 10000 | 205.0       | 200.0      | 33.0        |
| TMP6331QDECTQ1 | X1SON        | DEC             | 2    | 250   | 205.0       | 200.0      | 33.0        |
| TMP6331QDYARQ1 | SOT-5X3      | DYA             | 2    | 3000  | 210.0       | 200.0      | 42.0        |
| TMP6331QDYATQ1 | SOT-5X3      | DYA             | 2    | 250   | 210.0       | 200.0      | 42.0        |

# **DEC0002A**



# **PACKAGE OUTLINE**

# X1SON - 0.5 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M 2. This drawing is subject to change without notice.



# **DEC0002A**

# **EXAMPLE BOARD LAYOUT**

# X1SON - 0.5 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **DEC0002A**

# **EXAMPLE STENCIL DESIGN**

# X1SON - 0.5 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **DYA0002A**



# **PACKAGE OUTLINE**

# SOT (SOD-523) - 0.77 mm max height

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. Reference JEITA SC-79 registration except for package height



# DYA0002A

# **EXAMPLE BOARD LAYOUT**

# SOT (SOD-523) - 0.77 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DYA0002A

# **EXAMPLE STENCIL DESIGN**

# SOT (SOD-523) - 0.77 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated