SLUS473B - NOVEMBER 1999 - REVISED OCTOBER 2010



# description

The UCC35705 and UCC35706 devices are 8-pin voltage mode primary side controllers with fast over-current protection. These devices are used as core high-speed building blocks in high performance isolated and non-isolated power converters.

UCC35705/UCC35706 devices feature a high speed oscillator with integrated feed-forward compensation for improved converter performance. A typical current sense to output delay time of 25 ns provides fast response to overload conditions. The IC also provides an accurate programmable maximum duty cycle clamp for increased protection which can also be disabled for the oscillator to run at maximum possible duty cycle.

Two UVLO options are offered. The UCC35705 with lower turn-on voltage is intended for dc-to-dc converters while the higher turn-on voltage and the wider UVLO range of the UCC35706 is better suited for offline applications.

The UCC35705/UCC35706 family is offered in 8-pin MSOP (DGK), SOIC (D) and PDIP (P) packages.

# typical application schematic





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLUS473B - NOVEMBER 1999 - REVISED OCTOBER 2010

# absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†‡</sup> Supply voltage Input voltage (VFF,RC,ILIM) Input voltage (FB) Input current (DISCH) Output current (OUT) dc Storage temperature, T<sub>stg</sub> Junction temperature, T<sub>J</sub> Lead temperature (soldering, 10 sec.) 15 V Input voltage (FB) 15 V Input current (DISCH) 15 V Input voltage (FB) 15 V Input current (DISCH) 16 V Input current (DISCH) 16 V Input current (DISCH) 16 V Input current (DISCH) 17 V Input current (DISCH) 18 V Input curre

### **AVAILABLE OPTIONS**

|               | Packaged Devices |                                          |                           |                                               |  |  |  |  |  |  |
|---------------|------------------|------------------------------------------|---------------------------|-----------------------------------------------|--|--|--|--|--|--|
| $T_A = T_J$   | UVLO Option      | SOIC-8<br>Small Outline (D) <sup>†</sup> | PDIP-8<br>Plastic Dip (P) | MSOP-8<br>Small Outline<br>(DGK) <sup>†</sup> |  |  |  |  |  |  |
| -40°C to 85°C | 8.8V/8V          | UCC25705D                                | UCC25705P                 | UCC25705DGK                                   |  |  |  |  |  |  |
| -40 C to 65 C | 12V/8V           | UCC25706D                                | UCC25706P                 | UCC25706DGK                                   |  |  |  |  |  |  |
| 0°C to 70°C   | 8.8V/8V          | UCC35705D                                | UCC35705P                 | UCC35705DGK                                   |  |  |  |  |  |  |
| 0 0 10 70 0   | 12V/8V           | UCC35706D                                | UCC35706P                 | UCC35706DGK                                   |  |  |  |  |  |  |

<sup>&</sup>lt;sup>†</sup> D (SOIC-8) and DGK (MSOP-8) packages are available taped and reeled. Add R suffix to device type (e.g. UCC35705DR) to order quantities of 2500 devices per reel for SOIC-8 and 2000 devices per reel for the MSOP-8.

electrical characteristics,  $V_{DD}$  = 11 V,  $V_{IN}$  = 30 V,  $R_T$  = 47 k,  $R_{DISCH}$  = 400 k,  $R_{FF}$  = 14 k,  $C_T$  = 220 pF,  $C_{VDD}$  = 0.1  $\mu$ F, and no load on the outputs,  $0^{\circ}C \le T_A \le 70^{\circ}C$  for the UCC3570x and -40°C  $\le T_A \le 85^{\circ}C$  for the UCC2570x,  $T_A$  =  $T_J$ , (unless otherwise specified)

# **UVLO section (UCCx5705)**

| PARAMETER       | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|-----------------|-----------------|-----|-----|-----|-------|
| Start threshold |                 | 8.0 | 8.8 | 9.6 | V     |
| Stop threshold  |                 | 7.4 | 8.2 | 9.0 | V     |
| Hysteresis      |                 | 0.3 | 0.6 | 1.0 | V     |

### UVLO section (UCCx5706)

| PARAMETER       | TEST CONDITIONS | MIN  | TYP  | MAX  | UNITS |
|-----------------|-----------------|------|------|------|-------|
| Start threshold |                 | 11.2 | 12.0 | 12.8 | V     |
| Stop threshold  |                 | 7.2  | 8.0  | 8.8  | V     |
| Hysteresis      |                 | 3.5  | 4.0  | 4.5  | V     |

### supply current section

| PARAMETER              | TEST CONDITIONS                                                    | MIN | TYP | MAX | UNITS |
|------------------------|--------------------------------------------------------------------|-----|-----|-----|-------|
| Start-up current       | V <sub>DD</sub> = UVLO start – 1 V, V <sub>DD</sub> comparator off |     | 30  | 90  | μΑ    |
| I <sub>DD</sub> active | V <sub>DD</sub> comparator on, oscillator running at 1 MHz         |     | 4.2 | 5.0 | mA    |



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>&</sup>lt;sup>‡</sup> All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the *Power Supply Control Data Book (TI Literature Number SLUD003)* for thermal limitations and considerations of packages.

SLUS473B - NOVEMBER 1999 - REVISED OCTOBER 2010

electrical characteristics,  $V_{DD}$  = 11 V,  $V_{IN}$  = 30 V,  $R_T$  = 47 k,  $R_{DISCH}$  = 400 k,  $R_{FF}$  = 14 k,  $C_T$  = 220 pF,  $C_{VDD}$  = 0.1  $\mu$ F, and no load on the outputs, 0°C  $\leq$   $T_A$   $\leq$  70°C for the UCC3570x and -40°C  $\leq$   $T_A$   $\leq$  85°C for the UCC2570x,  $T_A$  =  $T_J$ , (unless otherwise specified)

# line sense section

| PARAMETER                     | TEST CONDITIONS | MIN  | TYP  | MAX  | UNITS |
|-------------------------------|-----------------|------|------|------|-------|
| Low line comparator threshold |                 | 0.95 | 1.00 | 1.05 | ٧     |
| Input bias current (VFF)      |                 | -100 |      | 100  | nA    |

### oscillator section

| PARAMETER         | TEST CONDITIONS         | MIN | TYP | MAX | UNITS |
|-------------------|-------------------------|-----|-----|-----|-------|
| Frequency         | VFF = 1.2 V to 4.8 V    | 0.9 | 1.0 | 1.1 | MHz   |
|                   | VFF = 1.2 V, See Note 1 |     | 1.2 |     | V     |
| CT peak voltage   |                         |     | V   |     |       |
| CT valley voltage | See Note 1              |     | 0   |     | V     |

NOTE 1: Ensured by design. Not production tested.

### current limit section

| PARAMETER                      | TEST CONDITIONS | MIN | TYP  | MAX | UNITS |
|--------------------------------|-----------------|-----|------|-----|-------|
| Input bias current             |                 | 0.2 | -0.2 | -1  | μΑ    |
| Current limit threshold        |                 | 180 | 200  | 220 | mV    |
| Propagation delay, ILIM to OUT | 50 mV overdrive |     | 25   | 35  | ns    |

# pulse width modulator section

| PARAMETER                     |                       | TEST CONDITIONS          | М | IN | TYP | MAX | UNITS |
|-------------------------------|-----------------------|--------------------------|---|----|-----|-----|-------|
| FB input impedance            | $V_{FB} = 3 V$        |                          |   | 30 | 50  | 90  | kΩ    |
| Minimum duty cycle            | V <sub>FB</sub> < 2 V |                          |   |    |     | 0   | %     |
|                               | $V_{FB} = V_{DD}$     | F <sub>OSC</sub> = 1 MHz |   | 70 | 75  | 80  | %     |
| Maximum duty cycle            | $V_{DISCH} = 0 V$     | F <sub>OSC</sub> = 1 MHz |   |    | 93  |     | %     |
| PWM gain                      | VFF = 2.5 V,          | MODE = 1                 |   |    | 12  |     | %/V   |
| Propagation delay, PWM to OUT |                       |                          |   |    | 65  | 120 | ns    |

# output section

| PARAMETER | TEST CONDITIONS                                          | MIN | TYP  | MAX | UNITS |
|-----------|----------------------------------------------------------|-----|------|-----|-------|
| VOH       | $I_{OUT} = -5 \text{ mA}, \qquad V_{DD} - \text{output}$ |     | 0.3  | 0.6 | V     |
| VOL       | I <sub>OUT</sub> = 5 mA                                  |     | 0.15 | 0.4 | V     |
| Rise time | C <sub>LOAD</sub> = 50 pF                                |     | 10   | 25  | ns    |
| Fall time | C <sub>LOAD</sub> = 50 pF                                |     | 10   | 25  | ns    |



SLUS473B - NOVEMBER 1999 - REVISED OCTOBER 2010

# pin descriptions

**DISCH:** A resistor to VIN sets the oscillator discharge current programming a maximum duty cycle. When grounded, an internal comparator switches the oscillator to a quick discharge mode. A small 100-pF capacitor between DISCH and GND may reduce oscillator jitter without impacting feed-forward performance.  $I_{DISCH}$  must be between 25  $\mu$ A and 250  $\mu$ A over the entire  $V_{IN}$  range.

**FB:** Input to the PWM comparator. This pin is intended to interface with an optocoupler. Input impedance is  $50-k\Omega$  typical.

GND: Ground return pin.

**ILIM:** Provides a pulse-by-pulse current limit by terminating the PWM pulse when the input is above 200 mV. This provides a high speed (25 ns typical) path to reset the PWM latch, allowing for a pulse-by-pulse current limit.

**OUT:** The output is intended to drive an external FET driver or other high impedance circuits, but is not intended to directly drive a power MOSFET. This improves the controller's noise immunity. The output resistance of the PWM controller, typically  $60 \Omega$  pull-up and  $30 \Omega$  pull-down, will result in excessive rise and fall times if a power MOSFET is directly driven at the speeds for which the UCC35705/6 is optimized.

**RC:** The oscillator can be configured to provide a maximum duty cycle clamp. In this mode the on-time is set by RT and CT, while the off-time is set by RDISCH and CT. Since the voltage ramp on CT is proportional to VIN, feed-forward action is obtained. Since the peak oscillator voltage is also proportional to VIN, constant frequency operation is maintained over the full power supply input range. When the DISCH pin is grounded, the duty cycle clamp is disabled. The RC pin then provides a low impedance path to ground CT during the off time.

**VDD:** Power supply pin. This pin should be bypassed with a 0.1-μF capacitor for proper operation. The undervoltage lockout function of the UCC35705/6 allows for a low current startup mode and ensures that all circuits become active in a known state. The UVLO thresholds on the UCC35705 are appropriate for a dc-to-dc converter application. The wider UVLO hysteresis of the UCC35706 (typically 4 V) is optimized for a bootstrap startup mode from a high impedance source.

**VFF:** The feed-forward pin provides the controller with a voltage proportional to the power supply input voltage. When the oscillator is providing a duty cycle clamp, a current of  $2 \times I_{DISCH}$  is sourced from the VFF pin. A single resistor RFF between VFF and GND then set VFF to:

$$\mathsf{VFF} \approx \mathsf{VIN} \times \left( \frac{2 \times \mathsf{R}_{\mathsf{FF}}}{2 \times \mathsf{R}_{\mathsf{FF}} + \mathsf{R}_{\mathsf{DISCH}}} \right)$$

When the DISCH pin is grounded and the duty cycle clamp is not used, the internal current source is disabled and a resistor divider from VIN is used to set VFF. In either case, when the voltage on VFF is less than 1.0 V, both the output and oscillator are disabled.



# pin descriptions (continued)



Figure 1. Block Diagram

# **FUNCTIONAL DESCRIPTION**

### oscillator and PWM

The oscillator can be programmed to provide a duty cycle clamp or be configured to run at the maximum possible duty cycle.

The PWM latch is set during the oscillator discharge and is reset by the PWM comparator when the  $C_T$  waveform is greater than the feedback voltage. The voltage at the FB pin is attenuated before it is applied to the PWM comparator. The oscillator ramp is shifted by approximately 0.65-V at room temperature at the PWM comparator. The offset has a temperature coefficient of approximately  $-2 \text{ mV/}^{\circ}\text{C}$ .

The ILIM comparator adds a pulse by pulse current limit by resetting the PWM latch when  $V_{ILIM} > 200$  mV. The PWM latch is also reset by a low line condition ( $V_{FF} < 1.0 \text{ V}$ ).

All reset conditions are dominant; asserting any output will force a zero duty cycle output.

# oscillator with duty cycle clamp (MODE = 1)

The timing capacitor CT is charged from ground to VFF through RT. The discharge path is through an on-chip current sink that has a value of  $30 \times I_{DISCH}$ , where  $I_{DISCH}$  is the current through the external resistor RDISCH. Since the charge and discharge currents are both proportional to VIN, their ratio, and the maximum duty cycle remains constant as VIN varies.





Figure 2. Duty Cycle Clamp (MODE = 1)

The on-time is approximately:

$$T_{ON} = \alpha \ \times R_T \times C_T \quad \text{where} \ \alpha = \frac{V_{FF}}{V_{IN}} \approx \frac{2 \times R_{FF}}{R_{DISCH}}$$

The off-time is:

$$\mathsf{T}_{\mathsf{OFF}} = \mathsf{x} \ \times \frac{\mathsf{C}_{\mathsf{T}} \times \left(\mathsf{R}_{\mathsf{T}} \times \mathsf{R}_{\mathsf{DISCH}}\right)}{\left(30 \times \mathsf{R}_{\mathsf{T}} - \mathsf{R}_{\mathsf{DISCH}}\right)}$$

The frequency is:

$$f = \left(\frac{1}{\propto \times R_T \times C_T}\right) \times \frac{1}{1 + \frac{R_{DISCH}}{(30 \times R_T - R_{DISCH})}}$$

The maximum duty cycle is:

Duty Cycle = 
$$\frac{T_{ON}}{T_{ON} + T_{OFF}} = \left(1 - \frac{R_{DISCH}}{30 \times R_{T}}\right)$$

# component selection for oscillator with duty cycle clamp (MODE = 1)

For a power converter with the following specifications:

- V<sub>IN(min)</sub> = 18 V
- V<sub>IN(max)</sub> = 75 V
- V<sub>IN(shutdown)</sub> = 15 V
- F<sub>OSC</sub> = 1 MHz
- $D_{MAX} = 0.78$  at  $V_{IN(min)}$

In this mode, the on-time is approximately:

- $T_{ON(max)} = 780 \text{ ns}$
- T<sub>OFF(min)</sub> = 220 ns
- $V_{FF(min)} = \frac{18}{15} = 1.20 \text{ V}$
- (1) Pick  $C_T = 220 pF$ .
- (2) Calculate R<sub>T</sub>.

$$\mathsf{R}_\mathsf{T} = \frac{\mathsf{V}_{\mathsf{IN}(\mathsf{min})} \times \mathsf{T}_{\mathsf{ON}(\mathsf{max})}}{\mathsf{V}_{\mathsf{FF}(\mathsf{min})} \times \mathsf{C}_\mathsf{T}}$$

 $R_T = 51.1 \text{ k}\Omega$ 

(3) R<sub>DISCH</sub>

$$R_{DISCH} = \frac{30 \times R_{T}}{1 + \left[\frac{\left(\frac{V_{FF(min)}}{V_{IN(min)}}\right) \times R_{T} \times C_{T}}{T_{OFF(min)}}\right]}$$

 $R_{DISCH} = 383 \text{ k}\Omega.$ 

 $I_{DISCH}$  must be between 25  $\mu A$  and 250  $\mu A$  over the entire VIN range.

With the calculated values,  $I_{DISCH}$  ranges from 44  $\mu A$  to 193  $\mu A$ , within the allowable range. If  $I_{DISCH}$  is too high,  $C_T$  must be decreased.

(4) R<sub>FF</sub>

$$R_{FF} = \frac{V_{FF(min)} \times R_{DISCH}}{2 \times \left(V_{IN(min)} - 1\right)}$$

The nearest 1% standard value to the calculated value is 13.7 k.

# oscillator without duty cycle clamp (MODE = 0)

In this mode, the timing capacitor is discharged through a low impedance directly to ground. The DISCH pin is externally grounded. A comparator connected to DISCH senses the ground connection and disables both the discharge current source and VFF current source. A resistor divider is now required to set VFF.



Figure 3. Ocsillator Without Clamp (MODE = 0)

In this mode, the on-time is approximately:

$$T_{ON} = \alpha \times R_T \times C_T$$
 where  $\alpha = \frac{V_{FF}}{V_{IN}}$ 

The off-time is:

$$T_{OFF} \approx 75 \text{ ns}$$

The frequency is:

$$f = \frac{1}{\alpha \times R_T \times C_T + 75 \text{ ns}}$$

# component selection for oscillator without duty cycle clamp (MODE = 0)

For a power converter with the following specifications:

With these specifications,

$$V_{FF(min)} = \frac{18}{15} = 1.2 \text{ V}$$

- (1) Pick  $C_T = 220 pF$
- (2) Calculate R<sub>T</sub>.

$$R_{T} = \frac{\frac{V_{IN(min)}}{V_{FF(min)}} \times \left(\frac{1}{F_{OSC}} - 75 \text{ ns}\right)}{C_{T}}$$

# **TYPICAL CHARACTERISTICS**



# **TYPICAL CHARACTERISTICS**





SLUS473B - NOVEMBER 1999 - REVISED OCTOBER 2010

# **TYPICAL CHARACTERISTICS**



# **Revision History**

Revision SLUS473A, March 2001 to SLUS473B:

• Modified "T<sub>OFF</sub>" and "f" equation on page 6.

www.ti.com 14-Oct-2022

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| UCC25705D        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 25705                   | Samples |
| UCC25705DGK      | ACTIVE     | VSSOP        | DGK                | 8    | 80             | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 85    | 25705                   | Samples |
| UCC25705DGKTR    | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | Call TI   NIPDAUAG            | Level-2-260C-1 YEAR | -40 to 85    | 25705                   | Samples |
| UCC25705DTR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 25705                   | Samples |
| UCC25706D        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 25706                   | Samples |
| UCC25706DGK      | ACTIVE     | VSSOP        | DGK                | 8    | 80             | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 85    | 25706                   | Samples |
| UCC35705D        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 35705                   | Samples |
| UCC35705DGK      | ACTIVE     | VSSOP        | DGK                | 8    | 80             | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | 0 to 70      | 35705                   | Samples |
| UCC35705DGKG4    | ACTIVE     | VSSOP        | DGK                | 8    | 80             | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | 0 to 70      | 35705                   | Samples |
| UCC35705DTR      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 35705                   | Samples |
| UCC35706D        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 35706                   | Samples |
| UCC35706DGK      | ACTIVE     | VSSOP        | DGK                | 8    | 100            | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | 0 to 70      | 35706                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

# PACKAGE OPTION ADDENDUM

www.ti.com 14-Oct-2022

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF UCC25706:

Automotive: UCC25706-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Sep-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC25705DTR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC35705DTR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 28-Sep-2022



# \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC25705DTR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| UCC35705DTR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Sep-2022

# **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UCC25705D     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC25705DGK   | DGK          | VSSOP        | 8    | 80  | 330.2  | 6.6    | 3005   | 1.88   |
| UCC25706D     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC25706DGK   | DGK          | VSSOP        | 8    | 80  | 330.2  | 6.6    | 3005   | 1.88   |
| UCC35705D     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC35705DGK   | DGK          | VSSOP        | 8    | 80  | 330.2  | 6.6    | 3005   | 1.88   |
| UCC35705DGKG4 | DGK          | VSSOP        | 8    | 80  | 330.2  | 6.6    | 3005   | 1.88   |
| UCC35706D     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC35706DGK   | DGK          | VSSOP        | 8    | 100 | 330.2  | 6.6    | 3005   | 1.88   |



SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



# NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated