

# ADS7863A

ZHCSBW2-DECEMBER 2013

# 双路, 2 每秒百万次采样 (MSPS), 12 位, 2 + 2 或 3 + 3 通道

同步采样模数转换器

查询样片: ADS7863A

## 特性

- 四个完全或六个伪差分输入
- 信噪比 (SNR): 71dB
- 总谐波失真 (THD): -81dB
- 可编程和经缓冲内部 2.5V 基准
- 灵活的节电特性
- 可变电源范围: 2.7V 至 5.5V
- 低功耗运行: 5V 时为 45mW
- 工作温度范围:
   -40°C 至 +125°C
- 与 ADS7861 和 ADS8361(窄间距小外形尺寸 (SSOP) 封装)引脚兼容

## 应用范围

- 电机控制
- 多轴定位系统
- 三相电源控制

## 描述

ADS7863A 是一款双路, 12 位, 2MSPS, 模数转换器 (ADC), 此模数转换器具有被分成两组的四个全差分或六个伪差分输入通道, 以实现高速、同时信号采集。到采样保持 (S/H) 放大器的输入为全差分, 并且对 ADC 输入保持为差分信号。 这个架构在 100kHz时提供值为 72dB 的出色共模抑制, 这在嘈杂环境中是一个关键的性能特性。

此器件与 ADS7861 引脚兼容,但是提供诸如可编程基 准输出,灵活电源电压(AV<sub>DD</sub>和 BV<sub>DD</sub>为 2.7V 至 5.5V),每个 ADC 上具有三通道的伪差分输入复用器 和几个节电特性。

此器件采用紧缩小型封装(SSOP)-24 和4mm × 4mm 四方扁平无引线(QFN)-24 封装。此器件在 -40℃ 至 +125℃ 的扩展工作温度范围内额定运行。



功能方框图

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

# ADS7863A



#### ZHCSBW2-DECEMBER 2013

www.ti.com.cn



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION<sup>(1)</sup>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

Over operating free-air temperature range, unless otherwise noted.

|                                          |                                                                                  | VALUE                                | UNIT |
|------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------|------|
|                                          | AV <sub>DD</sub> to AGND                                                         | -0.3 to +6                           | V    |
| Supply voltage                           | BV <sub>DD</sub> to BGND                                                         | -0.3 to +6                           | V    |
|                                          | BV <sub>DD</sub> to AV <sub>DD</sub>                                             | $1.5 \times AV_{DD}$                 | V    |
| Analog and reference input voltage wit   | h respect to AGND                                                                | AGND – 0.3 to AV <sub>DD</sub> + 0.3 | V    |
| Digital input voltage with respect to BG | ND                                                                               | BGND – 0.3 to BV <sub>DD</sub> + 0.3 | V    |
| Ground voltage difference                | AGND – BGND                                                                      | 0.3                                  | V    |
| Input current to any pin except supply   | pins                                                                             | -10 to +10                           | mA   |
| Maximum virtual junction temperature,    | TJ                                                                               | +150                                 | °C   |
|                                          | Human body model (HBM),<br>JEDEC standard 22, test method<br>A114-C.01, all pins | ±4000                                | V    |
| Electrostatic discharge (ESD) ratings    | Charged device model (CDM),<br>JEDEC standard 22, test method<br>C101, all pins  | ±1500                                | V    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range, unless otherwise noted.

| PA                                                  | MIN                                        | NOM               | MAX   | UNIT       |   |
|-----------------------------------------------------|--------------------------------------------|-------------------|-------|------------|---|
|                                                     | AV <sub>DD</sub> to AGND                   | 2.7               | 5.0   | 5.5        | V |
| Supply voltage                                      | $BV_DD$ to BGND, low voltage levels        | 2.7               |       | 3.6        | V |
|                                                     | BV <sub>DD</sub> to BGND, 5-V logic levels | 4.5               | 5.0   | 5.5        | V |
| Reference input voltage on REFIN                    | 0.5                                        | 2.5               | 2.525 | V          |   |
| Analog differential input voltage (CHXX+) – (CHXX–) |                                            | –V <sub>REF</sub> |       | $+V_{REF}$ | V |
| Operating ambient temperature range                 | -40                                        |                   | +125  | °C         |   |

### THERMAL INFORMATION

|                         |                                              | ADS7       | ADS7863A  |       |  |  |
|-------------------------|----------------------------------------------|------------|-----------|-------|--|--|
|                         | THERMAL METRIC <sup>(1)</sup>                | DBQ (SSOP) | RGE (QFN) | UNITS |  |  |
|                         |                                              | 24 PINS    | 24 PINS   |       |  |  |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 80.9       | 35.0      |       |  |  |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 44.6       | 36.1      |       |  |  |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 34.2       | 12.8      | °C/W  |  |  |
| Ψυτ                     | Junction-to-top characterization parameter   | 9.2        | 0.5       | °C/VV |  |  |
| Ψ <sub>JB</sub>         | Junction-to-board characterization parameter | 33.8       | 12.8      |       |  |  |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | n/a        | 4.1       |       |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



ZHCSBW2-DECEMBER 2013

www.ti.com.cn

## **ELECTRICAL CHARACTERISTICS**

At  $T_A = -40^{\circ}$ C to +125°C, entire power-supply range,  $V_{REF} = 2.5$  V (internal),  $f_{CLK} = 32$  MHz, and  $t_{DATA} = 2$  MSPS, unless otherwise noted.

|                          | PARAMETER                           | TEST CONDITIONS                                     | MIN                     | TYP <sup>(1)</sup> | MAX                 | UNIT             |
|--------------------------|-------------------------------------|-----------------------------------------------------|-------------------------|--------------------|---------------------|------------------|
| RESOLUTION               | 1                                   |                                                     |                         |                    |                     |                  |
|                          | Resolution                          |                                                     | 12                      |                    |                     | Bits             |
| ANALOG INP               | UT                                  |                                                     |                         |                    |                     |                  |
| FSR                      | Full-scale differential input range | (CHxx+) – (CHxx–)                                   | -V <sub>REF</sub>       |                    | $+V_{REF}$          | V                |
| V <sub>IN</sub>          | Absolute input voltage              | CHxx+ or CHxx+ to AGND                              | -0.1                    |                    | $AV_{DD} + 0.1$     | V                |
| C <sub>IN</sub>          | Input capacitance                   | CHxx+ or CHxx- to AGND                              |                         | 2                  |                     | pF               |
| C <sub>ID</sub>          | Differential input capacitance      |                                                     |                         | 4                  |                     | pF               |
| IIL                      | Input leakage current               |                                                     | -1                      |                    | +1                  | nA               |
| CMRR                     | Common-mode rejection ratio         | Both ADCs, dc to 100 kHz                            |                         | 72                 |                     | dB               |
| DC ACCURA                | СҮ                                  |                                                     |                         |                    |                     |                  |
|                          |                                     | −40°C < T <sub>A</sub> < +125°C                     | -1.25                   | ±0.6               | +1.25               | LSB              |
| INL                      | Integral nonlinearity               | -40°C < T <sub>A</sub> < +85°C                      | -1                      | ±0.5               | +1                  | LSB              |
| DNL                      | Differential nonlinearity           |                                                     | -1                      | ±0.5               | +1                  | LSB              |
| Vos                      | Input offset error                  |                                                     | -3                      | ±0.5               | +3                  | LSB              |
|                          | V <sub>OS</sub> match               |                                                     | -3                      | ±0.5               | +3                  | LSB              |
| dV <sub>OS</sub> /dT     | Input offset thermal drift          |                                                     |                         | ±3                 |                     | µV/°C            |
| G <sub>ERR</sub>         | Gain error                          | Referred to voltage at REF <sub>IN</sub>            | -0.5%                   | -                  | +0.5%               |                  |
| LINK                     | G <sub>ERR</sub> match              | 0 11                                                | -0.5%                   | ±0.1%              | +0.5%               |                  |
| G <sub>ERR</sub> /dT     | Gain error thermal drift            | Referred to voltage at REF <sub>IN</sub>            |                         | ±1                 |                     | ppm/°C           |
| PSRR                     | Power-supply rejection ratio        | AV <sub>DD</sub> = 5.5 V                            |                         | 70                 |                     | dB               |
| AC ACCURA                |                                     |                                                     |                         |                    |                     | 42               |
| SINAD                    | Signal-to-noise + distortion        | $V_{IN} = 5 V_{PP}$ at 100 kHz                      | 69.8                    | 71                 |                     | dB               |
| SNR                      | Signal-to-noise ratio               | $V_{IN} = 5 V_{PP}$ at 100 kHz                      | 70                      | 71.5               |                     | dB               |
| THD                      | Total harmonic distortion           | $V_{IN} = 5 V_{PP}$ at 100 kHz                      |                         | -81                | -76                 | dB               |
| SFDR                     | Spurious-free dynamic range         | $V_{IN} = 5 V_{PP}$ at 100 kHz                      | 76                      | 84                 | -70                 | dB               |
| SAMPLING D               |                                     |                                                     | 10                      | 04                 |                     | uв               |
|                          |                                     | 1 MUT 1 6 2 2 MUT                                   | 10                      |                    |                     |                  |
| CONV                     | Conversion time per ADC             | $1 \text{ MHz} < f_{\text{CLK}} \le 32 \text{ MHz}$ | 16                      |                    |                     | t <sub>CLK</sub> |
| t <sub>ACQ</sub>         | Acquisition time                    |                                                     |                         |                    | 0000                | t <sub>CLK</sub> |
| t <sub>DATA</sub>        | Data rate                           | $1 \text{ MHz} < f_{\text{CLK}} \le 32 \text{ MHz}$ | 62.5                    |                    | 2000                | kSPS             |
| t <sub>A</sub>           | Aperture delay                      |                                                     |                         | = 0                | 6                   | ns               |
|                          | t <sub>A</sub> match                |                                                     |                         | 50                 |                     | ps               |
| t <sub>AJIT</sub>        | Aperture jitter                     |                                                     |                         | 50                 |                     | ps               |
| fclk                     | Clock frequency on CLOCK            |                                                     | 1                       |                    | 32                  | MHz              |
| T <sub>CLK</sub>         | Clock period                        |                                                     | 31.25                   |                    | 1000                | ns               |
|                          | OLTAGE REFERENCE                    |                                                     |                         |                    |                     |                  |
| Resolution               | Reference output DAC resolution     |                                                     | 10                      |                    |                     | Bits             |
|                          |                                     | Over 20% to 100% DAC range                          | 0.2 V <sub>REFOUT</sub> |                    | V <sub>REFOUT</sub> | V                |
| V <sub>REFOUT</sub>      | Reference output voltage            | DAC = 3FFh,<br>-40°C < T <sub>A</sub> < +125°C      | 2.485                   | 2.500              | 2.515               | V                |
|                          |                                     | $DAC = 3FFh at +25^{\circ}C$                        | 2.495                   | 2.500              | 2.505               | V                |
| dV <sub>REFOUT</sub> /dT | Reference voltage drift             | Dito = 01111 at 120 0                               | 2.430                   | ±10                | 2.000               | ppm/°C           |
| UV REFOUT/UI             | Nelefence voltage unit              |                                                     | -9.76                   | ±2.44              | 9.76                | mV               |
| ONLDAC                   | DAC differential nonlinearity       |                                                     | -9.76                   |                    | 9.76                | LSB              |
|                          |                                     |                                                     |                         | ±1<br>±1.22        |                     |                  |
| NL <sub>DAC</sub>        | DAC integral nonlinearity           |                                                     | -9.76                   |                    | 9.76                | mV               |
|                          |                                     |                                                     | -4                      | ±0.5               | 4                   | LSB              |
| VOSDAC                   | DAC offset error                    | V <sub>REFOUT</sub> = 0.5 V                         | -9.76                   | ±2.44              | 9.76                | mV               |
|                          |                                     |                                                     | -4                      | ±1                 | 4                   | LSB              |
| PSRR                     | Power-supply rejection ratio        |                                                     |                         | 73                 |                     | dB               |
| REFOUT                   | Reference output dc current         |                                                     | -2                      |                    | +2                  | mA               |

(1) All typical values are at  $T_A = +25^{\circ}C$ .

#### ZHCSBW2-DECEMBER 2013

## **ELECTRICAL CHARACTERISTICS (continued)**

At  $T_A = -40^{\circ}$ C to +125°C, entire power-supply range,  $V_{REF} = 2.5$  V (internal),  $f_{CLK} = 32$  MHz, and  $t_{DATA} = 2$  MSPS, unless otherwise noted.

|                    | PARAMETER                                             | TEST CONDITIONS                                     | MIN                    | TYP <sup>(1)</sup> | MAX                  | UNIT |
|--------------------|-------------------------------------------------------|-----------------------------------------------------|------------------------|--------------------|----------------------|------|
| INTERNAL           | L VOLTAGE REFERENCE (continued)                       | ·                                                   |                        |                    |                      |      |
| I <sub>REFSC</sub> | Reference output short-circuit current <sup>(2)</sup> |                                                     |                        | 50                 |                      | mA   |
| REFON              | Reference output settling time                        |                                                     |                        | 0.5                |                      | ms   |
| VOLTAGE            | REFERENCE INPUT                                       | +                                                   |                        |                    | ł                    |      |
| V <sub>REF</sub>   | Reference input voltage range                         |                                                     | 0.5                    |                    | 2.525                | V    |
| REF                | Reference input current                               |                                                     |                        | 50                 |                      | μA   |
| C <sub>REF</sub>   | Reference input capacitance                           |                                                     |                        | 10                 |                      | pF   |
|                    | NPUTS (Logic Family: CMOS with Schmitt-T              | rigger)                                             |                        |                    |                      |      |
| V <sub>IH</sub>    | High-level input voltage                              |                                                     | $0.7 \times BV_{DD}$   |                    | $BV_{DD} + 0.3$      | V    |
| V <sub>IL</sub>    | Low-level input voltage                               |                                                     | -0.3                   |                    | $0.3 \times BV_{DD}$ | V    |
| I <sub>IN</sub>    | Input current                                         | $V_{IN} = BV_{DD}$ to BGND                          | -50                    |                    | +50                  | nA   |
| C <sub>IN</sub>    | Input capacitance                                     |                                                     |                        | 5                  |                      | pF   |
| DIGITAL C          | DUTPUTS (Logic Family: CMOS)                          |                                                     |                        |                    |                      |      |
| V <sub>он</sub>    | High-level output voltage                             | BV <sub>DD</sub> = 4.5 V, I <sub>OH</sub> = -100 μA | BV <sub>DD</sub> - 0.2 |                    |                      | V    |
| V <sub>OL</sub>    | Low-level output voltage                              | BV <sub>DD</sub> = 4.5 V, I <sub>OH</sub> = 100 μA  |                        |                    | 0.2                  | V    |
| loz                | High-impedance-state output current                   |                                                     | -50                    |                    | +50                  | nA   |
| C <sub>OUT</sub>   | Output capacitance                                    |                                                     |                        | 5                  |                      | pF   |
| C <sub>LOAD</sub>  | Load capacitance                                      |                                                     |                        |                    | 30                   | pF   |
| POWER S            | UPPLY                                                 | •                                                   |                        |                    |                      |      |
| AV <sub>DD</sub>   | Analog supply voltage                                 | AV <sub>DD</sub> to AGND                            | 2.7                    | 5.0                | 5.5                  | V    |
| BV <sub>DD</sub>   | Buffer I/O supply voltage                             | BV <sub>DD</sub> to BGND                            | 2.7                    | 3.0                | 5.5                  | V    |
|                    |                                                       | AV <sub>DD</sub> = 2.7 V                            |                        | 4.5                | 6                    | mA   |
|                    |                                                       | AV <sub>DD</sub> = 5.0 V                            |                        | 6.5                | 8                    | mA   |
|                    |                                                       | AV <sub>DD</sub> = 2.7 V, NAP power-down            |                        | 1.1                | 1.5                  | mA   |
| AI <sub>DD</sub>   | Analog supply current                                 | $AV_{DD} = 5.0 \text{ V}, \text{ NAP power-down}$   |                        | 1.4                | 2.0                  | mA   |
|                    |                                                       | AV <sub>DD</sub> = 2.7 V, deep power-down           |                        |                    | 0.001                | mA   |
|                    |                                                       | $AV_{DD} = 5.0 V$ , deep power-down                 |                        |                    | 0.001                | mA   |
|                    |                                                       | BV <sub>DD</sub> = 2.7 V, C <sub>LOAD</sub> = 10 pF |                        | 0.5                | 1.3                  | mA   |
| BI <sub>DD</sub>   | Buffer I/O supply current                             | BV <sub>DD</sub> = 3.3 V, C <sub>LOAD</sub> = 10 pF |                        | 0.9                | 1.6                  | mA   |
| <b>-</b>           |                                                       | AV <sub>DD</sub> = 2.7 V, BV <sub>DD</sub> = 2.7 V  |                        | 13.5               | 19.7                 | mW   |
| P <sub>DISS</sub>  | Power dissipation                                     | AV <sub>DD</sub> = 5.0 V, BV <sub>DD</sub> = 3.3 V  |                        | 35.5               | 45.3                 | mW   |

(2) Reference output current is not limited internally.

## PARAMETRIC MEASUREMENT INFORMATION

## EQUIVALENT INPUT CIRCUIT



Figure 1. Equivalent Input Circuit



ADS7863A

www.ti.com.cn

ZHCSBW2-DECEMBER 2013



NOTE: All CONVST commands that occur more than 10 ns before the cycle 1 rising edge of the external clock (region A) initiate a conversion on the cycle 1 rising edge. All CONVST commands that occur 5 ns after the cycle 1 rising edge or 10 ns before the cycle 2 rising edge (region B) initiate a conversion on the cycle 2 rising edge. All CONVST commands that occur 5 ns after the cycle 2 rising edge (region C) initiate a conversion on the rising edge of the next clock period.

The CONVST pin should never be switched from low to high in the region 10 ns prior to the CLOCK rising edge and 5 ns after the rising edge (gray areas). If CONVST is toggled in this gray area, the conversion could begin on either the same CLOCK rising edge or the following edge.





#### ZHCSBW2-DECEMBER 2013

# TIMING REQUIREMENTS<sup>(1)</sup>

Over recommended operating free-air temperature range at  $-40^{\circ}$ C to  $+125^{\circ}$ C, AV<sub>DD</sub> = 5 V, and BV<sub>DD</sub> = 2.7 V to 5 V, unless otherwise noted.

|                    | PARAMETER                                                                           | COMMENTS                                          | MIN    | MAX  | UNIT               |
|--------------------|-------------------------------------------------------------------------------------|---------------------------------------------------|--------|------|--------------------|
| t <sub>CONV</sub>  | Conversion time                                                                     | f <sub>CLOCK</sub> = 32 MHz                       | 406.25 |      | ns                 |
| t <sub>ACQ</sub>   | Acquisition time                                                                    | f <sub>CLOCK</sub> = 32 MHz                       | 62.5   |      | ns                 |
| f <sub>CLOCK</sub> | CLOCK frequency                                                                     | See Figure 2                                      | 1      | 32   | MHz                |
| t <sub>CLOCK</sub> | CLOCK period                                                                        | See Figure 2                                      | 31.25  | 1000 | ns                 |
| t <sub>CKL</sub>   | CLOCK low time                                                                      | See Figure 2                                      | 9.4    |      | ns                 |
| t <sub>CKH</sub>   | CLOCK high time                                                                     | See Figure 2                                      | 9.4    |      | ns                 |
| t <sub>1</sub>     | CONVST high time                                                                    | See Figure 2                                      | 20     |      | ns                 |
| t <sub>2</sub>     | SDI setup time to CLOCK falling edge                                                | See Figure 2                                      | 10     |      | ns                 |
| t <sub>3</sub>     | SDI hold time to CLOCK falling edge                                                 | See Figure 2                                      | 5      |      | ns                 |
| t <sub>4</sub>     | RD high setup time to CLOCK falling edge                                            | See Figure 2                                      | 10     |      | ns                 |
| t <sub>5</sub>     | RD high hold time to CLOCK falling edge                                             | See Figure 2                                      | 5      |      | ns                 |
| t <sub>6</sub>     | CONVST low time                                                                     | See Figure 2                                      | 1      |      | t <sub>CLOCK</sub> |
| t <sub>7</sub>     | RD low time relative to CLOCK falling edge                                          | See Figure 2                                      | 1      |      | t <sub>CLOCK</sub> |
| t <sub>8</sub>     | CS low to SDOx valid                                                                | See Figure 2                                      | 13     |      | ns                 |
|                    | CLOCK rising edge to DATA valid delay                                               | See Figure 2,<br>2.7 V ≤ BV <sub>DD</sub> ≤ 3.6 V | 4      | 11   | ns                 |
| 5                  | (MIN = minimum hold time of current data;<br>MAX = maximum delay to new data valid) | See Figure 2,<br>4.5 V ≤ BV <sub>DD</sub> ≤ 5.5 V | 3      | 9    | ns                 |
| t <sub>10</sub>    | CONVST rising edge to BUSY high delay <sup>(2)</sup>                                | See Figure 2                                      | 3      |      | ns                 |
| t <sub>11</sub>    | CLOCK rising edge to BUSY low delay                                                 | See Figure 2                                      | 3      |      | ns                 |
| t <sub>12</sub>    | CS low to RD high delay                                                             | See Figure 2                                      | 10     |      | ns                 |

(1) All input signals are specified with  $t_R = t_F = 1.5$  ns (10% to 90% of BV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) / 2. (2) Not applicable in auto-NAP power-down mode.



ZHCSBW2-DECEMBER 2013

CHA1+

3 5 3

9 ၈

CONVST

(F) [2]

CS RD

CLOCK

CHB1-

19

(18

(17

(16

(15

(14

(13

CHB1+

BGND

 $\mathsf{BV}_{\mathsf{DD}}$ 

SDOA

SDOB

BUSY

CHB0+ CHB0-

## **PIN CONFIGURATIONS**



#### **PIN DESCRIPTIONS**

|                  | PIN NU | JMBER |                                                                                                                                                                                       |
|------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | SSOP   | QFN   | DESCRIPTION                                                                                                                                                                           |
| AGND             | 12     | 4     | Analog ground. Connect to analog ground plane.                                                                                                                                        |
| AV <sub>DD</sub> | 13     | 5     | Analog power supply, 2.7 V to 5.5 V. Decouple to AGND with a 1-µF ceramic capacitor.                                                                                                  |
| BGND             | 1      | 17    | Buffer I/O ground. Connect to digital ground plane.                                                                                                                                   |
| BUSY             | 21     | 13    | ADC busy indicator. BUSY goes high when the inputs are in hold mode and returns to low after the conversion finishes.                                                                 |
| BV <sub>DD</sub> | 24     | 16    | Buffer I/O supply, 2.7 V to 5.5 V. Decouple to BGND with a 1-µF ceramic capacitor.                                                                                                    |
| CHA0-            | 9      | 1     | Inverting analog input channel A0                                                                                                                                                     |
| CHA0+            | 8      | 24    | Noninverting analog input channel A0                                                                                                                                                  |
| CHA1–            | 7      | 23    | Inverting analog input channel A1                                                                                                                                                     |
| CHA1+            | 6      | 22    | Noninverting analog input channel A1                                                                                                                                                  |
| CHB0-            | 5      | 21    | Inverting analog input channel B0                                                                                                                                                     |
| CHB0+            | 4      | 20    | Noninverting analog input channel B0                                                                                                                                                  |
| CHB1-            | 3      | 19    | Inverting analog input channel B1                                                                                                                                                     |
| CHB1+            | 2      | 18    | Noninverting analog input channel B1                                                                                                                                                  |
| CLOCK            | 20     | 12    | External clock input                                                                                                                                                                  |
| CONVST           | 17     | 9     | Conversion start. The ADC switches from sample mode into hold mode on the CONVST rising edge, independent of the CLOCK status. The conversion starts with the next CLOCK rising edge. |
| CS               | 19     | 11    | Chip select. When low, the SDOx outputs are active; when high, the SDOx outputs 3-state.                                                                                              |
| MO               | 15     | 7     | Mode pin 0. Selects between analog input channels (see Table 8).                                                                                                                      |
| M1               | 14     | 6     | Mode pin 1. Selects between the SDOx digital outputs (see Table 8).                                                                                                                   |
| RD               | 18     | 10    | Read data. Synchronization pulse for the SDOx outputs and SDI input. RD only triggers when $\overline{CS}$ is low.                                                                    |
| REFIN            | 10     | 2     | Reference voltage input. A 470-nF ceramic capacitor (min) is required at this terminal.                                                                                               |
| REFOUT           | 11     | 3     | Reference voltage output. The programmable internal voltage reference output is available on this pin.                                                                                |
| SDI              | 16     | 8     | Serial data input. This pin allows the additional device features to be used but SDI can also be used in an ADS7861-compatible manner.                                                |
| SDOA             | 23     | 15    | Serial data output for converter A. When M1 is high, both SDOA and SDOB are active. Data are valid on the falling CLOCK edge.                                                         |
| SDOB             | 22     | 14    | Serial data output for converter B. Data are valid on the falling CLOCK edge.                                                                                                         |



XAS STRUMENTS

ZHCSBW2-DECEMBER 2013

www.ti.com.cn



**TYPICAL CHARACTERISTICS** 

Figure 9. DIFFERENTIAL NONLINEARITY vs TEMPERATURE



# ADS7863A

www.ti.com.cn

ZHCSBW2-DECEMBER 2013



ZHCSBW2-DECEMBER 2013

www.ti.com.cn





# ADS7863A

www.ti.com.cn

ZHCSBW2-DECEMBER 2013





TEXAS INSTRUMENTS

#### ZHCSBW2-DECEMBER 2013

www.ti.com.cn

### **TYPICAL CHARACTERISTICS (continued)**

Over the entire supply voltage range, V<sub>REF</sub> = 2.5 V (internal), f<sub>CLK</sub> = 32 MHz, and t<sub>DATA</sub> = 2 MSPS, unless otherwise noted.









Figure 29. ANALOG SUPPLY CURRENT vs TEMPERATURE (Auto-NAP Mode)







## **APPLICATIONS INFORMATION**

## **GENERAL DESCRIPTION**

The ADS7863A includes two 12-bit, analog-to-digital converters (ADCs) that operate based on the successiveapproximation register (SAR) principle. The ADCs sample and convert simultaneously. Conversion time can be as low as 406.25 ns. Adding the 62.5-ns acquisition time and an additional clock cycle for setup and hold time requirements and skew results in a maximum conversion rate of 2 MSPS.

Each ADC has a fully-differential, 2:1 multiplexer front-end. In many common applications, all negative input signals remain at the same constant voltage (for example, 2.5 V). In this type of application, the multiplexer can be used in a pseudo-differential 3:1 mode, where CHxO- functions as a common-mode input and the remaining three inputs (CHxO+, CHx1-, and CHx1+) operate as separate inputs referred to the common-mode input.

The ADS7863A also includes a 2.5-V internal reference. The reference drives a 10-bit digital-to-analog converter (DAC), allowing the voltage at the  $REF_{OUT}$  pin to be adjusted via the serial interface in 2.44-mV steps. A low-noise operational amplifier with unity gain buffers the DAC output voltage and drives the  $REF_{OUT}$  pin.

The ADS7863A offers a serial interface that is compatible with the ADS7861. However, instead of the A0 pin of the ADS7861 controlling channel selection, the ADS7863A offers a serial data input (SDI) pin that supports additional functions described in the *Digital* section (see also the *ADS7861 Compatibility* section).

## ANALOG

This section addresses the analog input circuit, the ADCs, and the reference design of the device.

### Analog Inputs

Each ADC is fed by an input multiplexer, as shown in Figure 32. Each multiplexer is either used in a fullydifferential 2:1 configuration (as described in Table 1) or a pseudo-differential 3:1 configuration (as shown in Table 2). The channel selection is performed using bits C1 and C0 in the SDI register (see also the *Serial Data Input* section).



### Figure 32. Input Multiplexer Configuration

The input path for the converter is fully differential and provides a common-mode rejection of 72 dB at 100 kHz. The high CMRR also helps suppress noise in harsh industrial environments.

#### Table 1. Fully Differential 2:1 Multiplexer Configuration

| C1 | CO | ADC+  | ADC-  |
|----|----|-------|-------|
| 0  | 0  | CHx0+ | CHx0– |
| 1  | 1  | CHx1+ | CHx1– |

### Table 2. Pseudo-Differential 3:1 Multiplexer Configuration

| C1 | CO | ADC+  | ADC-  |
|----|----|-------|-------|
| 0  | 0  | CHx0+ | CHx0– |
| 0  | 1  | CHx1– | CHx0– |
| 1  | 0  | CHx1+ | CHx0– |



#### ZHCSBW2-DECEMBER 2013

Each 2-pF sample-and-hold capacitor (defined as  $C_S$  in Figure 1) is connected via switches to the multiplexer output. Opening the switches holds the sampled data during the conversion process. After finishing the conversion, both capacitors are pre-charged for the duration of one clock cycle to the voltage present at the REF<sub>IN</sub> pin. After the pre-charging, the multiplexer outputs are connected to the sampling capacitors again. The voltage at the analog input pin is usually different from the reference voltage; therefore, the sample capacitors must be charged to within one-half LSB for 12-bit accuracy during the acquisition time  $t_{ACQ}$  (see the Timing Characteristics).

Acquisition time is indicated with the BUSY signal being held low.  $t_{ACQ}$  starts by closing the input switches (after finishing the previous conversion and pre-charging) and finishes with the rising edge of the CONVST signal. If the ADS7863A operates at full speed, the acquisition time is typically 62.5 ns.

The minimum –3-dB bandwidth of the driving operational amplifier can be calculated as shown in Equation 1:

$$f_{-3dB} = \frac{\ln(2) \times (n+1)}{2\pi \times t_{ACQ}}$$

where:

• n = 12 is the device resolution

(1)

With  $t_{ACQ} = 62.5$  ns, the minimum bandwidth of the driving amplifier is 23 MHz. The required bandwidth can be lower if the application allows a longer acquisition time.

A gain error occurs if a given application does not fulfill the settling requirement shown in Equation 1. As a result of pre-charging the capacitors, linearity and THD are not directly affected, however.

The OPA365 from Texas Instruments is recommended as a driver; in addition to offering the required bandwidth, the OPA365 provides a low offset and also offers excellent THD performance.

The phase margin of the driving operational amplifier is usually reduced by the ADC sampling capacitor. A resistor placed between the capacitor and amplifier limits this effect; therefore, an internal 200- $\Omega$  resistor (R<sub>SER</sub>) is placed in series with the switch. The switch resistance (R<sub>SW</sub>) is typically 50  $\Omega$  (see Figure 1).

The differential input voltage range of the ADC is  $\pm V_{REF}$ , the voltage at the REF<sub>IN</sub> pin.

The voltage to all inputs must be kept within the 0.3-V limit below AGND and above AV<sub>DD</sub> while not allowing dc current to flow through the inputs. Current is only necessary to recharge the sample-and-hold capacitors.

### Analog-to-Digital Converter (ADC)

The ADS7863A includes two SAR-type, 2-MSPS, 12-bit ADCs (see the functional block diagram on the front page of this data sheet).

### CONVST

The analog inputs are held with the rising edge of the CONVST (conversion start) signal. The CONVST setup time referred to the next rising edge of CLOCK (system clock) is 10 ns (minimum). The conversion automatically starts with the rising CLOCK edge. CONVST should not be issued during a conversion, that is, when BUSY is high.

RD (read data) and CONVST can be shorted to minimize necessary software and wiring. The RD signal is triggered by the ADS7863A on the falling CLOCK edge. Therefore, the combined signals must be activated with the rising CLOCK edge. The conversion then starts with the subsequent rising CLOCK edge.

## CLOCK

The ADC uses an external clock in the range of 1 MHz to 32 MHz. 12 clock cycles are needed for a complete conversion; the following clock cycle is used for pre-charging the sample capacitors and a minimum of two clock cycles are required for the sampling. With a minimum of 16 clocks used for the entire process, one clock cycle is left for the required setup and hold times along with some margin for delay caused by layout. The clock input can remain low between conversions (after applying the 16th falling edge to complete a running conversion). The input can also remain low after applying the 14th falling edge during a DAC register write access if the device is not required to perform a conversion on CHBx (for example, during an initiation phase after power-up).

The CLOCK duty cycle should be 50%. However, the ADS7863A functions properly with a duty cycle between 30% and 70%.



#### RESET

The ADS7863A features an internal power-on-reset (POR) function. When the device is powered up, the POR sets the device in default mode when  $AV_{DD}$  reaches 1.8 V. An external software reset can be issued using the SDI register bits A[2:0] (see the *Digital* section).

## **REF**<sub>IN</sub>

The reference input is not buffered and is directly connected to the ADC. The converter generates spikes on the reference input voltage because of internal switching. Therefore, an external capacitor to the analog ground (AGND) should be used to stabilize the reference input voltage. This capacitor should be at least 470 nF. Ceramic capacitors (X5R type) with values up to 1  $\mu$ F are commonly available as SMD in 0402 size.

#### **REF**<sub>OUT</sub>

The ADS7863A includes a low-drift, 2.5-V internal reference source. This source feeds a 10-bit string DAC that is controlled via the serial interface. As a result of this architecture, the voltage at the  $REF_{OUT}$  pin is programmable in 2.44-mV steps and can be adjusted to specific application requirements without the use of additional external components.

However, the DAC output voltage should not be programmed below 0.5 V to ensure the correct functionality of the reference output buffer. This buffer is connected between the DAC and the  $REF_{OUT}$  pin, and is capable of driving the capacitor at the  $REF_{IN}$  pin. A minimum of 470 nF is required to keep the reference stable (see the *REFIN* section). For applications that use an external reference source, the internal reference can be disabled using bit RP in the SDI register (see the *Digital* section). The settling time of the  $REF_{OUT}$  pin is 500 µs (maximum) with the reference capacitor connected. The default value of the  $REF_{OUT}$  pin after power-up is 2.5 V.

For operation with a 2.7-V analog supply and a 2.5-V reference, the internal reference buffer requires a rail-to-rail input and output. Such buffers typically contain two input stages; when the input voltage passes the mid-range area, a transition occurs at the output because of switching between the two input stages. In this voltage range, rail-to-rail amplifiers generally show a very poor power-supply rejection.

As a result of this poor performance, the ADS7863A buffer has a fixed transition at DAC code 509 (1FDh). At this code, the DAC may show a jump of up to 10 mV in the transfer function.



#### ZHCSBW2-DECEMBER 2013

### DIGITAL

This section addresses the timing and control of the ADS7863A serial interface.

#### Serial Data Input (SDI)

The serial data input or SDI pin is coupled to RD and clocked into the ADS7863A on each falling CLOCK edge. The data word length of the SDI register is 12 bits. Table 3 shows the register structure. Data must be transferred MSB-first. Table 4 through Table 6 describe specific bits of this register. The default value of this register after power-up is 000h.

#### Table 3. SDI Register Contents

|    | SDI REGISTER BIT |    |    |    |   |    |    |    |    |    |    |
|----|------------------|----|----|----|---|----|----|----|----|----|----|
| 11 | 10               | 9  | 8  | 7  | 6 | 5  | 4  | 3  | 2  | 1  | 0  |
| C1 | C0               | P1 | P0 | DP | Ν | AN | RP | S4 | A2 | A1 | A0 |

### Table 4. C1 and C0: Channel Selection

| 64 | <u> </u> | ADC A, B       |                |  |  |  |
|----|----------|----------------|----------------|--|--|--|
| C1 | C0       | POSITIVE INPUT | NEGATIVE INPUT |  |  |  |
| 0  | 0        | CHA0+, CHB0+   | CHA0–, CHB0–   |  |  |  |
| 0  | 1        | CHA1–, CHB1–   | CHA0–, CHB0–   |  |  |  |
| 1  | 0        | CHA1+, CHB1+   | CHA0–, CHB0–   |  |  |  |
| 1  | 1        | CHA1+, CHB1+   | CHA1–, CHB1–   |  |  |  |

#### Table 5. P1 and P0: Additional Features Enable

| P1 | P0                                    | FUNCTION                               |
|----|---------------------------------------|----------------------------------------|
| 0  | 0 Additional features are not changed |                                        |
| 0  | 1                                     | Update additional features             |
| 1  | 0                                     | Reserved for factory test (do not use) |
| 1  | 1                                     | Additional features are not changed    |

**DP:** Deep power-down enable (1 = device in deep power-down mode)

**N:** NAP power-down enable (1 = device in NAP power-down mode)

**AN:** AutoNAP power-down enable (1 = device in AutoNAP power-down mode)

**RP:** Reference power-down(1 = reference turned off)

**S4:** Special read mode for Modes II and IV (1 = special mode enabled)

#### Table 6. A2, A1, and A0: DAC Control and Device Reset

| A2 | A1 | A0 | FUNCTION                   |
|----|----|----|----------------------------|
| 0  | 0  | 0  | No action                  |
| 0  | 0  | 1  | DAC write with next access |
| 0  | 1  | 0  | No action                  |
| 0  | 1  | 1  | DAC read with next access  |
| 1  | 0  | 0  | No action                  |
| 1  | 0  | 1  | Device reset               |
| 1  | 1  | 0  | No action                  |
| 1  | 1  | 1  | No action                  |



All additional features become active with the rising edge of the 12th CLOCK signal after issuing the RD pulse.

The reference DAC is controlled by the 12-bit DAC register that can also be accessed using the SDI pin (refer to Figure 41 for details). Table 7 shows the content of this register; the default value after power-up is 3FFh.

| DAC REGISTER CONTENT |                                                                                                                   |     |       |       |       |       |       |       |       |       |       |
|----------------------|-------------------------------------------------------------------------------------------------------------------|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 11                   | 11         10         9         8         7         6         5         4         3         2         1         0 |     |       |       |       |       |       |       |       |       | 0     |
| X <sup>(1)</sup>     | Х                                                                                                                 | MSB | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |

#### **Table 7. DAC Register Contents**

(1) X = don't care.

#### Serial Data Output (SDOx)

Converted data on the SDOx pins become valid with the third falling CLOCK edge after generating an RD pulse. The following sections explain the different modes of operation in detail.

The digital output code format of the ADS7863A is binary twos complement, as shown in Table 9. Conversion results can be read out multiple times until a new conversion is issued from the CONVST input.

#### Timing and Control

#### **IMPORTANT:**

Consider the detailed timing diagram (Figure 2) and CONVST timing diagram (Figure 3) within the Timing Characteristics section. For maximum data throughput, the descriptions and diagrams given in this data sheet assume that the CONVST and RD pins are tied together. Note that these pins can also be controlled independently.

Device operation can be configured in four different modes by using the M0 and M1 mode pins, as shown in Table 8.

Pin M0 sets either manual or automatic channel selection. In manual mode, the SDI register bits C[1:0] are used to select between channels CHx0 and CHx1; in automatic operation, the SDI register bits C[1:0] are ignored and channel selection is controlled by the device after each conversion. Pin M1 selects between serial data being transmitted simultaneously on both outputs SDOA and SDOB for each channel respectively, or using only the SDOA output for transmitting data from both channels (see Figure 33 through Figure 40 and the associated text for more information).

#### Table 8. M0, M1 Truth Table

| МО | M1 | CHANNEL SELECTION | SDOx USED     |
|----|----|-------------------|---------------|
| 0  | 0  | Manual (via SDI)  | SDOA and SDOB |
| 0  | 1  | Manual (via SDI)  | SDOA only     |
| 1  | 0  | Automatic         | SDOA and SDOB |
| 1  | 1  | Automatic         | SDOA only     |

Additionally, the SDI pin is used for controlling device functionality; see the Serial Data Input section for details.

### Table 9. ADS7863A Output Data Format

| DESCRIPTION             | DIFFERENTIAL INPUT VOLTAGE<br>(CHxx+) – (CHxx–) | INPUT VOLTAGE AT CHxx+<br>(CHxx- = V <sub>REF</sub> = 2.5 V) | BINARY CODE    | HEXADECIMAL<br>CODE |
|-------------------------|-------------------------------------------------|--------------------------------------------------------------|----------------|---------------------|
| Positive full-scale     | V <sub>REF</sub>                                | 5 V                                                          | 0111 1111 1111 | 7FF                 |
| Mid-scale               | 0V                                              | 2.5 V                                                        | 0000 0000 0000 | 000                 |
| Mid-scale – 1LSB        | –V <sub>REF</sub> / 4096                        | 2.49878 V                                                    | 1111 1111 1111 | FFF                 |
| Negative full-<br>scale | –V <sub>REF</sub>                               | 0 V                                                          | 1000 0000 0000 | 800                 |

ZHCSBW2-DECEMBER 2013



www.ti.com.cn

### Mode I

With the M0 and M1 pins are both set to '0', the device enters manual channel control operation and outputs data on both SDOA and SDOB, respectively. The SDI pin switches between the channels. A conversion is initiated by bringing CONVST high.

16 clock cycles are required to perform a single conversion. With the CONVST rising edge, the ADS7863A switches asynchronously to the external CLOCK from sample to hold mode.

After a delay  $(t_{12})$ , the BUSY output pin goes high and remains high for the duration of the conversion cycle. On the falling edge of the second CLOCK cycle, the ADS7863A latches in the channel for the next conversion cycle, depending on the status of the SDI register bits C[1:0].  $\overline{CS}$  must be brought low to enable both serial outputs. Data are valid on the falling edge of every 16 clock cycles per conversion. The first two bits are set to '0'. The subsequent data contain the 12-bit conversion result (the most significant bit is transferred first), followed by two '0's (see Figure 2 and Figure 33).







#### Mode II

With M0 = 0 and M1 = 1, the device also operates in manual channel control mode and outputs data on the SDOA pin only when SDOB is set to 3-state. All other pins function in the same manner as they do in Mode I.

Because 32 clock cycles are required to output the results from both ADCs (instead of 16 cycles, if M1 = 0), the device requires 1.0 µs to perform a complete conversion or read cycle. If the CONVST signal is issued every 0.5 µs (required for the RD signal) as in Mode I, every second pulse is ignored, as shown in Figure 34.

Output data consist of a '0' followed by an ADC indicator ('0' for CHAx or '1' for CHBx), 12 bits of conversion results, and another '00'.





# ADS7863A



www.ti.com.cn

#### ZHCSBW2-DECEMBER 2013

### Mode III

With M0 = 1 and M1 = 0, the device automatically cycles between the differential inputs (ignoring the SDI register bits C[1:0]) while offering the conversion result of CHAx on SDOA and the conversion result of CHBx on SDOB (as shown in Figure 35).

Output data consist of a channel indicator ('0' for CHx0 or '1' for CHx1), followed by a '0', 12 bits of conversion results, and another '00'.



Figure 35. Mode III Timing Diagram (M0 = 1, M1 = 0)



ZHCSBW2-DECEMBER 2013

### Mode IV

www.ti.com.cn

In the same way as Mode II, Mode IV uses the SDOA output line exclusively to transmit data while the differential channels are switched automatically. Following the first conversion after M1 goes high, the SDOB output 3-states (as shown in Figure 36).

Output data consist of a channel indicator ('0' for CHx0 or '1' for CHx1), followed by the ADC indicator ('0' for CHAx or '1' for CHBx), 12 bits of conversion results, and end with '00'.





# ADS7863A



www.ti.com.cn

#### ZHCSBW2-DECEMBER 2013

### Special Mode II (Not ADS7861-Compatible)

For Mode II, a special read mode is available in the ADS7863A where both data results can be read out, triggered by a single RD pulse. To activate this mode, bit S4 in the SDI register must be set to '1' (see also the *Serial Data Input* section).

The CONVST and RD pins can remain tied together, but do not need to be issued every 16 CLOCK cycles. Output data are presented on both terminals, SDOA and SDOB. Figure 37 illustrates the special read mode.



Figure 37. Special Mode II Timing Diagram (M0 = 0, M1 = 1, S4 = 1)



#### ZHCSBW2-DECEMBER 2013

#### www.ti.com.cn

#### Special Mode IV (Not ADS7861-Compatible)

Analogous to Special Mode II, the device also offers a special read mode for Mode IV in which both data results of a conversion can be read, triggered by a single RD pulse. In this case as well, bit S4 in the SDI register must be set to '1' while the CONVST and RD pins can still be tied together.

As with Special Mode II, these two pins do not need to be issued every 16 CLOCK cycles. Data are available on the SDOA pin.

This special read mode (shown in Figure 38) is not available in Mode I or Mode III.





#### ZHCSBW2-DECEMBER 2013

#### Pseudo-Differential Mode I (Not ADS7861-Compatible)

In Mode I, the device input multiplexers can also operate in a pseudo-differential manner. In this case, the SDI bits (C[1:0]) are used to choose the channels accordingly.

For more details, see the Serial Data Input section. Data are available on both output terminals, SDOA and SDOB.

The input multiplexer cannot be used for pseudo-differential signals in Mode III or Mode IV.



Figure 39. Pseudo-Differential Mode I (M0 = 0, M1 = 0)



# ADS7863A

ZHCSBW2-DECEMBER 2013

www.ti.com.cn

### Pseudo-Differential Mode II (Not ADS7861-Compatible)

In Mode II, the device input multiplexers can also operate in a pseudo-differential configuration. In this case, output data are available on terminal SDOA only, while SDOB is held in 3-state.

Channel switching is performed by setting the C[1:0] bits in the SDI register accordingly (see also the Serial Data Input section).

The input multiplexer cannot be used for pseudo-differential signals in Mode III or Mode IV.



Figure 40. Pseudo-Differential Mode II (M0 = 0, M1 = 1)



#### ZHCSBW2-DECEMBER 2013

#### Programming the Reference DAC (Not ADS7861-Compatible)

The internal reference DAC can be set by issuing an RD pulse while providing an SDI word with P[1:0] = 01 and A[2:0] = 001. Thereafter, a second RD pulse must be generated with an SDI word starting with the first two bits ignored, followed by the actual 10-bit DAC value (as shown in Figure 41).

To verify the DAC setting, an RD pulse must be generated while providing an SDI word containing P[1:0] = 01 and A[2:0] = 011 to initialize the DAC read access. Triggering the RD line again causes the SDOA output to send '0000' followed by the 10-bit DAC value and another '00'. During the second RD access, data present on SDI are ignored, while in Mode I and Mode III valid conversion data for channel B are present on SDOB; the conversion results of channel A are lost. The default value of the DAC register after power-up is 3FFh, corresponding to a 2.5-V reference voltage on the REF<sub>OUT</sub> pin.



Figure 41. DAC Write and Read Access Timing Diagram



#### Power-Down Modes and Reset (Not ADS7861-Compatible)

The device has a comprehensive built-in power-down feature. There are three power-down modes: deep powerdown, NAP power-down, and auto-NAP power-down. All three power-down modes are activated with the 12th falling CLOCK edge of the SDI access, during which the related bit asserts (DP = 1, N = 1, or AN = 1). All modes are deactivated by de-asserting the respective bit in the SDI register. The SDI register contents are not affected by the power-down modes. Any ongoing conversion aborts when deep or NAP power-down is initiated. Table 10 lists the differences among the three power-down modes.

In *deep power-down mode*, all functional blocks except the digital interface are disabled. The bias currents of the analog block are turned off. In this mode, power dissipation reduces to 1  $\mu$ A within 2  $\mu$ s. The wake-up time from deep power-down mode is 1  $\mu$ s.

In *NAP power-down mode*, the device turns off the biasing of the comparator and the mid-voltage buffer within 200 ns. The device goes into NAP power-down mode regardless of the conversion state.

The *auto-NAP power-down mode* is very similar to NAP mode. The only differences are the methods of powering down and waking up the device. The SDI register bit AN is only used to enable or disable this feature. If the auto-NAP mode is enabled, the device turns off the biasing automatically after finishing a conversion; thus, the end of conversion actually activates the auto-NAP power-down. The device powers down within 200 ns in this mode, as well. Triggering a new conversion by applying a CONVST pulse puts the device back into normal operation and automatically starts a new conversion six CLOCK cycles later. Therefore, a complete conversion cycle takes 19 CLOCK cycles; thus, the maximum throughput rate in auto-NAP power-down mode is reduced to 1.68 MSPS.

To issue a *device reset*, an RD pulse must be generated along with an SDI word containing A[2:0] = 101. With the 12th falling edge after generating the RD pulse, the entire device (including the serial interface) is forced into reset. After approximately 500 ns, the serial interface becomes active again.

| POWER-DOWN<br>TYPE | ENABLED<br>BY | ACTIVATED BY           | ACTIVATION<br>TIME | RESUMED<br>BY | REACTIVATION TIME | DISABLED<br>BY |
|--------------------|---------------|------------------------|--------------------|---------------|-------------------|----------------|
| Deep               | DP = 1        | 13th clock             | 2µs                | DP = 0        | 1 µs              | DP = 0         |
| NAP                | N = 1         | 13th clock             | 200ns              | N = 0         | 3 clocks          | N = 0          |
| Auto-NAP           | AN = 1        | Each end of conversion | 200ns              | CONVST pulse  | 3 clocks          | AN = 0         |

#### Table 10. Power-Down Modes





### **ADS7861 COMPATIBILITY**

The ADS7863AIDBQ is pin-compatible with the ADS7861E, ADS7861EB, and ADS7861EG4. However, there are some differences between the two devices that must be considered when migrating from the ADS7861 to the ADS7863A in an existing design.

### SDI versus A0

One of the differences is that pin 16 (A0), which updates the internal SDI register of the ADS7863A, is used in conjunction with M0 to select the input channel on the ADS7861.

In an existing design, if the ADS7861 is used in two-channel mode (M0 = 0) and the status of the A0 pin is unchanged within the first four clock cycles after issuing a conversion start (CONVST rising edge), the ADS7863A acts similarly to the ADS7861 and converts either channels CHx0 (if SDI is held low during the entire period) or channels CHx1 (if SDI is held high during the entire period). Figure 34 describes the behavior of the ADS7863A in such a situation.

The ADS7863A can also be used to replace the ADS7861 when run in four-channel mode (M0 = 1). In this case, the A0 pin is held static (high or low) which is also required in the case of SDI to prevent accidentally updating the SDI register.

In both cases, the additional features of the ADS7863A (pseudo-differential input mode, programmable reference voltage output, and the different power-down modes) cannot be accessed but the hardware and software remain backward-compatible to the ADS7861.

### REFIN

The ADS7863A offers an unbuffered  $\text{REF}_{\text{IN}}$  input with a code-dependent input impedance while featuring a programmable and buffered reference output ( $\text{REF}_{\text{OUT}}$ ). The ADS7861 offers a high-impedance (buffered) reference input. If an existing ADS7861-based design uses the internal reference of the device and relies on an external resistor divider to adjust the input voltage range of the ADC, migration to ADS7863A requires one of the following conditions:

- a software change to setup the internal reference DAC properly via SDI while removing the external resistors, or
- an additional external buffer between the resistor divider and the required 470-nF (minimum) capacitor on the REF<sub>IN</sub> input.

In the latter case, while the capacitor stabilizes the reference voltage during the entire conversion, the buffer must recharge the capacitor by providing an average current only. The required minimum bandwidth of the buffer can be calculated using Equation 2:

$$f_{-3dB} = \frac{\ln(2) \times 2}{2\pi \times 16 \times T_{CLK}}$$
(2)

The buffer must also be capable of driving the 470-nF load while maintaining stability.

#### Timing

The only timing requirement that may cause the ADS7863A to malfunction in an existing ADS7861-based design is the CONVST high time  $(t_1)$  which is specified to be 20 ns minimum while the ADS7861 works properly with a pulse as short as 15 ns. All other required minimum setup and hold times are specified to be either the same as or lower than the ADS7863A; therefore, there are no conflicts with the ADS7861 requirements.

#### APPLICATION INFORMATION

The absolute minimum configuration of the ADS7863A is shown in Figure 42. In this case, the ADS7863A is used in dual-channel mode only, with the default settings of the device after power up.

The input signal for the amplifiers must fulfill the common-mode voltage requirements of the ADS7863A in this configuration. The actual values of the resistors and capacitors depend on the bandwidth and performance requirements of the application.





These values can be calculated using Equation 3, with n = 12 is the device resolution of the ADS7863A.

$$f_{\text{FILTER}} = \frac{\ln(2) \times (n+1)}{2 \times \pi \times 2 \times R \times C}$$

where:

• n = 12 is the resolution of the ADS7863A

TI recommends using a capacitor value of at least 20 pF.

Keep the acquisition time in mind; the resistor value can be calculated as shown in Equation 4 for each of the series resistors.

$$R = \frac{t_{ACQ}}{\ln(2) \times (n+1) \times 2 \times C}$$

where:

• n = 12 is the resolution of the ADS7863A

29

(3)

TEXAS INSTRUMENTS

www.ti.com.cn

## LAYOUT

ZHCSBW2-DECEMBER 2013

For optimum performance, care should be taken with the physical layout of the ADS7863A circuitry. This condition is particularly true if the CLOCK input is approaching the maximum throughput rate. In this case, TI recommends having a fixed phase relationship between CLOCK and CONVST. Best performance can be achieved when the digital interface is run in SPI mode; thus, the CLOCK signal is switched off after the 16th cycle and remains low when CONVST is issued.

Additionally, the basic SAR architecture is quite sensitive to glitches or sudden changes on the power-supply, reference, ground connections, and digital inputs that occur just before latching the output of the analog comparator. Therefore, when driving any single conversion for an *n*-bit SAR converter, there are *n* windows in which large external transient voltages can affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, or high-power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. These errors can change if the external event also changes in time with respect to the CLOCK input.

With this possibility in mind, power to the device should be clean and well-bypassed. A  $0.1-\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. In addition, a  $1-\mu$ F to  $10-\mu$ F capacitor is recommended. If needed, an even larger capacitor and a  $5-\Omega$  or  $10-\Omega$  series resistor may be used to low-pass filter a noisy supply.

If the reference voltage is external and originates from an operational amplifier, be sure that the reference voltage can drive the reference capacitor without oscillation. The connection between the output of the external reference driver and  $\text{REF}_{\text{IN}}$  should be of low resistance (10  $\Omega$  max) to minimize any code-dependent voltage drop on this path.

### Grounding

The xGND pins should be connected to a clean ground reference. These connections should be kept as short as possible to minimize the inductance of these paths. TI recommends using vias connecting the pads directly to the ground plane. In designs without ground planes, the ground trace should be kept as wide as possible. Avoid connections that are too near the grounding point of a microcontroller or digital signal processor (DSP).

Depending on the circuit density of the board, placement of the analog and digital components, and the related current loops, a single solid ground plane for the entire printed circuit board (PCB) or a dedicated analog ground area may be used. In an instance of a separated analog ground area, ensure a low-impedance connection between the analog and digital ground of the ADC by placing a bridge underneath (or next to) the ADC. Otherwise, even short undershoots on the digital interface with a value lower than –300 mV lead to conduction of ESD diodes, causing current flow through the substrate and degrading the analog performance.

During PCB layout, care should also be taken to avoid any return currents crossing any sensitive analog areas or signals. No signal must exceed the limit of -300 mV with respect to the according ground plane. Figure 43 illustrates the recommended layout of the ground and power-supply connections for both package options.

#### Supply

The ADS7863A has two separate supplies: the  $BV_{DD}$  pin for the digital interface and the  $AV_{DD}$  pin for all remaining circuits.

 $BV_{DD}$  can range from 2.7 V to 5.5 V, allowing the device to easily interface with processors and controllers. To limit the injection of noise energy from external digital circuitry,  $BV_{DD}$  should be filtered properly. Bypass capacitors of 0.1 µF and 10 µF should be placed between the  $BV_{DD}$  pin and ground plane.

 $AV_{DD}$  supplies the internal analog circuitry. For optimum performance, a linear regulator (for example, the UA7805 family) is recommended to generate the analog supply voltage in the range of 2.7 V to 5.5 V for the ADS7863A and the necessary analog front-end circuitry.

Bypass capacitors should be connected to the ground plane such that the current is allowed to flow through the pad of the capacitor (that is, the vias should be placed on the opposite side of the connection between the capacitor and the power-supply pin of the ADC).



### **Digital Interface**

www.ti.com.cn

To further optimize device performance, a resistor of 10  $\Omega$  to 100  $\Omega$  can be used on each digital pin of the ADS7863A. In this way, the slew rate of the input and output signals is reduced, limiting the noise injection from the digital interface.



Figure 43. Optimized Layout Recommendation



## **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| ADS7863ADBQ      | ACTIVE        | SSOP         | DBQ                | 24   | 50             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7863A                | Samples |
| ADS7863ADBQR     | ACTIVE        | SSOP         | DBQ                | 24   | 2500           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS7863A                | Samples |
| ADS7863ARGER     | ACTIVE        | VQFN         | RGE                | 24   | 3000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS<br>7863A            | Samples |
| ADS7863ARGET     | ACTIVE        | VQFN         | RGE                | 24   | 250            | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | ADS<br>7863A            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024H**

# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGE0024H**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **RGE0024H**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



DBQ (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AE.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司