TLV751 ZHCSKJ1A - DECEMBER 2019-REVISED FEBRUARY 2020 # 采用小尺寸封装的 TLV751 双通道 500mA 高精度可调节 LDO #### 1 特性 - 输入电压范围: 1.5V 至 6.0V - 输出电压范围: - 可调节电压范围: 0.55V 至 5.5V - 固定电压范围: 0.65V 至 5.0V - 低压降: - 500mA 时为 130mV (最大值) (3.3 V<sub>OUT</sub>) - 高输出精度: 1.5%(温度范围内最大值) - Io: 25µA (典型值) - 内置软启动功能,具有单调 Vour 上升 - 封装: - 2mm × 2mm WSON-10 (DSQ) - 有源输出放电 #### 2 应用 - 微服务器和塔式服务器 - 门窗传感器 - 便携式销售终端 (EPOS) - 可穿戴健身和活动监测仪 - 扫描仪 - Wi-Fi 接入点 - 通信模块 ## 3 说明 TLV751 是一款双通道、可调节的 500mA 低压降 (LDO) 稳压器。该器件采用小型 10 引脚 2mm × 2mm WSON 封装,具有 25μA 的静态电流,同时提供快速的线路和负载瞬态响应。TLV751 具有 130mV 的低压降,有助于提高总功率效率。 TLV751 具有宽输入和输出电压范围以及出色的输出电流能力,当用于小型印刷电路板 (PCB) 上时,可帮助支持各类应用,如传感器电源、辅助电源轨和具有更低内核电压的现代微控制器。 TLV751 可与小型陶瓷输出电容器搭配使用,从而减小整体解决方案尺寸。精密带隙和误差放大器在整个温度范围内具有高精度,最大值为 1.5%。该器件包括集成的热关断、电流限制、有源输出放电和欠压锁定(UVLO) 功能。TLV751 的内部过流保护限制功能可在发生短路事件时减少热耗散。 #### 器件信息(1) | | , , , | | |--------|-----------|-----------------| | 器件型号 | 封装 | 封装尺寸 (标称值) | | TLV751 | WSON (10) | 2.00mm × 2.00mm | - (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 - (2) 预览器件。 | | 目 | 录 | | | |---|----------------------------------------|----|--------------------------------|------------------| | 1 | 特性 | | 7.4 Device Functional Modes | 16 | | 2 | 应用 1 | 8 | Application and Implementation | 17 | | 3 | 说明1 | | 8.1 Application Information | | | 4 | 修订历史记录 2 | | 8.2 Typical Application | 21 | | 5 | Pin Configuration and Functions | 9 | Power Supply Recommendations | 23 | | 6 | Specifications5 | 10 | | | | | 6.1 Absolute Maximum Ratings 5 | | 10.1 Layout Guidelines | | | | 6.2 ESD Ratings | | 10.2 Layout Example | 23 | | | 6.3 Recommended Operating Conditions 5 | 11 | 器件和文档支持 | | | | 6.4 Thermal Information | | 11.1 器件支持 | <u>2</u> 4 | | | 6.5 Electrical Characteristics | | 11.2 接收文档更新通知 | <u>2</u> 4 | | | 6.6 Typical Characteristics | | 11.3 社区资源 | <u>2</u> 4 | | 7 | Detailed Description | | 11.4 商标 | <u>2</u> 4 | | - | 7.1 Overview | | 11.5 静电放电警告 | <u>2</u> 4 | | | 7.2 Functional Block Diagram | | 11.6 Glossary | 24 | | | 7.3 Feature Description | 12 | 机械、封装和可订购信息 | <mark>2</mark> 4 | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Cł | hanges from Original (December 2019) to Revision A | Page | |----|-------------------------------------------------------------------------|------| | • | Changed pins 6, 8, 9, and 10 in Pin Configuration and Functions section | 3 | # 5 Pin Configuration and Functions #### DSQ Package 10-Pin Adjustable WSON Top View ## DSQ Package 10-Pin Adjustable WSON Top View ## **Pin Functions** | PIN DSQ | | 1/0 | DECODINE | | | |-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | I/O | DESCRIPTION | | | | EN1 | 3 | Input | Enable pin. Drive EN1 greater than $V_{\text{EN1(HI)}}$ to turn on the regulator. Drive EN1 less than $V_{\text{EN1(LO)}}$ to put the low-dropout (LDO) regulator into shutdown mode. | | | | EN2 | 5 | Input | Enable pin. Drive EN2 greater than $V_{\text{EN2(HI)}}$ to turn on the regulator. Drive EN2 less than $V_{\text{EN2(LO)}}$ to put the LDO into shutdown mode. | | | | FB1/ NC 1 | | _ | For the adjustable TLV75101, this pin is used as an input to the control loop error amplifier and is used to set the output voltage of the LDO. For the fixed TLV751xxxyyy, this is not connected internally. | | | | FB2 / NC | 7 | _ | For the adjustable TLV75101, this pin is used as an input to the control loop error amplifier and is used to set the output voltage of the LDO. For the fixed TLV751xxxyyy, this is not connected internally. | | | | GND | 2, 4 | _ | Ground pin | | | | IN1 | 9 | Input | Input pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground; see the <i>Recommended Operating Conditions</i> table and the <i>Input and Output Capacitor Selection</i> section. Place the input capacitor as close to the output of the device as possible. | | | # Pin Functions (continued) | PIN DSQ | | 1/0 | DESCRIPTION | | |-------------|----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | I/O | DESCRIPTION | | | IN2 | 6 | Input | Input pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground; see the <i>Recommended Operating Conditions</i> table and the <i>Input and Output Capacitor Selection</i> section. Place the input capacitor as close to the output of the device as possible. | | | OUT1 | 10 | Output | Regulated output voltage pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground; see the <i>Recommended Operating Conditions</i> table and the <i>Input and Output Capacitor Selection</i> section. Place the output capacitor as close to output of the device as possible. | | | OUT2 8 | | Output | Regulated output voltage pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground; see the <i>Recommended Operating Conditions</i> table and the <i>Input and Output Capacitor Selection</i> section. Place the output capacitor as close to output of the device as possible. | | | Thermal pad | | _ | Connect the thermal pad to a large area GND plane for improved thermal performance. | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------|------------------------------------|------|----------------------|------| | | Supply, V <sub>IN</sub> | -0.3 | 6.5 | | | Voltage | Enable, V <sub>EN</sub> | -0.3 | 6.5 | V | | | Feedback, V <sub>FB</sub> | -0.3 | 2 | V | | Voltage | Output, V <sub>OUT</sub> | -0.3 | $V_{IN} + 0.3^{(2)}$ | | | Tomporaturo | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | -65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Theseare stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended OperatingConditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM ispossible with the necessary precautions. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|---------------------------------|------|---------|------| | V <sub>IN</sub> | Input voltage | 1.5 | 6.0 | V | | V <sub>OUT</sub> | Output voltage | 0.55 | 5.5 | V | | I <sub>OUT</sub> | Output current | 0 | 500 | mA | | C <sub>IN</sub> | Input capacitor | 1 | | μF | | C <sub>OUT</sub> | Output capacitor <sup>(1)</sup> | 1 | 220 | μF | | V <sub>EN</sub> | Enable voltage <sup>(2)</sup> | 0 | 6.0 | V | | f <sub>EN</sub> | Enable toggle frequency | | 10 | kHz | | TJ | Junction temperature | -40 | 125 | °C | <sup>(1)</sup> Minimum derated capacitance of 0.47 µF is required for stability <sup>(2)</sup> The absolute maximum rating is V<sub>IN</sub> + 0.3V or 6.5 V, whichever is smaller. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM ispossible with the necessary precautions. <sup>(2)</sup> If V<sub>EN</sub> > V<sub>IN</sub>, when V<sub>EN</sub> > V<sub>UVLO</sub> rising (min), the input pin (IN) must sink 1 mA of current to avoid the device being turn on with floating input pin. #### 6.4 Thermal Information | | | TLV751P | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DSQ (WSON) | UNIT | | | | 10 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 74.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 90.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 39.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 39.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 17 | °C/W | <sup>(1)</sup> For more information about traditional and new thermalmetrics, see the Semiconductor and ICPackage Thermal Metrics application report. #### 6.5 Electrical Characteristics At operating temperature range ( $T_J = -40^{\circ}C$ to $+125^{\circ}C$ ), $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 1.5 V (whichever isgreater), $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1$ uF(unless otherwise noted); all typical values are at $T_J = 25^{\circ}C$ | | PARAMETER | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | | |---------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------|-------|------|---------------|--| | $V_{FB}$ | Feedback voltage | T <sub>J</sub> = 25°C | | | 0.55 | | V | | | | (1) | T <sub>J</sub> = 25°C | | -0.5% | | 0.5% | | | | | Output accuracy <sup>(1)</sup> | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}; \text{ V}_{\text{OUT(NOM)}} + 0.9$ | $5 \text{ V}^{(2)} \le \text{V}_{IN} \le 6.0 \text{ V}$ | -1.5% | | 1.5% | | | | | Line regulation | $V_{OUT(NOM)} + 0.5 V^{(2)} \le V_{IN} \le 6.0 V$ | | | 2 | | mV | | | | Load regulation | 0.1 mA ≤ I <sub>OUT</sub> ≤ 500 mA, V <sub>IN</sub> = V <sub>OUT</sub> | + 0.5 V <sup>(3)</sup> | | 0.030 | | V/A | | | | | | T <sub>J</sub> = 25°C | 10 | 25 | 31 | μA | | | $I_{GND}$ | Ground current | I <sub>OUT</sub> = 0 mA | -40°C ≤ T <sub>J</sub> ≤ +125°C | | | 35 | μA | | | I <sub>SHDN</sub> | Shutdown current | $V_{EN} \le 0.3 \text{ V}, 1.5 \text{ V} \le V_{IN} \le 6.0 \text{ V}$ | | | 0.1 | 1 | μA | | | I <sub>FB</sub> | Feedback pin current | | | | 0.01 | 0.1 | μA | | | | | $V_{IN} = 2 \text{ V with } V_{OUT} < 1 \text{ V};$ | $V_{OUT} = V_{OUT(NOM)} - 0.2 \text{ V},$<br>$V_{OUT} < 1.5 \text{ V}$ | 530 | 720 | 865 | | | | I <sub>CL</sub> | Output current limit | otherwise V <sub>IN</sub> = V <sub>OUT(NOM)</sub> + 1.0 V | $V_{OUT} = 0.9 \text{ V} \times V_{OUT(NOM)},$<br>$V_{OUT} \ge 1.5 \text{ V}$ | 530 | 720 | 865 | mA | | | I <sub>SC</sub> | Short-circuit current limit | $V_{IN} = 2 \text{ V with } V_{OUT} < 1 \text{ V};$<br>otherwise $V_{IN} = V_{OUT(NOM)} + 1.0 \text{ V}$ | V <sub>OUT</sub> = 0 V | | 310 | 400 | mA | | | | | $I_{OUT} = 500 \text{ mA},$ $-40^{\circ}\text{C} \leq T_{\text{J}} \leq +125^{\circ}\text{C},$ $V_{OUT} = 0.95 \times V_{OUT(NOM)}$ | 0.65 V ≤ V <sub>OUT</sub> < 0.8 V | | 720 | 880 | mV | | | | | | $0.8 \text{ V} \le \text{V}_{\text{OUT}} < 1.0 \text{ V}$ | | 585 | 750 | | | | | | | 1.0 V ≤ V <sub>OUT</sub> < 1.2 V | | 420 | 570 | | | | ., | <b>.</b> | | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V | | 285 | 400 | | | | $V_{DO}$ | Dropout voltage | | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V | | 180 | 240 | | | | | | | COT COT(NOW) | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V | | 140 | 190 | | | | | | $2.5 \text{ V} \le \text{V}_{\text{OUT}} < 3.3 \text{ V}$ | | 102 | 140 | | | | | | | $3.3 \text{ V} \leq \text{V}_{\text{OUT}} \leq 5.5 \text{ V}$ | | 95 | 130 | | | | | | | f = 1 kHz | | 50 | | | | | PSRR | Power-supply rejection ratio | $V_{IN} = V_{OUT(NOM)} + 1.0 \text{ V},$ $I_{OUT} = 50 \text{ mA}$ | f = 100 kHz | | 45 | | dB | | | | | IOUT = 30 IIIA | f = 1 MHz | | 30 | | | | | V <sub>n</sub> | Output noise voltage | BW = 10 Hz to 100 kHz, V <sub>OUT</sub> = 0.9 \ | 1 | | 53 | | $\mu V_{RMS}$ | | | \/ | Hadanakana l | V <sub>IN</sub> rising | | 1.21 | 1.33 | 1.47 | V | | | $V_{UVLO}$ | Undervoltage lockout | V <sub>IN</sub> falling | | 1.17 | 1.29 | 1.42 | V | | | V <sub>UVLO,</sub> | Undervoltage lockout hysteresis | V <sub>IN</sub> hysteresis | | | 45 | | mV | | | t <sub>STR</sub> | Startup time | From EN low-to-high transition to V <sub>OL</sub> | $_{\rm JT} = V_{\rm OUT(NOM)} \times 95\%$ | | 500 | 700 | μs | | | V <sub>EN(HI)</sub> | EN pin high voltage | | | 1.0 | | | V | | | V <sub>EN(LO)</sub> | EN pin low voltage | | | | | 0.3 | V | | | I <sub>EN</sub> | Enable pin current | V <sub>IN</sub> = EN = 6.0 V | | | 10 | | nA | | <sup>(1)</sup> When the device is connected to external feedback resistors at the FB pin, external resistor tolerances are not included. (2) $V_{IN} = 1.5 \text{ V}$ for $V_{OUT} < 1.0 \text{ V}$ . (3) $V_{IN} = 2.0 \text{ V}$ for $V_{OUT} < 1.5 \text{ V}$ . # **Electrical Characteristics (continued)** At operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ or 1.5 V (whichever isgreater), $I_{OUT} = 1 \text{ mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1 \text{ uF}$ (unless otherwise noted); all typical values are at $T_J = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------|----------------------------------|-----|-----|-----|------| | R <sub>PULL</sub><br>DOWN | Pulldown resistance | $V_{IN} = 6.0 \text{ V}$ | | 95 | | Ω | | _ | The result of suited on the | Shutdown, temperature increasing | | 170 | | °C | | T <sub>SD</sub> | Thermal shutdown | Reset, temperature decreasing | | 155 | | ٠. | ## 6.6 Typical Characteristics ## Typical Characteristics (接下页) # TEXAS INSTRUMENTS ## Typical Characteristics (接下页) ## Typical Characteristics (接下页) # TEXAS INSTRUMENTS ## Typical Characteristics (接下页) ## Typical Characteristics (接下页) ## 7 Detailed Description #### 7.1 Overview The TLV751 low-dropout regulator (LDO) consumes low quiescent current and delivers excellent line and load transient performance. These characteristics, combined with low noise and good PSRR with low dropout voltage, make this device ideal for portable consumer applications. This regulator offers foldback current limit, shutdown, and thermal protection. The operating junction temperature for this device is -40°C to +125°C. ## 7.2 Functional Block Diagram #### 7.3 Feature Description ## 7.3.1 Undervoltage Lockout (UVLO) The TLV751 uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage ( $V_{UVLO}$ ). This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry. When $V_{IN}$ is less than $V_{UVLO}$ , the output is connected to ground with a pulldown resistor ( $R_{PULLDOWN}$ ). #### 7.3.2 Shutdown The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed $V_{EN(HI)}$ . Turn off the device by forcing the EN pin to drop below $V_{EN(LO)}$ . If shutdown capability is not required, connect EN to IN. The TLV751 has an internal pulldown MOSFET that connects an $R_{PULLDOWN}$ resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the pulldown resistor ( $R_{PULLDOWN}$ ). 公式 1 calculates the time constant: $$\tau = (R_{PULLDOWN} \times R_{L}) / (R_{PULLDOWN} + R_{L})$$ (1) ## 7.3.3 Foldback Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. ## Feature Description (continued) For this device, $V_{FOLDBACK} = 0.4 \text{ V} \times V_{OUT(NOM)}$ The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report. Figure 37 shows a diagram of the foldback current limit. Figure 37. Foldback Current Limit #### 7.3.4 Thermal Shutdown Thermal shutdown protection disables the output when the junction temperature rises to approximately 170°C. Disabling the device eliminates the power dissipated by the device, allowing the device to cool. When the junction temperature cools to approximately 155°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation, protecting the LDO from damage as a result of overheating. Activating the thermal shutdown feature usually indicates excessive power dissipation as a result of the product of the $(V_{IN} - V_{OUT})$ voltage and the load current. For reliable operation, limit junction temperature to 125°C maximum. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. The TLV751 internal protection circuitry protects against overload conditions but is not intended to be activated in normal operation. Continuously running the TLV751 into thermal shutdown degrades device reliability. #### 7.4 Device Functional Modes #### 7.4.1 Device Functional Mode Comparison The Device Functional Mode Comparison table shows the conditions that lead to the different modes of operation. See the Electrical Characteristics table for parameter values. **Table 1. Device Functional Mode Comparison** | OPERATING MODE | | PARAMETER | | | |---------------------------------------------------|-------------------------------------------------------------|----------------------------------------|--------------------------|----------------------------| | OPERATING MODE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | T <sub>J</sub> | | Normal operation | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | $V_{EN} > V_{EN(HI)}$ | $I_{OUT} < I_{OUT(max)}$ | $T_J < T_{SD(shutdown)}$ | | Dropout operation | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(HI)}$ | $I_{OUT} < I_{OUT(max)}$ | $T_J < T_{SD(shutdown)}$ | | Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>EN(LOW)</sub> | Not applicable | $T_{J} > T_{SD(shutdown)}$ | #### 7.4.2 Normal Operation The device regulates to the nominal output voltage when the following conditions are met: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>) - The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold ## 7.4.3 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations. When the device is in a steady dropout state (defined as when the device is in dropout, $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during startup), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region. #### 7.4.4 Disabled The output of the device can be shutdown by forcing the voltage of the enable pin to less than the maximum EN pin low-level input voltage (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Adjustable Device Feedback Resistors 图 38. Adjustable Operation The adjustable-version device requires external feedback divider resistors to set the output voltage. $V_{OUT}$ is set using the feedback divider resistors, $R_1$ and $R_2$ , according to the following equation: $$V_{OLIT} = V_{FB} \times (1 + R_1 / R_2) \tag{2}$$ For this device, $V_{FB} = 0.55 \text{ V}$ . To ignore the FB pin current error term in the $V_{OUT}$ equation, set the feedback divider current to 100x the FB pin current listed in the *Electrical Characteristics* table. This setting provides the maximum feedback divider series resistance, as shown in the following equation: $$R_1 + R_2 \le V_{OUT} / (I_{FB} \times 100)$$ (3) For this device, $I_{FB} = 10 \text{ nA}$ . #### 8.1.2 Input and Output Capacitor Selection The TLV751 requires an output capacitance of 0.47 $\mu F$ or larger for stability. Use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature. When choosing a capacitor for a specific application, pay attention to the dc bias characteristics for the capacitor. Higher output voltages cause a significant derating of the capacitor. For best performance, the maximum recommended output capacitance is 220 $\mu F$ . Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. Some input supplies have a high impedance, thus placing the input capacitor on the input supply helps reduce the input impedance. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. If the input supply has a high impedance over a large range of frequencies, several input capacitors can be used in parallel to lower the impedance over frequency. Use a higher-value capacitor if large, fast, rise-time load transients are anticipated, or if the device is located several inches from the input power source. ## Application Information (接下页) #### 8.1.3 Dropout Voltage The TLV751 uses a PMOS pass transistor to achieve low dropout. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the $R_{DS(ON)}$ of the PMOS pass element. $V_{DO}$ scales approximately with output current because the PMOS device behaves like a resistor in dropout mode. As with any linear regulator, PSRR and transient response degrade as $(V_{IN} - V_{OUT})$ approaches dropout operation. #### 8.1.4 Exiting Dropout Some applications have transients that place the LDO into dropout, such as slower ramps on $V_{IN}$ during start-up. As with other LDOs, the output may overshoot on recovery from these conditions. A ramping input supply causes an LDO to overshoot on start-up, as shown in $\boxtimes$ 39, when the slew rate and voltage levels are in the correct range. Use an enable signal to avoid this condition. 图 39. Startup Into Dropout Line transients out of dropout can also cause overshoot on the output of the regulator. These overshoots are caused by the error amplifier having to drive the gate capacitance of the pass element and bring the gate back to the correct voltage for proper regulation. 40 illustrates what is happening internally with the gate voltage and how overshoot can be caused during operation. When the LDO is placed in dropout, the gate voltage (VGS) is pulled all the way down to ground to give the pass device the lowest on-resistance as possible. However, if a line transient occurs when the device is in dropout, the loop is not in regulation and can cause the output to overshoot until the loop responds and the output current pulls the output voltage back down into regulation. If these transients are not acceptable, then continue to add input capacitance in the system until the transient is slow enough to reduce the overshoot. ## Application Information (接下页) 图 40. Line Transients From Dropout #### 8.1.5 Reverse Current As with most LDOs, excessive reverse current can damage this device. Reverse current flows through the body diode on the pass element instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device, as a result of one of the following conditions: - Degradation caused by electromigration - Excessive heat dissipation - Potential for a latch-up condition Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{OUT} > V_{IN} + 0.3 \text{ V}$ : - If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current - The output is biased when the input supply is not established - The output is biased above the input supply ## Application Information (接下页) If reverse current flow is expected in the application, external protection must be used to protect the device. 41 shows one approach of protecting the device. 图 41. Example Circuit for Reverse Current Protection Using a Schottky Diode ## 8.1.6 Power Dissipation (P<sub>D</sub>) Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress. To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Equation 4 calculates power dissipation (P<sub>D</sub>). $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (4) #### **NOTE** Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation. For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation. The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to Equation 5, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ). $$T_{J} = T_{A} + (R_{\theta,JA} \times P_{D}) \tag{5}$$ Thermal resistance $(R_{\theta JA})$ is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance. ## 8.1.7 Feed-Forward Capacitor (C<sub>FF</sub>) For the adjustable-voltage version device, a feed-forward capacitor ( $C_{FF}$ ) can be connected from the OUT pin to the FB pin. $C_{FF}$ improves transient, noise, and PSRR performance, but is not required for regulator stability. Recommended $C_{FF}$ values are listed in the *Recommended Operating Conditions* table. A higher capacitance $C_{FF}$ can be used; however, the startup time increases. For a detailed description of $C_{FF}$ tradeoffs, see the *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* application report. ## 8.2 Typical Application 图 42 shows the typical application circuit for the TLV751. Input and output capacitances must be at least 1 µF. 图 42. TLV751 Typical Application #### 8.2.1 Design Requirements Use the parameters listed in 表 2 for typical linear regulator applications. | 表 2. Design | <b>Parameters</b> | |-------------|-------------------| |-------------|-------------------| | PARAMETER | DESIGN REQUIREMENT | | | | | |-----------------------------|--------------------|--|--|--|--| | Input voltage | 3.8 V | | | | | | Output voltage | 3.3 V, ±1% | | | | | | Input current | 500 mA (maximum) | | | | | | Output load | 500-mA dc | | | | | | Maximum ambient temperature | 70°C | | | | | ## 8.2.2 Detailed Design Procedure Input and output capacitors are required to achieve the output voltage transient requirements. Capacitance values of 2.2 µF are selected to give the maximum output capacitance in a small, low-cost package; see the *Input and Output Capacitor Selection* section for details. ## 8.2.2.1 Input Current During normal operation, the input current to the LDO is approximately equal to the output current of the LDO. During startup, the input current is higher as a result of the inrush current charging the output capacitor. Use $\Delta \vec{x}$ 6 to calculate the current through the input. $$I_{OUT(t)} = \left[\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right] + \left[\frac{V_{OUT}(t)}{R_{LOAD}}\right]$$ where: - V<sub>OUT</sub>(t) is the instantaneous output voltage of the turn-on ramp - dV<sub>OUT</sub>(t) / dt is the slope of the V<sub>OUT</sub> ramp - R<sub>LOAD</sub> is the resistive load impedance (6) #### 8.2.2.2 Thermal Dissipation The junction temperature can be determined using the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) and the total power dissipation ( $P_D$ ). Use $\Delta \vec{x}$ 7 to calculate the power dissipation. Multiply $P_D$ by $R_{\theta JA}$ as $\Delta \vec{x}$ 8 shows and add the ambient temperature ( $T_A$ ) to calculate the junction temperature ( $T_J$ ). $$P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$$ $$(7)$$ $$T_{J} = R_{\theta JA} \times P_{D} + T_{A} \tag{8}$$ Calculate the maximum ambient temperature as 公式 9 shows if the (T<sub>J(MAX)</sub>) value does not exceed 125°C. 公式 10 calculates the maximum ambient temperature with a value of 104.93°C. $$T_{A(MAX)} = T_{J(MAX)} - R_{\theta JA} \times P_{D}$$ (9) $$T_{A(MAX)} = 125^{\circ}C - 80.3^{\circ}C/W \times (3.8 \text{ V} - 3.3 \text{ V}) \times (0.5 \text{ A}) = 104.93^{\circ}C$$ (10) ## 8.2.3 Application Curve $V_{IN} = 3.8 \text{ V}, V_{OUT} = 3.3 \text{ V}, C_{OUT} = 2.2 \mu\text{F}$ 图 43. PSRR vs Frequency and I<sub>LOAD</sub> ## 9 Power Supply Recommendations Connect a low output impedance power supply directly to the IN pin of the TLV751. ## 10 Layout ## 10.1 Layout Guidelines - Place input and output capacitors as close to the device as possible. - Use copper planes for device connections, in order to optimize thermal performance. - Place thermal vias around the device to distribute the heat. - Do not place a thermal via directly beneath the thermal pad of the DSQ package. A via can wick solder or solder paste away from the thermal pad joint during the soldering process, leading to a compromised solder joint on the thermal pad. ## 10.2 Layout Example 图 44. DSQ Package Layout Example ## 器件和文档支持 #### 11.1 器件支持 #### 11.1.1 器件命名规则 ## 表 3. 器件命名规则(1)(2) | 产品 | V <sub>OUT</sub> | |---------------------------|------------------------------------------------------------------------------------------------| | TLV75101P <b>yyyz</b> | ууу 为封装标识符。<br><b>z</b> 为封装数量。R 表示卷(3000 片), T 表示带(250 片)。 | | TLV751aaabbbP <b>yyyz</b> | aaa 为通道 1 的标称输出电压 bbb 为通道 2 的标称输出电压 yyy 为封装标识符。 z 为封装数量。R 表示卷(3000 片)。 | - (1) 要获得最新的封装和订货信息,请参阅本文档末尾的封装选项附录,或者访问器件产品文件夹(www.ti.com.cn)。 - (2) 可提供 0.6V 至 5.0V 范围内的输出电压(以 50mV 为单位增量)。有关器件的详细信息和供货情况,请联系制造商。 #### 11.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com.cn 上的器件产品文件夹。单击右上角的*通知我*进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.3 社区资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 🗱 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 30-Aug-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | | | Device Marking (4/5) | Samples | |-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|------------|----------------------|---------| | | | | | | | | (6) | | | | | | TLV75101PDSQR | ACTIVE | WSON | DSQ | 10 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1XUH | Samples | | TLV75101PDSQT | ACTIVE | WSON | DSQ | 10 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1XUH | Samples | | TLV751120280PDSQR | ACTIVE | WSON | DSQ | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2AOH | Samples | | TLV751180280PDSQR | ACTIVE | WSON | DSQ | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2ALH | Samples | | TLV751180300PDSQR | ACTIVE | WSON | DSQ | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2A1H | Samples | | TLV751180330PDSQR | ACTIVE | WSON | DSQ | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2AMH | Samples | | TLV751330500PDSQR | ACTIVE | WSON | DSQ | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2ANH | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## PACKAGE OPTION ADDENDUM www.ti.com 30-Aug-2021 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 13-May-2020 ## TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ſ | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV75101PDSQR | WSON | DSQ | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV75101PDSQT | WSON | DSQ | 10 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV751120280PDSQR | WSON | DSQ | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV751180280PDSQR | WSON | DSQ | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV751180300PDSQR | WSON | DSQ | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV751180330PDSQR | WSON | DSQ | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV751330500PDSQR | WSON | DSQ | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 13-May-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV75101PDSQR | WSON | DSQ | 10 | 3000 | 210.0 | 185.0 | 35.0 | | TLV75101PDSQT | WSON | DSQ | 10 | 250 | 210.0 | 185.0 | 35.0 | | TLV751120280PDSQR | WSON | DSQ | 10 | 3000 | 210.0 | 185.0 | 35.0 | | TLV751180280PDSQR | WSON | DSQ | 10 | 3000 | 210.0 | 185.0 | 35.0 | | TLV751180300PDSQR | WSON | DSQ | 10 | 3000 | 210.0 | 185.0 | 35.0 | | TLV751180330PDSQR | WSON | DSQ | 10 | 3000 | 210.0 | 185.0 | 35.0 | | TLV751330500PDSQR | WSON | DSQ | 10 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司