









BQ25616, BQ25616J SLUSDF7A - JANUARY 2020 - REVISED FEBRUARY 2022

# BQ25616/616J Standalone 1-Cell 3.0-A Buck Battery Charger with Power Path and 1.2-A Boost Operation

### 1 Features

- High-efficiency, 1.5-MHz, synchronous switchmode buck charger
  - 92% charge efficiency at 2 A from 5-V input
  - ±0.5% charge voltage regulation
  - Adjustable charge voltage from VSET pin supports 4.1 V, 4.2 V, and 4.35 V with ±0.4% regulation accuracy
  - ±6% charge current regulation
  - ±7.5% input current regulation
  - Supports JEITA (BQ25616J) or Hot/Cold (BQ25616) temperature sensing profile
  - 10-hr charging safety timer
- Support USB On-The-Go (OTG)
  - 5-V boost converter with up to 1.2-A output
  - 92% boost efficiency at 1-A output
  - Accurate constant current (CC) limit
  - Soft-start up to 500-µF capacitive load
  - PFM mode for light load operation
- Single input supporting USB input, high-voltage adapter, or wireless power
  - Support 4-V to 13.5-V input voltage range with 22-V absolute max input rating
  - 130-ns fast turn-off input overvoltage protection with optional external OVPFET standing input voltage up to 30 V
  - Programmable input current limit (IINDPM) with ILIM pin
  - VINDPM threshold automatically tracks battery voltage for maximum power
  - Auto detect USB SDP, CDP, DCP and nonstandard adaptors
- Narrow VDC (NVDC) power path management
  - System instant-on with no battery or deeply discharged battery
- Low  $R_{DSON}$  19.5-m $\Omega$  BATFET to minimize charging loss and extend battery run time
- 9.5-µA low battery leakage current with system standby
- High integration includes all MOSFETs, current sensing and loop compensation
- Safety Related Certifications:
  - IEC 62368-1 CB Certification

# 2 Applications

- Electronic Point of Sale (EPOS)
- Wireless speaker
- Industrial, medical, portable electronics

# 3 Description

The BQ25616/616J is a highly integrated 3-A switchmode battery charge management and system power path management device for single cell Li-Ion and Li-polymer batteries. The solution is highly integrated with input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), lowside switching FET (LSFET, Q3), and battery FET (BATFET, Q4) between system and battery. The low impedance power path optimizes switch-mode operation efficiency, reduces battery charging time and extends battery run time during discharging phase.

The BQ25616/616J is a highly integrated 3-A switchmode battery charge management and system Power Path management device for Li-ion and Li-polymer batteries. It features fast charging with high input voltage support for a wide range of applications including speakers, industrial, and medical portable devices. Its low impedance power path optimizes switch-mode operation efficiency, reduces battery charging time, and extends battery run time during discharging phase. Its input voltage and current regulation deliver maximum charging power to the battery.

#### **Device Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|--------------|------------------------|-------------------|
| BQ25616/616J | WQFN (24)              | 4.00 mm × 4.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Application



# **Table of Contents**

| 1 Features                           | 1        | 9.4 Device Functional Modes                          | 28   |
|--------------------------------------|----------|------------------------------------------------------|------|
| 2 Applications                       | 1        | 10 Application and Implementation                    | . 29 |
| 3 Description                        | 1        | 10.1 Application Information                         |      |
| 4 Revision History                   |          | 10.2 Typical Applications                            |      |
| 5 Description (continued)            | 3        | 11 Power Supply Recommendations                      |      |
| 6 Device Comparison Table            |          | 12 Layout                                            |      |
| 7 Pin Configuration and Functions    | 5        | 12.1 Layout Guidelines                               |      |
| 8 Specifications                     | 7        | 12.2 Layout Example                                  |      |
| 8.1 Absolute Maximum Ratings         | <b>7</b> | 13 Device and Documentation Support                  | 40   |
| 8.2 ESD Ratings                      | 7        | 13.1 Device Support                                  | . 40 |
| 8.3 Recommended Operating Conditions |          | 13.2 Documentation Support                           | . 40 |
| 8.4 Thermal Information              | 7        | 13.3 Receiving Notification of Documentation Updates | 40   |
| 8.5 Electrical Characteristics       | 8        | 13.4 Support Resources                               | . 40 |
| 8.6 Timing Requirements              | 12       | 13.5 Trademarks                                      |      |
| 8.7 Typical Characteristics          |          | 13.6 Electrostatic Discharge Caution                 | 40   |
| 9 Detailed Description               | 16       | 13.7 Glossary                                        | 40   |
| 9.1 Overview                         | 16       | 14 Mechanical, Packaging, and Orderable              |      |
| 9.2 Functional Block Diagram         | 16       | Information                                          | . 41 |
| 9.3 Feature Description              | 17       |                                                      |      |
|                                      |          |                                                      |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | naliges from Revision (January 2020) to Revision A (February 2022)                                      | raye             |
|---|---------------------------------------------------------------------------------------------------------|------------------|
| • | Changed 20-hr charging safety timer to 10-hr charging safety timer in Features                          | 1                |
| • | Added Safety Related Certifications: IEC 62368-1 CB Certification                                       | 1                |
| • | Changed charge safety timer accuracy from 20 hr to 10 hr for BQ25616/J in the Device Comparison Ta      | ble4             |
| • | Deleted deglitch time and added charge voltage limit in the Device Comparison Table                     | 4                |
| • | Changes TS and VAC pin descriptions in Table 7-1                                                        | 5                |
| • | Changed voltage, BAT, SYS (converter not switching) MAX value from 17 V to 7 V in Section 8.1           | <mark>7</mark>   |
| • | Added CHARGE OVERCURRENT COMPARATOR (CYCLE-BY-CYCLE) in Section 8.5                                     | 8                |
| • | Deleted V <sub>BST BAT</sub> and added V <sub>BATLOWV OTG</sub> in Section 8.5                          | 8                |
| • | Deleted numerous test conditions in D+/D- Detection section in Section 8.5                              | 8                |
| • | Deleted I <sub>BST_OCP_Q1</sub> in Section 8.5                                                          | 8                |
| • | Deleted accuracy from t <sub>TOP OFF</sub> and CHG_TIMER = 20hr from t <sub>SAFETY</sub> in Section 8.6 | 12               |
| • | Changed t <sub>SAFETY</sub> MIN/TYP/MAX values in Section 8.6                                           | 1 <mark>2</mark> |
| • | Deleted V <sub>BATREG</sub> = 4.4 V curve from Figure 8-3                                               | 14               |
| • | Changed safety timer from 20 hours to 10 hours in Table 9-4                                             | <mark>23</mark>  |
| • | Changed T2 from 20 to 10 in Figure 9-6                                                                  | <mark>24</mark>  |
| • | Changed Section 9.3.9.5.3                                                                               | <mark>28</mark>  |
|   |                                                                                                         |                  |



# 5 Description (continued)

The solution is highly integrated with input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4) between system and battery. It also integrates the bootstrap diode for the high-side gate drive for simplified system design. The hardware setting and status report provides easy configuration to set up the charging solution.

The device supports a wide range of input sources, including standard USB host port, USB charging port, USB compliant high voltage adapter and wireless power. It is compliant with USB 2.0 and USB 3.0 power spec with input current and voltage regulation. The device sets default input current limit based on the built-in USB detection through D+/D- pins. When the device built-in USB interface identifies the input adaptor is unknown, the device's input current limit is determined by the ILIM pin setting resistor value.

The device integrates the buck charger and boost regulator into one solution with single inductor. It meets USB On-The-Go (OTG) operation power rating specification by supplying 5V with constant current limit up to 1.2-A.

The Power Path management regulates the system slightly above battery voltage but does not drop below 3.5-V minimum system voltage with adapter applied. With this feature, the system maintains operation even when the battery is completely depleted or removed. When the input current limit or voltage limit is reached, the Power Path management automatically reduces the charge current. As the system load continues to increase, the battery starts to discharge the battery until the system power requirement is met. This supplement mode prevents overloading the input source.

The device initiates and completes a charging cycle without software control. It senses the battery voltage and charges the battery in three phases: pre-conditioning, constant current and constant voltage. At the end of the charging cycle, the charger automatically terminates when the charge current is below a preset limit and the battery voltage is higher than the recharge threshold. If the fully charged battery falls below the recharge threshold, the charger automatically starts another charging cycle.

The charger provides various safety features for battery charging and system operations, including battery negative temperature coefficient thermistor monitoring, charging safety timer and overvoltage and over-current protections. Thermal regulation reduces charge current when the junction temperature exceeds 110°C. The STAT output reports the charging status and any fault conditions.



# **6 Device Comparison Table**

|                                          | BQ25606            | BQ25616            | BQ25616J           |
|------------------------------------------|--------------------|--------------------|--------------------|
| Quiescent battery current (BAT, SYS, SW) | 58 μA              | 9.5 μΑ             | 9.5 μΑ             |
| VBUS OVP Reaction-time                   | 200 ns             | 130 ns             | 130 ns             |
| Input voltage regulation accuracy        | ±3%                | ±2%                | ±2%                |
| TS profile                               | JEITA              | Hot/Cold           | JEITA              |
| Charge safety timer accuracy             | 10 hr              | 10 hr              | 10 hr              |
| Charge voltage limit                     | 4.2 V/4.35 V/4.4 V | 4.1 V/4.2 V/4.35 V | 4.1 V/4.2 V/4.35 V |
| Battery voltage regulation               | ±0.5%              | ±0.4%              | ±0.4%              |
| ACDRV                                    | No                 | Yes                | Yes                |



# 7 Pin Configuration and Functions



Figure 7-1. RTW Package 24-Pin WQFN Top View

**Table 7-1. Pin Functions** 

| PIN   |     | TYPE(1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                        |  |
|-------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | NO. | TYPE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                        |  |
| ACDRV | 2   | AO      | Charge pump output to drive external N-channel MOSFET (ACFET). It provides 6V voltage above VBUS as gate drive to turn on ACFET when VAC voltage is below ACOV threshold (14.2-V) and above UVLO. Leave ACDRV floating if external OVP is not being used.                                                                          |  |
| BAT   | 13  | - P     | Battery connection point to the positive terminal of the battery pack. The internal current sensing resistor is connected between SYS and BAT. Connect a 10 µF <sup>(2)</sup> closely to the BAT pin.                                                                                                                              |  |
|       | 14  |         | i i                                                                                                                                                                                                                                                                                                                                |  |
| BTST  | 21  | Р       | PWM high side driver positive supply. Internally, the BTST is connected to the cathode of the boot-strap diode. Connect the 0.047-µF bootstrap capacitor <sup>(2)</sup> from SW to BTST.                                                                                                                                           |  |
| CE    | 9   | DI      | Charge enable pin. When this pin is driven LOW, battery charging is enabled.                                                                                                                                                                                                                                                       |  |
| D+    | 3   | AIO     | Positive line of the USB data line pair. D+/D– based USB host/charging port detection. The etection includes data contact detection (DCD), primary and secondary detection in BC1.2 and onstandard adaptors                                                                                                                        |  |
| D-    | 4   | AIO     | Negative line of the USB data line pair. D+/D– based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2 an nonstandard adaptors                                                                                                                       |  |
| GND   | 17  | - P     | Power ground and signal ground                                                                                                                                                                                                                                                                                                     |  |
| GND   | 18  |         | Power ground and signal ground                                                                                                                                                                                                                                                                                                     |  |
| ICHG  | 10  | Al      | ICHG pin sets the charge current limit. A resistor is connected from ICHG pin to ground to set charge current limit as ICHG = K <sub>ICHG</sub> /R <sub>ICHG</sub> . The acceptable range for charge current is 300 mA – 3000 mA.                                                                                                  |  |
| ILIM  | 8   | AI      | ILIM sets the input current limit when the input adapter is detected as unknown. Otherwise, the input current limit is set by D+/D- detection outcome. A resistor is connected from ILIM pin to ground to set the input current limit as IINDPM = $K_{ILIM}/R_{ILIM}$ . The acceptable range for ILIM current is 500 mA - 3200 mA. |  |
| отс   | 6   | DI      | Boost mode enable pin. When this pin is pulled HIGH, boost mode is enabled. OTG pin cannot be floating.                                                                                                                                                                                                                            |  |
| PG    | 7   | DO      | Open drain active low power good indicator. Connect to the pull up rail through 10 k $\Omega$ resistor. LOW indicates a good input if the input voltage is between UVLO and ACOV, above SLEEP mode threshold, and input current limit is above 30 mA.                                                                              |  |



# **Table 7-1. Pin Functions (continued)**

| Р              | IN  | <b>-</b> (1)        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|----------------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME           | NO. | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| PMID           | 23  | Р                   | Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Place a 10-µF capacitor <sup>(2)</sup> on PMID to GND.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| REGN           | 22  | Р                   | PWM low side driver positive supply output. Internally, REGN is connected to the anode of the boot-strap diode. Connect a 4.7-µF (10-V rating) ceramic capacitor <sup>(2)</sup> from REGN to analog GND. The capacitor should be placed close to the IC.                                                                                                                                                                                                                                                 |  |  |  |
| STAT           | 5   | DO                  | Open-drain interrupt output. Connect the STAT pin to a logic rail via 10-kΩ resistor. The STAT pin indicates charger status.  Charge in progress: LOW  Charge complete or charger in SLEEP mode: HIGH  Charge suspend (fault response): Blink at 1Hz                                                                                                                                                                                                                                                     |  |  |  |
| 0)4/           | 19  |                     | Switching node connecting to output inductor. Internally SW is connected to the source of                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| SW             | 20  | Р                   | the n-channel HSFET and the drain of the n-channel LSFET. Connect the 0.047-µF bootstrap capacitor from SW to BTST.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| SYS 15 P       |     | Р                   | System output connection point. The internal current sensing resistor is connected between SYS                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 313            | 16  | '                   | and BAT. Connect a 10 μF (min) capacitor <sup>(2)</sup> close to the SYS pin.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| TS             | 11  | AI                  | Battery temperature qualification voltage input. Connect a negative temperature coefficient thermistor (NTC). Program temperature window with a resistor divider from REGN to TS to GND. Charge and boost mode suspend when TS pin voltage is out of range. When TS pin is not used, connect a 10-k $\Omega$ resistor from REGN to TS and a 10-k $\Omega$ resistor from TS to GND. It is recommended to use a 103AT-2 thermistor. BQ25616 supports hot/cold profile and BQ25616J supports JEITA profile. |  |  |  |
| VAC            | 1   | Р                   | Charger input voltage sensing. Optional external n-channel ACFET is placed between VAC and VBUS. When VAC voltage is below ACOV threshold (14.2-V) and above UVLO, ACFET turns on to connect VAC to VBUS, and power up the charger IC. Connect VAC and VBUS if ACFET is not to be used.                                                                                                                                                                                                                  |  |  |  |
| VBUS           | 24  | Р                   | Charger input voltage. The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS and PMID with VBUS on source. Place a 1-uF ceramic capacitor <sup>(2)</sup> from VBUS to GND and place it as close as possible to the device.                                                                                                                                                                                                                                                       |  |  |  |
| VSET           | 12  | AI                  | VSET pin sets default battery charge voltage . Program battery regulation voltage with a resistor pull-down from VSET to GND. $R_{VSET} > 50 k\Omega \text{ (float pin)} = 4.208 \text{ V} \\ R_{VSET} < 500\Omega \text{ (short to GND)} = 4.352 \text{ V} \\ 5k\Omega < R_{VSET} < 25k\Omega = 4.100 \text{ V}$                                                                                                                                                                                        |  |  |  |
| Thermal<br>Pad | _   | Р                   | Ground reference for the device that is also the thermal pad used to conduct heat from the device. This connection serves two purposes. The first purpose is to provide an electrical ground connection for the device. The second purpose is to provide a low thermal-impedance path from the device die to the PCB. This pad should be tied externally to a ground plane.                                                                                                                              |  |  |  |

<sup>(1)</sup> Al = Analog input, AO = Analog Output, AIO = Analog input Output, DI = Digital input, DO = Digital Output, DIO = Digital input Output, P = Power

<sup>(2)</sup> All capacitors are ceramic unless otherwise specified



# 8 Specifications

# 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                     |                                                                             | MIN  | MAX | UNIT |
|---------------------|-----------------------------------------------------------------------------|------|-----|------|
| Voltage             | VAC (converter not switching)                                               | -2   | 30  | V    |
| Voltage             | VBUS (converter not switching)                                              | -2   | 22  | V    |
| Voltage             | PMID (converter not switching)                                              | -0.3 | 22  | V    |
| Voltage             | SW                                                                          | -0.3 | 16  | V    |
| Voltage             | BAT, SYS (converter not switching)                                          | -0.3 | 7   | V    |
| Voltage             | BTST                                                                        | -0.3 | 22  | V    |
| Voltage             | ACDRV                                                                       | -0.3 | 40  | V    |
| Voltage             | D+. D-, STAT, OTG, $\overline{PG}$ , ILIM, $\overline{CE}$ , ICHG, TS, VSET | -0.3 | 7   | V    |
| Output Sink Current | STAT, $\overline{PG}$                                                       |      | 6   | mA   |
| TJ                  | Junction temperature                                                        | -40  | 150 | °C   |
| T <sub>stg</sub>    | Storage temperature                                                         | -55  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 8.2 ESD Ratings

|                                              |                                                                                          |       | VALUE | UNIT |
|----------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|------|
| V <sub>(ESD)</sub>   Flectrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V     |      |
|                                              | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±250  | V     |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 8.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                       | MIN | NOM MAX | UNIT |
|-------------------|-----------------------|-----|---------|------|
| V <sub>VBUS</sub> | Input voltage         | 4   | 13.5    | V    |
| $V_{BAT}$         | Battery voltage       |     | 4.35    | V    |
| I <sub>VBUS</sub> | Input current         |     | 3.2     | Α    |
| I <sub>SW</sub>   | Output current (SW)   |     | 3.2     | Α    |
|                   | Fast charging current |     | 3       | Α    |
| I <sub>BAT</sub>  | RMS discharge current |     | 6       | Α    |
| T <sub>A</sub>    | Ambient temperature   | -40 | 85      | °C   |

### 8.4 Thermal Information

|                      |                                                                | BQ25616/BQ25616J |      |
|----------------------|----------------------------------------------------------------|------------------|------|
|                      | THERMAL METRIC(1)                                              | RTW (WQFN)       | UNIT |
|                      |                                                                | 24 Pins          |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (JEDEC <sup>(1)</sup> ) | 31.9             | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance                      | 27               | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance                           | 9.2              | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter                     | 0.4              | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter                   | 9.2              | °C/W |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 8.4 Thermal Information (continued)

| THERMAL METRIC <sup>(1)</sup>                                      |  | BQ25616/BQ25616J |      |
|--------------------------------------------------------------------|--|------------------|------|
|                                                                    |  | RTW (WQFN)       | UNIT |
|                                                                    |  | 24 Pins          |      |
| R <sub>0JC(bot)</sub> Junction-to-case (bottom) thermal resistance |  | 2.8              | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 8.5 Electrical Characteristics

 $V_{VBUS\_UVLOZ} < V_{VBUS\_OV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to +125°C, and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                            | PARAMETER                                                                          | TEST CONDITIONS                                                                                               | MIN  | TYP  | MAX   | UNIT |
|----------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| QUIESCENT CUI              | RRENTS                                                                             |                                                                                                               |      |      |       |      |
| I <sub>Q_BAT</sub>         | Quiescent battery current (BAT, SYS, SW)                                           | VBAT = 4.5V, VBUS floating or VBUS<br>= 0V - 5V, SCL, SDA = 0V or 1.8V, T <sub>J</sub><br>< 85 °C, BATFET on. |      | 9.5  | 15    | μΑ   |
| I <sub>VBUS</sub>          | Input current (VBUS) in buck mode when converter is switching                      | VBUS=5V, charge disabled, converter switching, ISYS = 0A                                                      |      | 2.3  |       | mA   |
| I <sub>BST</sub>           | Quiescent battery current (BAT, SYS, SW) in boost mode when converter is switching | VBAT = 4.5V, VBUS = 4.9V, boost mode enabled, converter switching, $I_{VBUS} = 0A$                            |      | 2.4  |       | mA   |
| VBUS / VBAT SU             | PPLY                                                                               |                                                                                                               |      |      |       |      |
| V <sub>VBUS_OP</sub>       | VBUS operating range                                                               |                                                                                                               | 4    |      | 13.5  | V    |
| V <sub>VAC_UVLOZ</sub>     | VAC rising for ACFET turnon, no battery                                            | VAC rising                                                                                                    |      | 3.55 | 3.85  | V    |
| V <sub>VAC_UVLO</sub>      | VAC falling for ACFET turnoff, no battery                                          | VAC falling                                                                                                   |      | 3.25 | 3.55  | V    |
| V <sub>ACDRV</sub>         | External ACFET gate drive voltage with minimum 8nF CGS                             |                                                                                                               |      | 10   |       | V    |
| V <sub>VBUS_UVLOZ</sub>    | VBUS rising for active bias, no battery                                            | VBUS rising                                                                                                   |      | 3.3  | 3.7   | V    |
| V <sub>VBUS_UVLO</sub>     | VBUS falling to turnoff bias, no battery                                           | VBUS falling                                                                                                  |      | 3    | 3.3   | V    |
| V <sub>VBUS_PRESENT</sub>  | VBUS to enable REGN                                                                | VBUS rising                                                                                                   |      | 3.65 | 3.9   | V    |
| V <sub>VBUS_PRESENTZ</sub> | VBUS to disable REGN                                                               | VBUS falling                                                                                                  |      | 3.15 | 3.4   | V    |
| V <sub>SLEEP</sub>         | Enter Sleep mode threshold                                                         | VBUS falling, VBUS - VBAT, VBAT = 4V                                                                          | 15   | 60   | 110   | mV   |
| V <sub>SLEEPZ</sub>        | Exit Sleep mode threshold                                                          | VBUS rising, VBUS - VBAT, VBAT = 4V                                                                           | 115  | 220  | 340   | mV   |
| V                          | VAC overvoltage rising threshold to turnoff ACFET and switching                    | VAC rising                                                                                                    | 13.5 | 14.2 | 14.85 | V    |
| V <sub>ACOV</sub>          | VAC overvoltage falling threshold to turnon ACFET and switching                    | VAC falling,                                                                                                  | 13   | 13.9 | 14.5  | V    |
| V <sub>BAT_UVLOZ</sub>     | BAT voltage for active bias, no VBUS                                               | VBAT rising                                                                                                   | 2.5  |      |       | V    |
| V <sub>BAT_DPLZ</sub>      | BAT depletion rising threshold to turn on BATFET                                   | VBAT rising                                                                                                   | 2.35 |      | 2.8   | V    |
| V <sub>BAT_DPL</sub>       | BAT depletion falling threshold to turn off BATFET                                 | VBAT falling                                                                                                  | 2.18 |      | 2.62  | V    |
| V <sub>POORSRC</sub>       | Bad adapter detection threshold                                                    | VBUS falling                                                                                                  | 3.75 | 3.9  | 4.0   | V    |
| POWER PATH M               | ANAGEMENT                                                                          |                                                                                                               |      |      |       |      |
| V <sub>SYS_MIN</sub>       | Typical minimum system regulation voltage                                          | VBAT=3.2V < SYS_MIN = 3.5V, ISYS<br>= 0A                                                                      | 3.5  | 3.65 |       | V    |
| V <sub>SYS_OVP</sub>       | System overvoltage threshold                                                       | VREG = 4.35V, Charge disabled, ISYS = 0A                                                                      |      | 4.7  |       | V    |
| R <sub>ON_RBFET</sub>      | Blocking FET on-resistance                                                         |                                                                                                               |      | 45   |       | mΩ   |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



 $V_{VBUS\_UVLOZ} < V_{VBUS\_OV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to +125°C, and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                  | TEST CONDITIONS                                                          | MIN    | TYP   | MAX    | UNIT             |
|---------------------------|------------------------------------------------------------|--------------------------------------------------------------------------|--------|-------|--------|------------------|
| R <sub>ON_HSFET</sub>     | High-side switching FET on-resistance                      |                                                                          |        | 62    |        | mΩ               |
| R <sub>ON_LSFET</sub>     | Low-side switching FET on-resistance                       |                                                                          |        | 71    |        | $\text{m}\Omega$ |
| V <sub>BATFET_FWD</sub>   | BATFET forward voltage in supplement mode                  | BAT discharge current 10mA, converter running                            |        | 30    |        | mV               |
| BATTERY CHAF              | RGER                                                       |                                                                          |        |       |        |                  |
|                           |                                                            | VREG = 4.1V, $R_{VSET}$ =10kΩ, $T_{J}$ = 0°C - 85°C                      | 4.0836 | 4.1   | 4.1164 | V                |
| V <sub>REG_ACC</sub>      | Charge voltage accuracy                                    | VREG = 4.2V, $R_{VSET}$ >50kΩ, $T_{J}$ = 0°C - 85°C                      | 4.1832 | 4.2   | 4.2168 | V                |
|                           |                                                            | VREG = 4.35V, R <sub>VSET</sub> <500Ω, T <sub>J</sub> = 0°C - 85°C       | 4.3326 | 4.35  | 4.3674 | ٧                |
| I <sub>CHG_RANGE</sub>    | Typical charge current regulation range                    |                                                                          | 0      |       | 3      | Α                |
| K                         | ICHG pin setting ratio                                     | $ICHG=K_{ICHG}/R_{ICHG}$ , VBAT = 3.1V, $T_J$ = $-40$ °C - $85$ °C       | 639    | 677   | 715    | ΑχΩ              |
| K <sub>ICHG</sub>         | TOTO PITI Setting ratio                                    | $ICHG=K_{ICHG}/R_{ICHG}$ , VBAT = 3.8V, T <sub>J</sub> = $-40$ °C - 85°C | 639    | 677   | 715    | ΑχΩ              |
|                           |                                                            | $R_{ICHG}$ = 1100 Ω, VBAT = 3.1V or 3.8V,<br>$T_J$ = -40°C - 85°C        | 0.516  | 0.615 | 0.715  | Α                |
| I <sub>CHG_ACC</sub>      | Fast charge current regulation accuracy                    | $R_{ICHG}$ = 562 $\Omega$ , VBAT = 3.1V or 3.8V,<br>$T_J$ = -40°C - 85°C | 1.14   | 1.205 | 1.28   | Α                |
|                           |                                                            | $R_{ICHG}$ = 372 $\Omega$ , VBAT = 3.1V or 3.8V,<br>$T_J$ = -40°C - 85°C | 1.715  | 1.82  | 1.89   | Α                |
| I <sub>PRECHG_RATIO</sub> | Precharge current accuracy                                 | As percentage of ICHG, VBAT = 2.6V                                       |        | 5     |        | %                |
|                           |                                                            | $R_{ICHG}$ = 1100 Ω, VBAT = 2.6V, $T_{J}$ = -40°C - 85°C                 | 21     | 30    | 38     | mA               |
| I <sub>PRECHG_ACC</sub>   | Precharge current accuracy                                 | $R_{ICHG}$ = 562 $\Omega$ , VBAT = 2.6V, $T_{J}$ = -40°C - 85°C          | 48     | 60    | 67     | mA               |
|                           |                                                            | $R_{ICHG}$ = 372 $\Omega$ , VBAT = 2.6V, $T_{J}$ = -40°C - 85°C          | 76     | 90    | 97     | mA               |
| I <sub>TERM_RATIO</sub>   | Termination current accuracy                               | As percentage of ICHG, VBAT = 4.35V, (char, all codes)                   |        | 5     |        | %                |
|                           |                                                            | $R_{ICHG}$ = 1100 Ω, VBAT = 4.35V, $T_{J}$ = 0°C - 85°C                  | 9      | 31    | 57     | mA               |
| I <sub>TERM_ACC</sub>     | Termination current accuracy                               | $R_{ICHG}$ = 562 $\Omega$ , VBAT = 4.35V, $T_{J}$ = 0°C - 85°C           | 36     | 60    | 85     | mA               |
|                           |                                                            | $R_{ICHG}$ = 372 $\Omega$ , VBAT = 4.35V, $T_{J}$ = 0°C - 85°C           | 56     | 91    | 126    | mA               |
| V <sub>BAT_SHORTZ</sub>   | Battery short voltage rising threshold to start pre-charge | VBAT rising                                                              | 2.13   | 2.25  | 2.35   | V                |
| V <sub>BAT_SHORT</sub>    | Battery short voltage falling threshold to stop pre-charge | VBAT falling                                                             | 1.85   | 2     | 2.15   | V                |
| I <sub>BAT_SHORT</sub>    | Battery short trickle charging current                     | VBAT < V <sub>BAT_SHORTZ</sub>                                           | 70     | 90    | 110    | mA               |
| V                         | Battery LOWV rising threshold to start fast-charge         | VBAT rising                                                              | 3      | 3.12  | 3.24   | V                |
| V <sub>BATLOWV</sub>      | Battery LOWV falling threshold to stop fast-charge         | VBAT falling                                                             | 2.7    | 2.8   | 2.9    | ٧                |
| V <sub>RECHG</sub>        | Battery recharge threshold                                 | VBAT falling                                                             | 90     | 100   | 150    | mV               |
| I <sub>SYS_LOAD</sub>     | System discharge load current during SYSOVP                |                                                                          |        | 30    |        | mA               |

 $V_{VBUS\_UVLOZ} < V_{VBUS\_OV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}\text{C}$  to +125°C, and  $T_J = 25^{\circ}\text{C}$  for typical values (unless otherwise noted)

|                          | PARAMETER                                            | TEST CONDITIONS                               | MIN   | TYP  | MAX   | UNIT |
|--------------------------|------------------------------------------------------|-----------------------------------------------|-------|------|-------|------|
|                          |                                                      | T <sub>J</sub> = -40°C - 85°C                 |       | 19.5 | 26    | mΩ   |
| R <sub>ON_BATFET</sub>   | Battery FET on-resistance                            | T <sub>J</sub> = -40°C - 125°C                |       | 19.5 | 30    | mΩ   |
| BATTERY OVER             | RVOLTAGE PROTECTION                                  | 3                                             |       |      |       |      |
|                          | Battery overvoltage rising threshold                 | VBAT rising, as percentage of VREG            | 103   | 104  | 105   | %    |
| $V_{BAT\_OVP}$           | Battery overvoltage falling threshold                | VBAT falling, as percentage of VREG           | 101   | 102  | 103   | %    |
| INPUT VOLTAGI            | E / CURRENT REGULATION                               | VEX. I laiming, as personnage of VIVES        | 101   | 102  | 100   | 70   |
| V <sub>INDPM_ACC</sub>   | Typical input voltage regulation accuracy            |                                               | 4.171 | 4.3  | 4.429 | V    |
| V <sub>INDPM_TRACK</sub> | VINDPM threshold to track battery voltage            | VBAT = 4.35V                                  | 4.45  | 4.55 | 4.74  | V    |
| I <sub>INDPM</sub> ACC   | Input current regulation accuracy                    | IINDPM = 500mA (T <sub>J</sub> =-40°C - 85°C) | 450   | 465  | 500   | mA   |
| I <sub>INDPM_ACC</sub>   | Input current regulation accuracy                    | IINDPM = 900mA (T <sub>J</sub> =-40°C-85°C)   | 750   | 835  | 900   | mA   |
| I <sub>INDPM ACC</sub>   | Input current regulation accuracy                    | IINDPM = 1500mA (T <sub>.J</sub> =-40°C-85°C) | 1300  | 1390 | 1500  | mA   |
| K <sub>ILIM</sub>        | ILIM pin setting ratio                               | . (3 2 3)                                     | 459   | 478  | 500   | ΑχΩ  |
| D+ / D- DETECT           |                                                      |                                               |       |      | 200   |      |
| V <sub>DP_SRC</sub>      | D+ line source voltage                               |                                               | 500   | 600  | 700   | mV   |
| I <sub>DP_SRC</sub>      | D+ line data contact detect current source           | VD+ = 200 mV                                  | 7     | 10   | 14    | μA   |
| I <sub>DP_SINK</sub>     | D+ line sink current                                 | VD+ = 500 mV                                  | 50    | 100  | 150   | μA   |
| V <sub>DP_DAT_REF</sub>  | D+ line data detect voltage                          | D+ pin Rising                                 | 250   |      | 400   | mV   |
| V <sub>DP_LGC_LOW</sub>  | D+ line logic low.                                   | D+ pin Rising                                 |       |      | 800   | mV   |
| R <sub>DP_DWN</sub>      | D+ line pull-down resistance                         | VD+ = 500 mV                                  | 14.25 | -    | 24.8  | kΩ   |
| I <sub>D+_LKG</sub>      | Leakage current into D+ line                         | Pull up to 1.8 V                              | -1    |      | 1     | μA   |
| V <sub>DM_SRC</sub>      | D- line source voltage                               |                                               | 500   | 600  | 700   | mV   |
| I <sub>DM SINK</sub>     | D- line sink current                                 | VD- = 500 mV                                  | 50    | 100  | 150   | μA   |
| V <sub>DM_DAT_REF</sub>  | D- line data detect voltage                          | D- pin Rising                                 | 250   |      | 400   | mV   |
| R <sub>DM_DWN</sub>      | D- line pull-down resistance                         | VD- = 500 mV                                  | 14.25 |      | 24.8  | kΩ   |
| I <sub>DLKG</sub>        | Leakage current into D- line                         | Pull up to 1.8 V                              | -1    |      | 1     | μA   |
| V <sub>D+ _2p8_hi</sub>  | D+ High comparator threshold for 2.8V detection      | D+ pin rising                                 | 2.85  | 3    | 3.1   | V    |
| V <sub>D+ _2p8_lo</sub>  | D+ Low comparator threshold for 2.8V detection       | D+ pin rising                                 | 2.35  | 2.45 | 2.55  | V    |
| V <sub>D+ _2p8</sub>     | D+ comparator threshold for non-<br>standard adapter |                                               | 2.55  |      | 2.85  | V    |
| V <sub>D2p8_hi</sub>     | D- High comparator threshold for 2.8V detection      | D- pin rising                                 | 2.85  | 3    | 3.1   | V    |
| V <sub>D2p8_lo</sub>     | D- Low comparator threshold for 2.8V detection       | D- pin rising                                 | 2.35  | 2.45 | 2.55  | V    |
| V <sub>D2p8</sub>        | D- comparator threshold for non-<br>standard adapter |                                               | 2.55  |      | 2.85  | V    |
| V <sub>D+ _2p0_hi</sub>  | D+ High comparator threshold for 2.0V detection      | D+ pin rising                                 | 2.15  | 2.25 | 2.35  | V    |
| V <sub>D+ _2p0_lo</sub>  | D+ Low comparator threshold for 2.0V detection       | D+ pin rising                                 | 1.6   | 1.7  | 1.85  | V    |
| V <sub>D+ _2p0</sub>     | D+ comparator threshold for non-<br>standard adapter |                                               | 1.85  |      | 2.15  | V    |
| V <sub>D2p0_hi</sub>     | D- High comparator threshold for 2.0V detection      | D- pin rising                                 | 2.15  | 2.25 | 2.35  | V    |



 $V_{VBUS\_UVLOZ} < V_{VBUS\_OV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to +125°C, and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                                                                | TEST CONDITIONS                       | MIN   | TYP   | MAX   | UNIT |
|---------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------|-------|-------|-------|------|
| V <sub>D2p0_lo</sub>      | D- Low comparator threshold for 2.0V detection                                                           | D- pin rising                         | 1.6   | 1.7   | 1.85  | V    |
| V <sub>D2p0</sub>         | D- comparator threshold for non-<br>standard adapter                                                     |                                       | 1.85  |       | 2.15  | V    |
| V <sub>D+ _1p2_hi</sub>   | D+ High comparator threshold for 1.2V detection                                                          | D+ pin rising                         | 1.35  | 1.5   | 1.6   | V    |
| V <sub>D+ _1p2_lo</sub>   | D+ Low comparator threshold for 1.2V detection                                                           | D+ pin rising                         | 0.85  | 0.95  | 1.05  | V    |
| V <sub>D+ _1p2</sub>      | D+ comparator threshold for non-<br>standard adapter                                                     |                                       | 1.05  |       | 1.35  | V    |
| V <sub>D1p2_hi</sub>      | D- High comparator threshold for 1.2V detection                                                          | D- pin rising                         | 1.35  | 1.5   | 1.6   | V    |
| V <sub>D1p2_lo</sub>      | D- Low comparator threshold for 1.2V detection                                                           | D- pin rising                         | 0.85  | 0.95  | 1.05  | V    |
| V <sub>D1p2</sub>         | D- comparator threshold for non-<br>standard adapter                                                     |                                       | 1.05  |       | 1.35  | V    |
| THERMAL REC               | GULATION AND THERMAL SHUTDOWN                                                                            |                                       |       |       |       |      |
| T <sub>REG</sub>          | Junction temperature regulation accuracy                                                                 |                                       |       | 110   |       | °C   |
| T <sub>SHUT</sub>         | Thermal Shutdown Rising threshold                                                                        | Temperature Increasing                |       | 150   |       | °C   |
|                           | Thermal Shutdown Falling threshold                                                                       | Temperature Decreasing                |       | 130   |       | °C   |
| CHARGE MOD                | E THERMISTOR COMPARATOR (JEITA 6                                                                         | 16J or HOT/COLD 616)                  |       |       |       |      |
| V <sub>T1_RISE</sub> %    | TS pin voltage rising threshold,<br>Charge suspended above this voltage.                                 | As Percentage to REGN (0°C w/ 103AT)  | 72.4  | 73.3  | 74.2  | %    |
| V <sub>T1_FALL</sub> %    | TS pin voltage falling threshold.<br>Charge re-enabled to 20% of ICHG<br>and VREG below this<br>voltage. | As Percentage to REGN                 | 71.5  | 72    | 72.5  | %    |
| V <sub>T2_RISE</sub> %    | TS pin voltage rising threshold,<br>Charge back to 20% of ICHG and<br>VREG above this voltage (616J).    | As Percentage to REGN (10°C w/ 103AT) | 67.75 | 68.25 | 68.75 | %    |
| V <sub>T2_FALL</sub> %    | TS pin voltage falling threshold.<br>Charge back to ICHG and VREG<br>below this voltage (616J)           | As Percentage to REGN                 | 66.45 | 66.95 | 67.45 | %    |
| V <sub>T3_FALL</sub> %    | TS pin voltage falling threshold.<br>Charge back to ICHG and VREG<br>below this voltage (616J)           | As Percentage to REGN (45°C w/ 103AT) | 44.25 | 44.75 | 45.25 | %    |
| V <sub>T3_RISE%</sub>     | TS pin voltage rising threshold. Charge back to ICHG and VREG above this voltage. (616J)                 | As Percentage to REGN                 | 45.55 | 46.05 | 46.55 | %    |
| V <sub>T5_FALL</sub> %    | TS pin voltage falling threshold, charge suspended below this voltage.                                   | As Percentage to REGN (60°C w/ 103AT) | 33.7  | 34.2  | 35.1  | %    |
| V <sub>T5_RISE%</sub>     | TS pin voltage rising threshold. Charge back to ICHG and 4.1V above this voltage.                        | As Percentage to REGN                 | 35    | 35.5  | 36    | %    |
| V <sub>T1_RISE_HC</sub> % | TS pin voltage rising threshold. Charge suspended above this voltage. (616)                              | As Percentage to REGN (0°C w/ 103AT)  | 72.4  | 73.3  | 74.2  | %    |
| V <sub>T1_FALL_HC%</sub>  | TS pin voltage falling threshold.<br>Charge back to ICHG and VREG<br>below this voltage. (616)           | As Percentage to REGN                 | 71    | 72    | 73    | %    |

 $V_{VBUS\_UVLOZ} < V_{VBUS\_OV}$  and  $V_{VBUS\_OV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}\text{C}$  to +125°C, and  $T_J = 25^{\circ}\text{C}$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                                               | TEST CONDITIONS                                  | MIN   | TYP   | MAX   | UNIT |
|---------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------|-------|-------|-------|------|
| V <sub>T3_FALL_HC%</sub>  | TS pin voltage falling threshold. Charge suspended below this voltage. (616)            | As Percentage to REGN (45°C w/ 103AT)            | 44.25 | 44.75 | 45.25 | %    |
| V <sub>T3_RISE_HC%</sub>  | TS pin voltage rising threshold. Charge back to ICHG and VREG above this voltage. (616) | As Percentage to REGN                            | 45.55 | 46.05 | 46.55 | %    |
| BOOST MODE T              | HERMISTOR COMPARATOR (HOT/COL                                                           | D)                                               |       |       |       |      |
| $V_{BCOLD\_RISE\%}$       | TS pin voltage rising threshold, boost mode is suspended above this voltage.            | As Percentage to REGN (–19.5°C w/ 103AT)         | 79.5  | 80    | 80.5  | %    |
| V <sub>BCOLD_FALL</sub> % | TS pin voltage falling threshold                                                        | As Percentage to REGN (0°C w/ 103AT)             |       | 72    |       | %    |
| V <sub>BHOT_FALL</sub> %  | TS pin voltage threshold. boost mode is suspended below this voltage.                   | As Percentage to REGN, (64°C w/ 103AT)           | 30.2  | 31.2  | 32.2  | %    |
| V <sub>BHOT_RISE</sub> %  | TS pin voltage rising threshold                                                         | As Percentage to REGN, (45°C w/ 103AT)           |       | 44    |       | %    |
| CHARGE OVER               | CURRENT COMPARATOR (CYCLE-BY-C                                                          | CYCLE)                                           |       |       | '     |      |
| I <sub>HSFET_OCP</sub>    | HSFET cycle-by-cycle overcurrent threshold                                              |                                                  | 5.2   |       | 8.0   | Α    |
| SWITCHING CO              | NVERTER                                                                                 |                                                  |       |       | '     |      |
| F <sub>SW</sub>           | PWM switching frequency                                                                 | Oscillator frequency                             | 1.32  | 1.5   | 1.68  | MHz  |
| D <sub>MAX</sub>          | Maximum PWM Duty Cycle                                                                  |                                                  |       | 97    |       | %    |
| BOOST MODE C              | ONVERTER                                                                                |                                                  |       |       | '     |      |
| \ <u>/</u>                | Battery voltage exiting boost mode                                                      | V <sub>VBAT</sub> falling                        | 2.6   | 2.8   | 2.9   | V    |
| $V_{BATLOWV\_OTG}$        | Battery voltage entering boost mode                                                     | V <sub>VBAT</sub> rising                         | 2.9   | 3.0   | 3.15  | V    |
| V <sub>BST_ACC</sub>      | Boost mode voltage regulation accuracy                                                  | IVBUS = 0A, BOOST_V = 5V                         | 4.85  | 5     | 5.15  | V    |
| I <sub>BST_ACC</sub>      | Boost mode current regulation accuracy                                                  |                                                  | 1.2   | 1.4   | 1.6   | Α    |
| I <sub>SYS_OCP_Q4</sub>   | Boost mode battery discharge current clamp on BATFET Q4                                 |                                                  | 9     | 10    |       | Α    |
| REGN LDO                  |                                                                                         |                                                  |       |       | •     |      |
| V                         | REGN LDO output voltage                                                                 | V <sub>VBUS</sub> = 5V, I <sub>REGN</sub> = 20mA | 4.58  | 4.7   | 4.8   | V    |
| $V_{REGN}$                | REGIN LDO output voltage                                                                | V <sub>VBUS</sub> = 9V, I <sub>REGN</sub> = 20mA | 5.6   | 6     | 6.5   | V    |
| I <sub>REGN</sub>         | REGN LDO current limit                                                                  | V <sub>VBUS</sub> = 5V, V <sub>REGN</sub> = 3.8V | 50    |       |       | mA   |
| LOGIC INPUT PI            | N                                                                                       |                                                  |       |       |       |      |
| V <sub>IH</sub>           | Input high threshold level (/CE)                                                        |                                                  | 1.3   |       |       | V    |
| V <sub>IL</sub>           | Input low threshold level (/CE)                                                         |                                                  |       |       | 0.4   | V    |
| I <sub>IN_BIAS</sub>      | High-level leakage current (/CE)                                                        | Pull up rail 1.8V                                |       |       | 1     | μΑ   |
| LOGIC OUTPUT              | PIN                                                                                     |                                                  |       |       |       |      |
| V <sub>OL</sub>           | Output low threshold level (STAT, /PG)                                                  | Sink current = 5mA                               |       |       | 0.4   | V    |
| I <sub>OUT_BIAS</sub>     | High-level leakage current (STAT, /PG)                                                  | Pull up rail 1.8V                                |       |       | 1     | μA   |

# 8.6 Timing Requirements

|                      |                                | MIN | NOM MA | X UNIT |
|----------------------|--------------------------------|-----|--------|--------|
| VBUS / VBAT POWER UP |                                |     |        |        |
| t <sub>POORSRC</sub> | Bad adapter detection duration |     | 30     | ms     |



8.6 Timing Requirements (continued)

|                            |                                       | MIN | NOM | MAX | UNIT |
|----------------------------|---------------------------------------|-----|-----|-----|------|
| t <sub>POORSRC_RETRY</sub> | Bad adapter detection retry wait time |     | 2   |     | s    |
| BATTERY CHARGER            |                                       |     |     |     |      |
| t <sub>TERM_DGL</sub>      | Deglitch time for charge termination  |     | 30  |     | ms   |
| t <sub>RECHG_DGL</sub>     | Deglitch time for recharge threshold  |     | 30  |     | ms   |
| t <sub>TOP_OFF</sub>       | Typical top-off timer                 |     | 30  |     | min  |
| t <sub>SAFETY</sub>        | Charge safety timer accuracy          | 8   | 10  | 12  | hr   |



# 8.7 Typical Characteristics



# 8.7 Typical Characteristics (continued)





# 9 Detailed Description

# 9.1 Overview

The BQ25616/616J device is a highly integrated 3.0-A switch-mode battery charger for single cell Li-ion and Li-polymer battery. It includes an input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4), and bootstrap diode for the high-side gate drive.

# 9.2 Functional Block Diagram



### 9.3 Feature Description

### 9.3.1 Power-On-Reset (POR)

The device powers internal bias circuits from the higher voltage of VBUS and BAT. When  $V_{VBUS}$  rises above  $V_{VBUS\_UVLOZ}$  or  $V_{BAT}$  rises above  $V_{BAT\_UVLOZ}$ , the sleep comparator, battery depletion comparator, and BATFET driver are active.

### 9.3.2 Device Power Up From Battery Without Input Source

If only the battery is present and the voltage is above depletion threshold ( $V_{BAT\_DPLZ}$ ), the BATFET turns on and connects the battery to the system. The REGN stays off to minimize the quiescent current. The low  $R_{DSON}$  of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time.

The device always monitors the discharge current through the BATFET. When the system is overloaded or shorted ( $I_{BAT} > I_{SYS OCP Q4}$ ), the device turns off BATFET immediately until the input source plugs in again.

# 9.3.3 Power Up From Input Source

When an input source is plugged in, the device checks the input source voltage to turn on the REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck converter is started. The power-up sequence from input source is as listed:

- 1. Power Up ACFET, see Section 9.3.3.1 (optional)
- 2. Power Up REGN LDO, see Section 9.3.3.2
- 3. Poor Source Qualification, see Section 9.3.3.3
- Input Source Type Detection is based on D+/D- to set default input current limit (IINDPM threshold), see Section 9.3.3.4
- 5. Input Voltage Limit Threshold Setting (VINDPM threshold), see Section 9.3.3.5
- 6. Power Up Converter, see Section 9.3.3.6

### 9.3.3.1 Power Up ACFET

The external ACFET provides an additional layer of voltage protection for the device. During input surge up to 30 V, the charger turns off ACFET and converter with 130-ns response time to disconnect VBUS from VAC. If users don't need ACFET, they shall connect VAC to VBUS and keep ACDRV pin floating. The ACFET is enabled when all the below conditions are valid.

The ACFET is enabled when all the below conditions are valid.

- V<sub>VAC PRESENT</sub> < V<sub>VAC</sub> < V<sub>ACOV</sub>.
- After t<sub>DFB</sub> (15 ms typ) delay is completed

If one of the above conditions is not valid, ACFET keeps off. The battery powers the system If it is present.





Note: beginning of blue lines indicate the trigger, and the arrow end of the blue line indicates the action

Figure 9-1. ACFET Startup Control

# 9.3.3.2 Power Up REGN LDO

The REGN LDO supplies internal bias circuits as well as the HSFET and LSFET gate drive. It also provides the bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The REGN LDO is enabled when all the below conditions are valid:

- V<sub>VBUS</sub> > V<sub>VBUS</sub> UVLOZ
- In buck mode, ACFET turns on, V<sub>VBUS</sub> > V<sub>BAT</sub> + V<sub>SLEEPZ</sub>
- In boost mode, V<sub>VBUS</sub> < V<sub>BAT</sub> + V<sub>SLEEPZ</sub>
- · After 220-ms delay is completed

During high impedance mode, REGN LDO turns off. The battery powers up the system.

#### 9.3.3.3 Poor Source Qualification

After the REGN LDO powers up, the device starts to check current capability of the input source. The first step is poor source detection.

VBUS voltage above V<sub>POORSRC</sub> when pulling I<sub>BADSRC</sub> (typical 30 mA)

If the device fails the poor source detection, it repeats poor source qualification every 2 seconds.

# 9.3.3.4 Input Source Type Detection (IINDPM Threshold)

After poor source detection, the device runs input source detection through D+/D- lines . The D+/D- detection follows the USB Battery Charging Specification 1.2 (BC1.2) to detect standard (SDP/CDP/DCP) and non-standard adapters through USB D+/D- lines.

#### 9.3.3.4.1 D+/D- Detection Sets Input Current Limit

The device contains a D+/D- based input source detection to set the input current limit when a 5-V adapter is plugged-in. The D+/D- detection includes standard USB BC1.2 and non-standard adapters. When an input source is plugged in, the device starts standard USB BC1.2 detection. The USB BC1.2 is capable of identifying Standard Downstream Port (SDP), Charging Downstream Port (CDP) and Dedicated Charging Port (DCP). The non-standard detection is used to distinguish vendor specific adapters (Apple and Samsung) based on their unique dividers on the D+/D- pins. If an adapter is detected as DCP, the input current limit is set at 2.4-A. If an adapter is detected as unknown, the input current limit is set by ILIM pin .

The D+/D- automatically runs when adapter plugs in. The D+/D- detection contains three steps, DCD (Data Contact Detection), primary detection, and secondary detection.

DCD (Data Contact Detection) uses a current source to detect when the D+/D- pins have made contact during an attach event. The protocol for data contact detect is as follows:

#### www.ti.com

- Detect VBUS present and VBUS\_GD (pass poor source detection)
- Turn on D+  $I_{DP}$  SRC and the D– pull-down resistor  $R_{DM}$  DWN for 13 ms
- If the USB connector is properly attached, the D+ line goes from HIGH to LOW, wait up to 0.5 sec. When the DCD timer of 0.5 sec is expired, the non-standard adapter detection is applied to set the input current limit.
- Turn off I<sub>DP SRC</sub> and disconnect R<sub>DM DWN</sub>

The primary detection is used to distinguish between USB host (Standard Down Stream Port, or SDP) and different type of charging ports (Charging Down Stream Port, or CDP, and Dedicated Charging Port, or DCP). The protocol for primary detection is as follows:

- Turn on  $V_{DP\ SRC}$  on D+ and  $I_{DM\ Sink}$  on D– for 40 ms
- If portable device is attached to a USB host (SDP), the D– is below V<sub>REF\_DAT</sub>. Otherwise, it is attached to either CDP or DCP.
- Turn off V<sub>DP SRC</sub> and I<sub>DM Sink</sub>

The secondary detection is used to distinguish two types of charging ports (CDP and DCP). The protocol for secondary detection is as follows:

- Turn on  $V_{DM\ SRC}$  on D- and  $I_{DP\ Sink}$  on D+ for 40 ms
- If portable device is attached to a Charging Downstream Port (CDP), the D+ is below V<sub>DAT\_REF</sub>. Otherwise, it is attached to DCP.
- Turn off V<sub>DM SRC</sub> and I<sub>DP Sink</sub>

Most of the time, a CDP requires the portable device (such as smart phone, tablet) to send back an enumeration within 2.5 seconds of CDP plug-in. Otherwise, the port will power cycle back to SDP even the D+/D- detection indicates CDP.

| NON-STANDARD<br>ADAPTER | D+ THRESHOLD                                 | D- THRESHOLD                                 | INPUT CURRENT LIMIT (A) |  |
|-------------------------|----------------------------------------------|----------------------------------------------|-------------------------|--|
| Divider 1               | V <sub>D+</sub> within V <sub>D+/D2p8</sub>  | V <sub>D</sub> _ within V <sub>D+/D2p0</sub> | 2.1                     |  |
| Divider 2               | V <sub>D+</sub> within V <sub>D+/D1p2</sub>  | V <sub>D</sub> within V <sub>D+/D1p2</sub>   | 2                       |  |
| Divider 3               | V <sub>D+</sub> within V <sub>D+/D2p0</sub>  | V <sub>D</sub> within V <sub>D+/D- 2p8</sub> | 1                       |  |
| Divider 4               | V <sub>D+</sub> within V <sub>D+/D-2p8</sub> | V <sub>D</sub> within V <sub>D+/D-2p8</sub>  | 2.4                     |  |

Table 9-1. Non-Standard Adapter Detection

Table 9-2. Input Current Limit Setting from D+/D- Detection

| D+/D- DETECTION     | INPUT CURRENT LIMIT (IINDPM) |
|---------------------|------------------------------|
| USB CDP             | 1.5 A                        |
| USB DCP             | 2.4 A                        |
| Divider 1           | 2.1 A                        |
| Divider 2           | 2.0 A                        |
| Divider 3           | 1.0 A                        |
| Divider 4           | 2.4 A                        |
| Unknown 5-V Adapter | Set by ILIM pin              |

### 9.3.3.5 Input Voltage Limit Threshold Setting (VINDPM Threshold)

The device has two modes to set the VINDPM threshold.

- Fixed VINDPM threshold. VINDPM is set at 4.3 V.
- VINDPM threshold tracks the battery voltage to optimize the converter headroom between input and output.
   The actual input voltage limit is the higher of the VINDPM setting (4.3-V) and V<sub>BAT</sub> + 200 mV.

## 9.3.3.6 Power Up Converter in Buck Mode

After the input current limit is set, the converter is enabled and the HSFET and LSFET start switching. The system voltage is powered from the converter instead of the battery. If battery charging is disabled, the BATFET turns off. Otherwise, the BATFET stays on to charge the battery.

Copyright © 2022 Texas Instruments Incorporated

The device provides soft start when the system rail is ramping up. When the system rail is below  $V_{BAT\_SHORT}$ , the input current is limited to 200 mA . The system load should be appropriately planned not to exceed the 200-mA IINDPM limit. After the system rises above  $V_{BAT\_SHORTZ}$ , the device input current limit is the value set the by ILIM pin .

As a battery charger, the device deploys a highly efficient 1.5-MHz step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current, and temperature simplifying output filter design.

The converter supports PFM operation by default for fast transient response during system voltage regulation and better light load efficiency.

### 9.3.4 Boost Mode Operation From Battery

The device supports boost converter operation to deliver power from the battery to other portable devices through a USB port. The output voltage is regulated at 5 V and output current is up to 1.2 A with constant current regulation.

Boost operation is enabled if the conditions below are valid:

- 1. OTG pin HIGH
- 2. VBUS less than  $V_{BAT} + V_{SLEEP}$  (in sleep mode) before converter starts.
- 3. Voltage at TS (thermistor) pin, as a percentage of  $V_{REGN}$ , is within acceptable range ( $V_{BHOT\_RISE\%} < V_{TS\%} < V_{BCOLD\_FALL\%}$ )
- 4. After 30-ms delay from boost mode enable.
- 5. Not in any fault such as I<sub>SYS OCP Q4</sub>, TSHUT, ACOV or VBUS OV.

The converter supports PFM operation at light load in Boost mode.

# 9.3.5 Standalone Charger

The BQ25616/616J is a standalone device without host control. Any change on  $\overline{\text{CE}}$ , ICHG and ILIM pins will cause a real time internal reference change. Charging is enabled or disabled via the  $\overline{\text{CE}}$  pin. D+/D- and ILIM pins control the input current limit settings. D+/D- detection and VSET pin setting only takes effect upon adapter plug-in.

Charge current must be programmed to a value within a range of 300 mA to 3000 mA with a pull-down resistor on the ICHG pin. The charge current is set as:

$$I_{ICHG} = K_{ICHG}/R_{ICHG}$$
 (1)

Input current limit must be programmed to a value within a range of 500 mA to 3200 mA with a pull-down resistor on the ILIM pin. The input current limit is set as:

$$I_{\text{IINDPM}} = K_{\text{ILIM}}/R_{\text{ILIM}} \tag{2}$$

The battery regulation voltage is programmed with a pull-down resistor on the VSET pin as follows:

- $R_{VSET} > 50 \text{ k}\Omega$  (float pin):  $V_{REG} = 4.20 \text{ V}$
- $R_{VSET} < 500 \Omega$  (short pin):  $V_{REG} = 4.35 V$
- $5k\Omega < R_{VSET} < 25 k\Omega$ :  $V_{REG} = 4.10 V$

**Table 9-3. Standalone Device Configuration** 

|                      | BQ25616/616J                         |
|----------------------|--------------------------------------|
| USB OTG              | 5 V/1.2 A                            |
| USB Detection        | D+/D-                                |
| VINDPM               | 4.3 V and V <sub>BAT</sub> + 200 mV  |
| VBUS Operating Range | 4 V - 13.5 V                         |
| V <sub>REG</sub>     | VSET pin (4.20 V, 4.35 V, or 4.10 V) |
| Safety Timer         | 10 hr fast charge                    |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

| (continued)         |                        |  |
|---------------------|------------------------|--|
|                     | BQ25616/616J           |  |
| Pre-charge Timer    | 2 hr                   |  |
| I <sub>PRECHG</sub> | 5% of I <sub>CHG</sub> |  |
| I <sub>TERM</sub>   | 5% of I <sub>CHG</sub> |  |

JEITA 0-60°C (BQ25616J), Hot/Cold

0-45°C (BQ25616)

-20°C to +60°C

Table 9-3. Standalone Device Configuration

Charging Temperature Profile

**OTG** Temperature Profile

If a fault is detected, the STAT pin will blink at 1 Hz. STAT pin will stop blinking when the fault goes away. All faults will be reset upon adapter re-connection. A boost mode fault will be cleared either by adapter re-connection or toggling of the OTG pin.

# 9.3.6 Power Path Management

The device accommodates a wide range of input sources such as USB, wall adapter, or car charger. The device provides automatic power path selection to supply the system (SYS) from the input source (VBUS), battery (BAT), or both.

#### 9.3.6.1 Narrow VDC Architecture

When the battery is below the minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is typically 180 mV above the minimum system voltage setting. As the battery voltage rises above the minimum system voltage, the BATFET is fully on and the voltage difference between the system and battery is the V<sub>DS</sub> of the BATFET.

When battery charging is disabled and above the minimum system voltage setting or charging is terminated, the system is always regulated at typically 50 mV above the battery voltage.



Figure 9-2. System Voltage vs Battery Voltage

## 9.3.6.2 Dynamic Power Management

To meet the maximum current limit in the USB specification and avoid overloading the adapter, the device features Dynamic Power Management (DPM), which continuously monitors the input current and input voltage. When input source is overloaded, either the current exceeds the input current limit (IINDPM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit or the input voltage rises above the input voltage limit.

When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to drop. Once the system voltage falls below the battery voltage, the device automatically enters the supplement mode where the BATFET turns on and the battery starts discharging so that the system is supported from both the input source and battery.

Figure 9-3 shows the DPM response with 9-V/1.2-A adapter, 3.2-V battery, 2.8-A charge current and 3.5-V minimum system voltage setting.



Figure 9-3. DPM Response

# 9.3.6.3 Supplement Mode

When the system voltage falls below the battery voltage, the BATFET turns on and the BATFET gate is regulated so that the minimum BATFET  $V_{DS}$  stays at 30 mV when the current is low. This prevents oscillation from entering and exiting the supplement mode.

As the discharge current increases, the BATFET gate is regulated with a higher voltage to reduce  $R_{DSON}$  until the BATFET is in full conduction. At this point onwards, the BATFET  $V_{DS}$  linearly increases with discharge current. Figure 9-4 shows the V-I curve of the BATFET gate regulation operation. The BATFET turns off to exit supplement mode when the battery is below battery depletion threshold.



Figure 9-4. BAFET V-I Curve

# 9.3.7 Battery Charging Management

The device charges a 1-cell Li-ion battery with up to 3.0-A charge current for a high capacity tablet battery. The 19.5-m $\Omega$  BATFET improves charging efficiency and minimizes the voltage drop during discharging.

Submit Document Feedback

# 9.3.7.1 Autonomous Charging Cycle

When battery charging is enabled ( $\overline{\text{CE}}$  pin is LOW), the device autonomously completes a charging cycle. The device default charging parameters are listed in Table 9-4.

**Table 9-4. Charging Parameter Default Settings** 

| DEFAULT MODE        | BQ25616/616J                            |
|---------------------|-----------------------------------------|
| Charging voltage    | VSET pin, 4.10 V/4.20 V/4.35 V          |
| Charging current    | I <sub>CHG</sub> pin                    |
| Pre-charge current  | 5% of I <sub>CHG</sub>                  |
| Termination current | 5% of I <sub>CHG</sub>                  |
| Temperature profile | JEITA (BQ25616J), Hot/Cold<br>(BQ25616) |
| Safety timer        | 10 hours                                |

A new charge cycle starts when the following conditions are valid:

- · Converter starts
- Battery charging is enabled (CE is low)
- · No thermistor fault on TS.
- No safety timer fault

The device automatically terminates the charging cycle when the charging current is below the termination threshold, the battery voltage is above the recharge threshold, and the device is not in DPM mode or thermal regulation. When a fully charged battery is discharged below recharge threshold, the device automatically starts a new charging cycle. After the charge is done, a toggle of the  $\overline{\text{CE}}$  pin initiates a new charging cycle. Adapter removal and replug will also restart a charging cycle.

The STAT output indicates charging status: charging (LOW), charging complete or charge disable (HIGH), or charging fault (blinking).

#### 9.3.7.2 Battery Charging Profile

The device charges the battery in five phases: battery short, preconditioning, constant current, constant voltage, and top-off trickle charging. At the beginning of a charging cycle, the device checks the battery voltage and regulates current and voltage accordingly.

**Table 9-5. Charging Current Setting** 

| V <sub>BAT</sub> | CHARGING CURRENT       | DEFAULT SETTING        |
|------------------|------------------------|------------------------|
| < 2.2 V          | I <sub>BAT_SHORT</sub> | 100 mA                 |
| 2.2 V to 3 V     | I <sub>PRECHG</sub>    | 5% of ICHG pin setting |
| > 3 V            | I <sub>CHG</sub>       | ICHG pin setting       |



Figure 9-5. Battery Charging Profile

## 9.3.7.3 Charging Termination

The device terminates a charge cycle when the battery voltage is above the recharge threshold, and the current is below termination current. After the charging cycle has completed, the BATFET turns off. STAT is asserted HIGH to indicate charging is done. The converter keeps running to power the system, and BATFET can turn on again to engage Section 9.3.6.3.

If the device is in IINDPM/VINDPM regulation, or thermal regulation, the actual charging current will be less than the termination value. In this case, termination is temporarily disabled.

When termination occurs, the STAT pin goes HIGH.

The top-off timer is reset at one of the following conditions:

- 1. Charge disable to enable
- 2. Charger enters termination

### 9.3.7.4 Thermistor Qualification

The device provides a single thermistor input for battery temperature monitoring.

# 9.3.7.4.1 JEITA Guideline Compliance During Charging Mode (BQ25616J)

To improve the safety of charging Li-ion batteries, the JEITA guideline was released on April 20, 2007. The guideline emphasized the importance of avoiding a high charge current and high charge voltage at certain low and high temperature ranges.

To initiate a charge cycle, the voltage on TS pin, as a percentage of  $V_{REGN}$ , must be within the  $V_{T1\_FALL\%}$  to  $V_{T5\_RISE\%}$  thresholds. If the TS voltage percentage exceeds the T1-T5 range, the controller suspends charging, a TS fault is reported and waits until the battery temperature is within the T1-T5 range.

At cool temperature (T1-T2), JEITA recommends the charge current to be reduced to 20% of I<sub>CHG</sub>. At warm temperature (T3-T5), JEITA recommends charge voltage less than 4.1 V.



Figure 9-6. JEITA Profile (BQ25616J)

Equation 3 through Equation 4 describe how to calculate resistor divider values on the TS pin.



Figure 9-7. TS Pin Resistor Network

$$RT1 = \frac{\frac{1}{V_{T1}\%} - 1}{\frac{1}{R_{T2}} + \frac{1}{R_{NTC,T1}}}$$
(3)

$$RT2 = \frac{R_{NTC,T1} \times R_{NTC,T5} \times \left(\frac{1}{V_{T5}\%} - \frac{1}{V_{T1}\%}\right)}{R_{NTC,T1} \times \left(\frac{1}{V_{T1}\%} - 1\right) - R_{NTC,T5} \times \left(\frac{1}{V_{T5}\%} - 1\right)}$$
(4)

In the equations above,  $R_{NTC, T1}$  is the NTC thermistor resistance value at temperature T1 and  $R_{NTC, T5}$  is the NTC thermistor resistance value at temperature T5. Selecting a 0°C to 60°C range for a Li-ion or Li-polymer battery then:

- $R_{NTC,T1} = 27.28 \text{ k}\Omega (0^{\circ}\text{C})$
- $R_{NTC,T5} = 3.02 \text{ k}\Omega (60^{\circ}\text{C})$
- RT1 = 5.3 kΩ
- RT2 = 31.14 kΩ

### 9.3.7.4.2 Hot/Cold Temperature Window During Charging Mode (BQ25616)

The BQ25616 provides simple Hot/Cold window T1-T3 with  $V_{REG}$  and  $I_{CHG}$  set on the pins. When RT1 is 5.3 K $\Omega$  and RT2 is 31.14 K $\Omega$ , T1 is 0°C and T3 is 45°C.



Figure 9-8. Hot/Cold Profile (BQ25616)

#### 9.3.7.4.3 Boost Mode Thermistor Monitor During Battery Discharge Mode

For battery protection during Boost mode, the device monitors battery temperature to be within the  $V_{BCOLD}$  and  $V_{BHOT}$  thresholds. When RT1 is 5.3 k $\Omega$  and RT2 is 31.14 k $\Omega$ ,  $T_{BCOLD}$  default is -19.5°C and  $T_{BHOT}$  default is 64°C. When the temperature is outside of the temperature thresholds, Boost mode is suspended.

### 9.3.7.5 Charging Safety Timer

The device has a built-in safety timer to prevent an extended charging cycle due to abnormal battery conditions. The safety timer is 2 hours when the battery is below the  $V_{BATLOWV}$  threshold and 10 hours when the battery is higher than the  $V_{BATLOWV}$  threshold. When the safety timer expires, the STAT pin is blinking at 1 Hz to report a safety timer expiration fault.

During IINDPM/VINDPM regulation, or thermal regulation, the safety timer counts at a half clock rate, because the actual charge current is likely below the setting. For example, if the charger is in input current regulation throughout the whole charging cycle, and the safety time is set to 10 hours, the safety timer will expire in 20 hours.

During faults of BAT\_FAULT, NTC\_FAULT that lead to charging suspend, the safety timer is suspended as well. Once the fault goes away, the timer resumes. If the user stops the current charging cycle, and starts it again, the timer gets reset (toggle of  $\overline{CE}$  pin).

# 9.3.8 Status Outputs (PG, STAT)

# 9.3.8.1 Power Good Indicator (PG Pin)

The PG pin goes LOW to indicate a good input source when:

- V<sub>VBUS</sub> above V<sub>VBUS</sub> UVLO
- V<sub>VBUS</sub> above battery (not in sleep)

www.ti.com

- V<sub>VBUS</sub> below V<sub>ACOV</sub> threshold
- V<sub>VBUS</sub> above V<sub>POORSRC</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source)
- Completed Section 9.3.3.4

### 9.3.8.2 Charging Status Indicator (STAT)

The device indicates the charging state on the open drain STAT pin. The STAT pin can drive an LED.

#### Table 9-6. STAT Pin State

| CHARGING STATE                                                                          | STAT INDICATOR   |
|-----------------------------------------------------------------------------------------|------------------|
| Charging in progress (including recharge)                                               | LOW              |
| Charging termination (top off timer may be running)                                     | HIGH             |
| Sleep mode, charge disable, Boost mode                                                  | HIGH             |
| Charge suspend (input overvoltage, TS fault, safety timer fault, or system overvoltage) | Blinking at 1 Hz |

#### 9.3.9 Protections

# 9.3.9.1 Input Current Limit

The device's ILIM pin is to program maximum input current when D+/D- detection identifies an unknown adaptor plugged in. The maximum input current is set by a resistor from ILIM pin to ground as:

$$I_{INDPM} = \frac{K_{ILIM}}{R_{ILIM}}$$
 (5)

### 9.3.9.2 Voltage and Current Monitoring in Buck Mode

## 9.3.9.2.1 Input Overvoltage Protection (ACOV)

This device integrates the functionality of an overvoltage protector. The device can be paired with an external N-channel FET to block input voltages in excess of the VBUS rating. For correct operation, connect the cathode of the body diode to the VAC node. Back-to-back body diodes between VAC and VBUS are not recommended and will prevent correct operation. The input voltage is sensed via the VAC pin and the ACDRV pin is used to control the external FET gate for protection. The default OVP threshold is 14.2 V. The ACOV circuit has a reaction time of 130 ns (typical) to turn off the external ACFET. Note that turning off the external ACFET takes longer and depends on its gate capacitance. In addition to turning off the external ACFET, an ACOV event immediately stops converter switching whether in buck or Boost mode. The device automatically resumes normal operation once the input voltage drops back below the OVP threshold. During ACOV, REGN LDO is on, and the device does not enter HIZ mode.

#### 9.3.9.2.2 System Overvoltage Protection (SYSOVP)

The charger device clamps the system voltage during a load transient so that the components connected to the system are not damaged due to high voltage. The V<sub>SYS OVP</sub> threshold is about 300 mV above battery regulation voltage when battery charging is terminated. Upon SYSOVP, the converter stops switching immediately to clamp the overshoot. The charger pulls 30-mA I<sub>SYS LOAD</sub> discharge current to bring down the system voltage.

## 9.3.9.3 Voltage and Current Monitoring in Boost Mode

#### 9.3.9.3.1 Boost Mode Overvoltage Protection

When PMID voltage rises above the regulation target and exceeds V<sub>BST OVP</sub>, the device stops switching immediately and the device exits Boost mode after the Boost mode OVP lasts for 12 ms. Meanwhile, if VAC (and VBUS when shorted to VAC) voltage exceeds V<sub>ACOV</sub>, the device exits Boost mode as well.

#### 9.3.9.4 Thermal Regulation and Thermal Shutdown

#### 9.3.9.4.1 Thermal Protection in Buck Mode

Besides the battery temperature monitor on the TS pin, the device monitors the internal junction temperature T<sub>J</sub> to avoid overheating the chip and limits the IC junction temperature in buck mode. When the internal junction temperature exceeds the thermal regulation limit (110°C), the device lowers down the charge current.

Copyright © 2022 Texas Instruments Incorporated



During thermal regulation, the actual charging current is usually below the programmed battery charging current. Therefore, termination is disabled, the safety timer runs at half the clock rate.

Additionally, the device has thermal shutdown to turn off the converter and the BATFET when the IC surface temperature exceeds  $T_{SHUT}$  150°C. The BATFET and converter are enabled to recover when IC temperature is 130°C.

#### 9.3.9.4.2 Thermal Protection in Boost Mode

Besides the battery temperature monitor on the TS pin, the device monitors the internal junction temperature to provide thermal shutdown during Boost mode. When the IC junction temperature exceeds T<sub>SHUT</sub> 150°C, Boost mode is disabled. When the IC junction temperature is below 145°C, the host can re-enable Boost mode.

## 9.3.9.5 Battery Protection

## 9.3.9.5.1 Battery Overvoltage Protection (BATOVP)

The battery overvoltage limit is clamped at 4% above battery regulation voltage. When battery overvoltage occurs, the charger device immediately stops switching.

#### 9.3.9.5.2 Battery Overdischarge Protection

When the battery is discharged below  $V_{BAT\_DPL\_FALL}$ , the BATFET latches off to protect the battery from overdischarge. To recover from overdischarge latch-off, an input source plug-in is required at VAC/VBUS.

#### 9.3.9.5.3 System Overcurrent Protection

When the system is shorted or significantly overloaded ( $I_{BAT} > I_{BATOP}$ ) and the current exceeds BATFET overcurrent limit, the BATFET latched off. The BATFET latch can be reset with VBUS plug-in.

#### 9.4 Device Functional Modes

The BQ25616/616J is a standalone device and therefore does not have I<sup>2</sup>C functions.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 10 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 10.1 Application Information

A typical application consists of the device configured as a stand-alone power path management device and a single cell battery charger for Li-ion and Li-polymer batteries used in a wide range of smart phones and other portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive.

External ACFET is optional. When external OVP is not used, short the VBUS and VAC pins and allow the ACDRV pin to float.

# 10.2 Typical Applications

### 10.2.1 BQ25616/616J Application without External OVP



Figure 10-1. BQ25616/616J Application Diagram without External OVP

### 10.2.1.1 Design Requirements

For this design example, use the parameters shown in the table below.

Table 10-1. Design Parameters

| PARAMETER                               | VALUE         |
|-----------------------------------------|---------------|
| V <sub>VBUS</sub> voltage range         | 4-V to 13.5-V |
| Input current limit ( D+/D- Detection)  | 2.4-A         |
| Fast charge current limit ( ICHG pin)   | ICHG pin      |
| Minimum system voltage                  | 3.5-V         |
| Battery regulation voltage ( VSET pin ) | 4.2-V         |

#### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Inductor Selection

The 1.5-MHz switching frequency allows the use of small inductor and capacitor values to maintain an inductor saturation current higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ):

$$I_{SAT} \ge I_{CHG} + (1/2)I_{RIPPLE} \tag{6}$$

The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle (D =  $V_{BAT}/V_{VBUS}$ ), the switching frequency ( $f_S$ ) and the inductance (L).

$$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{fs \times L}$$
(7)

The maximum inductor ripple current occurs when the duty cycle (D) is 0.5 or approximately 0.5. Usually inductor ripple is designed in the range between 20% and 40% maximum charging current as a trade-off between inductor size and efficiency for a practical design.

### 10.2.1.2.2 Input Capacitor and Resistor

Design input capacitance to provide enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current I<sub>CIN</sub> occurs where the duty cycle is closest to 50% and can be estimated using Equation 8.

$$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$
(8)

Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed to the drain of the high-side MOSFET and source of the low-side MOSFET as close as possible. Voltage rating of the capacitor must be higher than normal input voltage level. A rating of 25-V or higher capacitor is preferred for 12-V input voltage. Capacitance of minimum 10 µF is suggested for typical of 3-A charging current.

During high current output over 700 mA in boost mode, a 10 k $\Omega$  pull-down resistor on VBUS is recommended to keep VBUS low in case Q1 RBFET leakage gets high.

#### 10.2.1.2.3 Output Capacitor

Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current. Equation 9 shows the output capacitor RMS current I<sub>COUT</sub> calculation.

$$I_{COUT} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$
(9)

The output capacitor voltage ripple can be calculated as follows:



$$\Delta V_{O} = \frac{V_{OUT}}{8LCfs^{2}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
(10)

At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC.

The charger device has internal loop compensation optimized for >10- $\mu$ F ceramic output capacitance. The preferred ceramic capacitor is 10-V rating, X7R or X5R.

## 10.2.1.3 Application Curves



















# 10.2.2 BQ25616/616J Application with External OVP



Figure 10-22. BQ25616/616J Application Diagram with External OVP

# 10.2.2.1 Design Requirements

Refer to Section 10.2.1.1 for design requirements.

# 10.2.2.2 Detailed Design Procedure

Refer to Section 10.2.1.2 for detailed design procedure.

# 10.2.2.3 Application Curves

Refer to Section 10.2.1.3 for application curves.



## 11 Power Supply Recommendations

In order to provide an output voltage on SYS, the battery charger requires a power supply between 4 V and 13.5 V input with at least a 100-mA current rating connected to VBUS and a single-cell Li-ion battery with battery voltage greater than  $V_{BAT\_UVLOZ}$  connected to BAT. The source current rating needs to be at least 3 A in order for the buck converter of the charger to provide maximum output power to SYS.

## 12 Layout

## 12.1 Layout Guidelines

The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize the high frequency current path loop (see Figure 12-1) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Follow this specific order carefully to achieve the proper layout.

- 1. Place an input capacitor as close as possible to the PMID pin and GND pin connections and use the shortest copper trace connection or GND plane. Add a 1-nF small size (such as 0402 or 0201) decoupling cap for the high frequency noise filter and EMI improvement.
- 2. Place the inductor input pin as close as possible to SW pin. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane.
- 3. Put the output capacitor near to the inductor and the device. Ground connections need to be tied to the IC ground with a short copper trace connection or GND plane.
- 4. Route the analog ground separately from power ground. Connect the analog ground and connect power ground separately. Connect the analog ground and power ground together using the thermal pad as the single ground connection point. Or use a  $0-\Omega$  resistor to tie the analog ground to power ground.
- 5. Use a single ground connection to tie the charger power ground to the charger analog ground just beneath the device. Use ground copper pour but avoid power pins to reduce inductive and capacitive noise coupling.
- 6. Place the decoupling capacitors next to the IC pins and make the trace connection as short as possible.
- 7. It is critical that the exposed thermal pad on the backside of the device package be soldered to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers.
- 8. Ensure that the number and sizes of vias allow enough copper for a given current path.

See the BQ25618 BMS024 Evaluation Module User's Guide and BQ25619 BMS025 Evaluation Module EVM User's Guide for the recommended component placement with trace and via locations. For the VQFN information, refer to Quad Flatpack No-Lead Logic Packages Application Report and QFN and SON PCB Attachment Application Report.

## 12.2 Layout Example



Figure 12-1. High Frequency Current Path



Figure 12-2. Layout Example



## 13 Device and Documentation Support

## 13.1 Device Support

## 13.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 13.2 Documentation Support

### 13.2.1 Related Documentation

For related documentation see the following:

- BQ25619 BMS025 Evaluation Module User's Guide
- BQ25618 BMS024 Evaluation Module User's Guide

## 13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 13.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 13.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 1-Feb-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| BQ25616JRTWR     | ACTIVE     | WQFN         | RTW                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>25616J            | Samples |
| BQ25616JRTWT     | ACTIVE     | WQFN         | RTW                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>25616J            | Samples |
| BQ25616RTWR      | ACTIVE     | WQFN         | RTW                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | BQ25616                 | Samples |
| BQ25616RTWT      | ACTIVE     | WQFN         | RTW                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | BQ25616                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

www.ti.com 1-Feb-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ25616JRTWR | WQFN            | RTW                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ25616JRTWT | WQFN            | RTW                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ25616RTWR  | WQFN            | RTW                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ25616RTWT  | WQFN            | RTW                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |                     |     |      |      |             |            |             |  |
|-----------------------------------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| Device                                  | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| BQ25616JRTWR                            | WQFN                | RTW | 24   | 3000 | 367.0       | 367.0      | 35.0        |  |
| BQ25616JRTWT                            | WQFN                | RTW | 24   | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ25616RTWR                             | WQFN                | RTW | 24   | 3000 | 367.0       | 367.0      | 35.0        |  |
| BQ25616RTWT                             | WQFN                | RTW | 24   | 250  | 210.0       | 185.0      | 35.0        |  |

4 x 4, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-Leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.



# RTW (S-PWQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View
Exposed Thermal Pad Dimensions

4206249-5/P 05/15

NOTES: A. All linear dimensions are in millimeters



# RTW (S-PWQFN-N24)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated